US10121524B1 - Semiconductor devices - Google Patents

Semiconductor devices Download PDF

Info

Publication number
US10121524B1
US10121524B1 US15/828,974 US201715828974A US10121524B1 US 10121524 B1 US10121524 B1 US 10121524B1 US 201715828974 A US201715828974 A US 201715828974A US 10121524 B1 US10121524 B1 US 10121524B1
Authority
US
United States
Prior art keywords
signal
command
generate
clock signal
circuit configured
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
US15/828,974
Inventor
Chang Hyun Kim
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
SK Hynix Inc
Original Assignee
SK Hynix Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by SK Hynix Inc filed Critical SK Hynix Inc
Assigned to SK Hynix Inc. reassignment SK Hynix Inc. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KIM, CHANG HYUN
Application granted granted Critical
Publication of US10121524B1 publication Critical patent/US10121524B1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/22Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management 
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/13Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
    • H03K5/135Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals by the use of time reference signals, e.g. clock signals
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/22Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management 
    • G11C7/222Clock generating, synchronizing or distributing circuits within memory device
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/04Generating or distributing clock signals or signals derived directly therefrom
    • G06F1/12Synchronisation of different clock signals provided by a plurality of clock generators
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1078Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
    • G11C7/1084Data input buffers, e.g. comprising level conversion circuits, circuits for adapting load
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1078Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
    • G11C7/109Control signal input circuits
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/13Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
    • H03K5/133Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals using a chain of active delay devices
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/22Circuits having more than one input and one output for comparing pulses or pulse trains with each other according to input signal characteristics, e.g. slope, integral
    • H03K5/26Circuits having more than one input and one output for comparing pulses or pulse trains with each other according to input signal characteristics, e.g. slope, integral the characteristic being duration, interval, position, frequency, or sequence
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2207/00Indexing scheme relating to arrangements for writing information into, or reading information out from, a digital store
    • G11C2207/22Control and timing of internal memory operations
    • G11C2207/2254Calibration
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2207/00Indexing scheme relating to arrangements for writing information into, or reading information out from, a digital store
    • G11C2207/22Control and timing of internal memory operations
    • G11C2207/2272Latency related aspects
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K2005/00013Delay, i.e. output pulse is delayed after input pulse and pulse length of output pulse is dependent on pulse length of input pulse
    • H03K2005/00019Variable delay

Definitions

  • Embodiments of the present disclosure relate to semiconductor devices delaying external commands by a latency period.
  • Semiconductor devices may receive commands and data from an external device or may output data stored therein in response to the commands. For example, if a controller applies a command for a read operation to a semiconductor device such as a dynamic random access memory (DRAM) device, the semiconductor device may output data stored therein to the controller in response to a read command. In such a case, the data stored in the semiconductor device cannot be immediately outputted when the read command is inputted to the semiconductor device. This may be due to a resistance-capacitance (RC) delay time of signal transmission lines disposed in the semiconductor device and some internal operations such as an alignment operation of data.
  • RC resistance-capacitance
  • the semiconductor devices In order that the semiconductor devices are successfully used without any errors, it may be necessary to set some parameters relating to timing of the commands and data which is used to perform internal operations of the semiconductor device. For example, it may be necessary to set a latency time corresponding to a time period from a time that the command is inputted to the semiconductor device until a time that data is actually stored in memory cells of the semiconductor device in response to the command (or until a time that data stored in the memory cells of the semiconductor device is actually outputted from the semiconductor device through output pads).
  • a latency time corresponding to a time period from a time that the read command is inputted to the semiconductor device until a time that data stored in the semiconductor device is actually outputted from the semiconductor device in response to the read command may be referred to as a column address strobe (CAS) latency CL.
  • CAS column address strobe
  • a semiconductor device includes a command input circuit and an internal command generation circuit.
  • the command input circuit is synchronized with a clock signal to generate an input command which is enabled if an external command is inputted to the command input circuit.
  • the internal command generation circuit delays the input command by a predetermined period according to a latency information signal to generate an internal command, in synchronization with a first division clock signal and a second division clock signal generated by division of a frequency of the clock signal.
  • the predetermined period is set to be equal to a sum of a first delay amount corresponding to “N” times a cycle time of the second division clock signal and a second delay amount corresponding to “M” times a cycle time of the clock signal.
  • a semiconductor device includes a selection command generation circuit and a selection/transmission circuit.
  • the selection command generation circuit delays an input command generated from an external command by a predetermined period according to a latency information signal to generate a plurality of selection commands, in synchronization with a first division clock signal and a second division clock signal generated by division of a frequency of a clock signal.
  • the selection/transmission circuit detects a time that the external command is inputted and outputs any one of the plurality of selection commands as an internal command according to the detection result.
  • the predetermined period is set to be equal to a sum of a first delay amount corresponding to “N” times a cycle time of the second division clock signal and a second delay amount corresponding to “M” times a cycle time of the clock signal.
  • FIG. 1 is a block diagram illustrating a configuration of a semiconductor device according to an embodiment of the present disclosure
  • FIG. 2 is a circuit diagram illustrating a configuration of a command input circuit included in the semiconductor device of FIG. 1 ;
  • FIG. 3 is a circuit diagram illustrating a configuration of a frequency division circuit included in the semiconductor device of FIG. 1 ;
  • FIG. 4 is a block diagram illustrating a configuration of a selection command generation circuit included in the semiconductor device of FIG. 1 ;
  • FIG. 5 is a circuit diagram illustrating a configuration of a shifting circuit included in the selection command generation circuit of FIG. 4 ;
  • FIG. 6 is a circuit diagram illustrating a configuration of a pulse width control circuit included in the selection command generation circuit of FIG. 4 ;
  • FIG. 7 is a circuit diagram illustrating a configuration of a selection command output circuit included in the selection command generation circuit of FIG. 4 ;
  • FIG. 8 is a block diagram illustrating a configuration of a selection/transmission circuit included in the semiconductor device of FIG. 1 ;
  • FIG. 9 is a timing diagram illustrating an operation of a phase signal generation circuit included in the selection/transmission circuit of FIG. 8 ;
  • FIG. 10 is a table illustrating an operation of the phase signal generation circuit included in the selection/transmission circuit of FIG. 8 ;
  • FIG. 11 is a block diagram illustrating a configuration of an example of a comparison circuit included in the selection/transmission circuit of FIG. 8 ;
  • FIG. 12 is a table illustrating an operation of the comparison circuit shown in FIG. 11 ;
  • FIG. 13 is a block diagram illustrating a configuration of a first logic circuit included in the comparison circuit of FIG. 11 ;
  • FIG. 14 is a block diagram illustrating a configuration of a second logic circuit included in the comparison circuit of FIG. 11 ;
  • FIG. 15 is a circuit diagram illustrating an example of any one of adders shown in FIGS. 13 and 14 ;
  • FIG. 16 is a block diagram illustrating a configuration of another example of a comparison circuit included in the selection/transmission circuit of FIG. 8 ;
  • FIG. 17 is a block diagram illustrating a configuration of an electronic system including the semiconductor device illustrated in FIGS. 1 to 16 .
  • a semiconductor device may include a command input circuit 10 , a frequency division circuit 20 , an internal command generation circuit 30 , and an internal circuit 40 .
  • the command input circuit 10 may generate an input command CMD_L 1 which is enabled if an external command EX_CMD is inputted to the command input circuit 10 in synchronization with a clock signal CLK.
  • the command input circuit 10 may generate the input command CMD_L 1 which is enabled during a predetermined period if the external command EX_CMD is inputted to the command input circuit 10 in synchronization with the clock signal CLK.
  • the external command EX_CMD is illustrated with a single signal line, the external command EX_CMD may be set to include a plurality of bits and may be transmitted through lines that transmit at least one a group of addresses, commands, and data.
  • the external command EX_CMD may be provided by a controller controlling the semiconductor device or a test apparatus for testing characteristics (e.g., some electrical parameters) of the semiconductor device.
  • the frequency division circuit 20 may divide a frequency of the clock signal CLK to generate a first division clock signal CLK_ 2 N and a second division clock signal CLK_ 4 N.
  • the frequency division circuit 20 may divide a frequency of the clock signal CLK to generate the first division clock signal CLK_ 2 N having a frequency which is half a frequency of the clock signal CLK.
  • the first division clock signal CLK_ 2 N may have a frequency which is one (2N) th a frequency of the clock signal CLK.
  • the frequency division circuit 20 may divide a frequency of the clock signal CLK to generate the second division clock signal CLK_ 4 N having a frequency which is one fourth a frequency of the clock signal CLK.
  • the second division clock signal CLK_ 4 N may have a frequency which is one (2N) th a frequency of the first division clock signal CLK_ 2 N.
  • the first division clock signal CLK_ 2 N may be generated to have a cycle time which is twice a cycle time of the clock signal CLK
  • the second division clock signal CLK_ 4 N may be generated to have a cycle time which is four times a cycle time of the clock signal CLK.
  • the first and second division clock signals CLK_ 2 N and CLK_ 4 N may be generated to have cycle times which are multiples of a cycle time of the clock signal CLK.
  • the internal command generation circuit 30 may include a selection command generation circuit 31 and a selection/transmission circuit 32 .
  • the selection command generation circuit 31 may delay the input command CMD_L 1 by a predetermined period according to a second group LTC ⁇ 3:N> of a latency information signal LTC ⁇ 1:N> and an enablement signal EN ⁇ 1:7> in synchronization with the first and second division clock signals CLK_ 2 N and CLK_ 4 N to generate a plurality of selection commands, for example, first to seventh selection commands SCMD ⁇ 1:7>.
  • the predetermined period may be set to be a latency having an amount of delay or delay amount which is determined according to the latency information signal LTC ⁇ 1:N>.
  • the predetermined period may be set as a sum of a first delay amount corresponding to “N” times a cycle time of the second division clock signal CLK_ 4 N and a second delay amount corresponding to “M” times a cycle time of the clock signal CLK.
  • the numbers “N” and “M” may be natural numbers.
  • a method of setting the first and second delay amounts will be described in detail later.
  • the latency information signal LTC ⁇ 1:N> may be a signal for setting the latency of the semiconductor device.
  • a first group LTC ⁇ 1:2> of the latency information signal LTC ⁇ 1:N> may be a signal for setting the second delay amount.
  • the second group LTC ⁇ 3:N> of the latency information signal LTC ⁇ 1:N> may be a signal for setting the first delay amount.
  • the latency may be defined as a standby time from a time that the external command EX_CMD is inputted to the semiconductor device until a time that the internal operation corresponding to the external command EX_CMD completely terminates.
  • the latency may be a CAS latency CL corresponding to a time period from a time that the external command EX_CMD for the read operation is inputted to the semiconductor device until a time that data is actually outputted from the semiconductor device.
  • the selection/transmission circuit 32 may detect a time that the external command EX_CMD is inputted to the semiconductor device and may output any one of the plurality of selection commands SCMD ⁇ 1:7> as an internal command ICMD according to the detection result.
  • the selection/transmission circuit 32 may compare the first group LTC ⁇ 1:2> of the latency information signal LTC ⁇ 1:N> with a phase signal (PH ⁇ 1:2> of FIG. 8 ) generated according to an input time of the external command EX_CMD to generate the enablement signal EN ⁇ 1:7>.
  • the selection/transmission circuit 32 may output any one of the plurality of selection commands SCMD ⁇ 1:7> as the internal command ICMD in response to the external command EX_CMD.
  • the internal command generation circuit 30 may delay the input command CMD_L 1 by a predetermined period according to the latency information signal LTC ⁇ 1:N> to generate the internal command ICMD, in synchronization with the first and second division clock signals CLK_ 2 N and CLK_ 4 N.
  • the internal circuit 40 may perform one of various internal operations in response to the internal command ICMD.
  • the internal circuit 40 may be realized using a general memory circuit that receives or outputs data in response to the internal command ICMD.
  • the internal circuit 40 may be realized using a volatile memory circuit or a nonvolatile memory circuit according to the embodiment.
  • the command input circuit 10 may include a first latch command generation circuit 11 , a second latch command generation circuit 12 , a third latch command generation circuit 13 , and an input command generation circuit 14 .
  • the first latch command generation circuit 11 may output the external command EX_CMD as a first latch command LC 1 in response to the clock signal CLK.
  • the first latch command generation circuit 11 may be synchronized with a rising edge of the clock signal CLK to latch the external command EX_CMD and to output the latched external command EX_CMD as the first latch command LC 1 .
  • the first latch command generation circuit 11 may be realized using a general flip-flop F/F.
  • the second latch command generation circuit 12 may output the first latch command LC 1 as a second latch command LC 2 in response to the clock signal CLK.
  • the second latch command generation circuit 12 may be synchronized with a rising edge of the clock signal CLK to latch the first latch command LC 1 and to output the latched first latch command LC 1 as the second latch command LC 2 .
  • the second latch command generation circuit 12 may be realized using a general flip-flop F/F.
  • the third latch command generation circuit 13 may output the second latch command LC 2 as a third latch command LC 3 in response to the clock signal CLK.
  • the third latch command generation circuit 13 may be synchronized with a rising edge of the clock signal CLK to latch the second latch command LC 2 and to output the latched second latch command LC 2 as the third latch command LC 3 .
  • the third latch command generation circuit 13 may be realized using a general flip-flop F/F.
  • the input command generation circuit 14 may generate the input command CMD_L 1 which is enabled in response to the first, second, and third latch commands LC 1 , LC 2 , and LC 3 .
  • the input command generation circuit 14 may generate the input command CMD_L 1 which is enabled to have a logic “high” level if at least one of the first, second, and third latch commands LC 1 , LC 2 , and LC 3 is enabled to have a logic “high” level.
  • the input command generation circuit 14 may perform a logical OR operation of the first, second, and third latch commands LC 1 , LC 2 , and LC 3 to generate the input command CMD_L 1 .
  • the frequency division circuit 20 may include a first division clock generation circuit 21 and a second division clock generation circuit 22 .
  • the first division clock generation circuit 21 may divide a frequency of the clock signal CLK to generate the first division clock signal CLK_ 2 N.
  • the first division clock generation circuit 21 may generate the first division clock signal CLK_ 2 N, in accordance with a level transition which occurs in response to a rising edge of the clock signal CLK.
  • the first division clock signal CLK_ 2 N may be generated to have a frequency which is half a frequency of the clock signal CLK.
  • the second division clock generation circuit 22 may divide a frequency of the first division clock signal CLK_ 2 N to generate the second division clock signal CLK_ 4 N.
  • the second division clock generation circuit 22 may generate the second division clock signal CLK_ 4 N, in accordance with a level transition which occurs in response to a rising edge of the first division clock signal CLK_ 2 N.
  • the second division clock signal CLK_ 4 N may be generated to have a frequency which is one fourth a frequency of the clock signal CLK.
  • the selection command generation circuit 31 may include a control signal generation circuit 310 , a shifting circuit 320 , a pulse width control circuit 330 , and a selection command output circuit 340 .
  • the control signal generation circuit 310 may decode the second group LTC ⁇ 3:N> of the latency information signal LTC ⁇ 1:N> to generate a control signal CON ⁇ 1:M> including first to M th control signals, one of which is selectively enabled.
  • the control signal CON ⁇ 1:M> may be a signal for setting the first delay amount.
  • the shifting circuit 320 may delay the input command CMD_L 1 by the first delay amount in synchronization with the second division clock signal CLK_ 4 N to generate a first shift command CMD_L 2 , in response to the control signal CON ⁇ 1:M>.
  • the first delay amount may be set to be “N” times a cycle time of the second division clock signal CLK_ 4 N according to the control signal CON ⁇ 1:M>.
  • the pulse width control circuit 330 may control a pulse width of the first shift command CMD_L 2 in synchronization with the clock signal CLK, the first division clock signal CLK_ 2 N, and the second division clock signal CLK_ 4 N to generate a second shift command CMD_L 3 .
  • the second shift command CMD_L 3 may be generated to have a pulse width which is equal to one cycle time of the clock signal CLK.
  • the selection command output circuit 340 may be synchronized with the clock signal CLK to output the second shift command CMD_L 3 as one of the plurality of selection commands SCMD ⁇ 1:7>, in response to the enablement signal EN ⁇ 1:7>.
  • the shifting circuit 320 may include a first delay circuit 321 , a second delay circuit 322 , and an M th delay circuit 323 .
  • the first delay circuit 321 may be synchronized with a rising edge of the second division clock signal CLK_ 4 N in response to the first control signal CON ⁇ 1> to output a ground voltage VSS or the input command CMD_L 1 as a first delayed command DC ⁇ 1>.
  • the first delay circuit 321 may be synchronized with a rising edge of the second division clock signal CLK_ 4 N to output the ground voltage VSS as the first delayed command DC ⁇ 1>, if the first control signal CON ⁇ 1> is disabled to have a logic “low” level.
  • the first delay circuit 321 may be synchronized with a rising edge of the second division clock signal CLK_ 4 N to output the delayed input command CMD_L 1 as the first delayed command DC ⁇ 1>, if the first control signal CON ⁇ 1> is enabled to have a logic “high” level.
  • the first delay circuit 321 may be designed to have a delay time corresponding to one cycle time of the second division clock signal CLK_ 4 N.
  • the second delay circuit 322 may be synchronized with a rising edge of the second division clock signal CLK_ 4 N in response to the second control signal CON ⁇ 2> to output the input command CMD_L 1 or the first delayed command DC ⁇ 1> as a second delayed command DC ⁇ 2>.
  • the second delay circuit 322 may be synchronized with a rising edge of the second division clock signal CLK_ 4 N to output the delayed first delayed command DC ⁇ 1> as the second delayed command DC ⁇ 2>, if the second control signal CON ⁇ 2> is disabled to have a logic “low” level.
  • the second delay circuit 322 may be synchronized with a rising edge of the second division clock signal CLK_ 4 N to output the delayed input command CMD_L 1 as the second delayed command DC ⁇ 2>, if the second control signal CON ⁇ 2> is enabled to have a logic “high” level.
  • the second delay circuit 322 may be designed to have a delay time corresponding to one cycle time of the second division clock signal CLK_ 4 N.
  • the M th delay circuit 323 may be synchronized with a rising edge of the second division clock signal CLK_ 4 N in response to the M th control signal CON ⁇ M> to output the input command CMD_L 1 or the (M ⁇ 1) th delayed command DC ⁇ M ⁇ 1> as the first shift command CMD_L 2 .
  • the M th delay circuit 323 may be synchronized with a rising edge of the second division clock signal CLK_ 4 N to output the delayed (M ⁇ 1) th delayed command DC ⁇ M ⁇ 1> as the first shift command CMD_L 2 , if the M th control signal CON ⁇ M> is disabled to have a logic “low” level.
  • the M th delay circuit 323 may be synchronized with a rising edge of the second division clock signal CLK_ 4 N to output the delayed input command CMD_L 1 as the first shift command CMD_L 2 , if the M th control signal CON ⁇ M> is enabled to have a logic “high” level.
  • the M th delay circuit 323 may be designed to have a delay time corresponding to one cycle time of the second division clock signal CLK_ 4 N.
  • Each of the third to (M ⁇ 1) th delay circuits may be realized to have substantially the same configuration as the second delay circuit 322 or the M th delay circuit 323 with the exception of the input and output signals. Accordingly, each of the third to (M ⁇ 1) th delay circuits (not shown) may perform substantially the same operation as the second delay circuit 322 or the M th delay circuit 323 . Thus, description of the third to (M ⁇ 1) th delay circuits (not shown) will be omitted hereinafter.
  • the number of the delay circuits included in the shifting circuit 320 may be set to be equal to the number of bits of the control signal CON ⁇ 1:M>, that is, the number of the first to M th control signals CON ⁇ 1:M>.
  • the shifting circuit 320 may delay the input command CMD_L 1 by the first delay amount determined to be “M” times a cycle time of the second division clock signal CLK_ 4 N to generate the first shift command CMD_L 2 , if the first control signal CON ⁇ 1> is enabled.
  • the shifting circuit 320 may delay the input command CMD_L 1 by the first delay amount determined to be “(M ⁇ 1)” times a cycle time of the second division clock signal CLK_ 4 N to generate the first shift command CMD_L 2 , if the second control signal CON ⁇ 2> is enabled.
  • the shifting circuit 320 may delay the input command CMD_L 1 by the first delay amount determined to be one cycle time of the second division clock signal CLK_ 4 N to generate the first shift command CMD_L 2 , if the M th control signal CON ⁇ M> is enabled.
  • the pulse width control circuit 330 may include a first signal transmission circuit 331 , a second signal transmission circuit 332 , a third signal transmission circuit 333 , a fourth signal transmission circuit 334 , and a fifth signal transmission circuit 335 .
  • the first signal transmission circuit 331 may be synchronized with the second division clock signal CLK_ 4 N to output the first shift command CMD_L 2 as a first transmission signal TS ⁇ 1>.
  • the first signal transmission circuit 331 may be synchronized with a rising edge of the second division clock signal CLK_ 4 N to output the first shift command CMD_L 2 as the first transmission signal TS ⁇ 1>.
  • the second signal transmission circuit 332 may output a third transmission signal TS ⁇ 3> as a second transmission signal TS ⁇ 2> in response to the first transmission signal TS ⁇ 1>.
  • the second signal transmission circuit 332 may invert the third transmission signal TS ⁇ 3> to output the inverted third transmission signal TS ⁇ 3> as the second transmission signal TS ⁇ 2> if the first transmission signal TS ⁇ 1> is generated to have a logic “high” level.
  • the third signal transmission circuit 333 may be synchronized with the first division clock signal CLK_ 2 N to output the second transmission signal TS ⁇ 2> as the third transmission signal TS ⁇ 3>.
  • the third signal transmission circuit 333 may be synchronized with a rising edge of the first division clock signal CLK_ 2 N to output the second transmission signal TS ⁇ 2> as the third transmission signal TS ⁇ 3>.
  • the fourth signal transmission circuit 334 may output the second shift command CMD_L 3 as a fourth transmission signal TS ⁇ 4> in response to the third transmission signal TS ⁇ 3>.
  • the fourth signal transmission circuit 334 may invert the second shift command CMD_L 3 to output the inverted second shift command CMD_L 3 as the fourth transmission signal TS ⁇ 4> if the third transmission signal TS ⁇ 3> is generated to have a logic “high” level.
  • the fifth signal transmission circuit 335 may be synchronized with the clock signal CLK to output the fourth transmission signal TS ⁇ 4> as the second shift command CMD_L 3 .
  • the fifth signal transmission circuit 335 may be synchronized with a rising edge of the clock signal CLK to output the fourth transmission signal TS ⁇ 4> as the second shift command CMD_L 3 .
  • the selection command output circuit 340 may include a first output circuit 341 , a second output circuit 342 , a third output circuit (not shown), a fourth output circuit (not shown), a fifth output circuit (not shown), a sixth output circuit (not shown), and a seventh output circuit 343 .
  • the first output circuit 341 may be synchronized with the clock signal CLK to output the second shift command CMD_L 3 as the first selection command SCMD ⁇ 1>, in response to the first enablement signal EN ⁇ 1>.
  • the first output circuit 341 may be synchronized with the clock signal CLK to output the second shift command CMD_L 3 as the first selection command SCMD ⁇ 1>, if the first enablement signal EN ⁇ 1> has a logic “low” level.
  • the second output circuit 342 may be synchronized with the clock signal CLK to output the first selection command SCMD ⁇ 1> as the second selection command SCMD ⁇ 2>, in response to the second enablement signal EN ⁇ 2>.
  • the second output circuit 342 may be synchronized with the clock signal CLK to output the first selection command SCMD ⁇ 1> as the second selection command SCMD ⁇ 2>, if the second enablement signal EN ⁇ 2> has a logic “low” level.
  • the second output circuit 342 may output the second selection command SCMD ⁇ 2> having a logic “low” level if the second enablement signal EN ⁇ 2> has a logic “high” level.
  • the third output circuit may be synchronized with the clock signal CLK to output the second selection command SCMD ⁇ 2> as the third selection command SCMD ⁇ 3>, in response to the third enablement signal EN ⁇ 3>.
  • the third output circuit may be synchronized with the clock signal CLK to output the second selection command SCMD ⁇ 2> as the third selection command SCMD ⁇ 3>, if the third enablement signal EN ⁇ 3> has a logic “low” level.
  • the third output circuit may output the third selection command SCMD ⁇ 3> having a logic “low” level if the third enablement signal EN ⁇ 3> has a logic “high” level.
  • the fourth output circuit may be synchronized with the clock signal CLK to output the third selection command SCMD ⁇ 3> as the fourth selection command SCMD ⁇ 4>, in response to the fourth enablement signal EN ⁇ 4>.
  • the fourth output circuit may be synchronized with the clock signal CLK to output the third selection command SCMD ⁇ 3> as the fourth selection command SCMD ⁇ 4>, if the fourth enablement signal EN ⁇ 4> has a logic “low” level.
  • the fourth output circuit may output the fourth selection command SCMD ⁇ 4> having a logic “low” level if the fourth enablement signal EN ⁇ 4> has a logic “high” level.
  • the fifth output circuit may be synchronized with the clock signal CLK to output the fourth selection command SCMD ⁇ 4> as the fifth selection command SCMD ⁇ 5>, in response to the fifth enablement signal EN ⁇ 5>.
  • the fifth output circuit may be synchronized with the clock signal CLK to output the fourth selection command SCMD ⁇ 4> as the fifth selection command SCMD ⁇ 5>, if the fifth enablement signal EN ⁇ 5> has a logic “low” level.
  • the fifth output circuit may output the fifth selection command SCMD ⁇ 5> having a logic “low” level if the fifth enablement signal EN ⁇ 5> has a logic “high” level.
  • the sixth output circuit may be synchronized with the clock signal CLK to output the fifth selection command SCMD ⁇ 5> as the sixth selection command SCMD ⁇ 6>, in response to the sixth enablement signal EN ⁇ 6>.
  • the sixth output circuit may be synchronized with the clock signal CLK to output the fifth selection command SCMD ⁇ 5> as the sixth selection command SCMD ⁇ 6>, if the sixth enablement signal EN ⁇ 6> has a logic “low” level.
  • the sixth output circuit may output the sixth selection command SCMD ⁇ 6> having a logic “low” level if the sixth enablement signal EN ⁇ 6> has a logic “high” level.
  • the seventh output circuit 343 may be synchronized with the clock signal CLK to output the sixth selection command SCMD ⁇ 6> as the seventh selection command SCMD ⁇ 7>, in response to the seventh enablement signal EN ⁇ 7>.
  • the seventh output circuit 343 may be synchronized with the clock signal CLK to output the sixth selection command SCMD ⁇ 6> as the seventh selection command SCMD ⁇ 7>, if the seventh enablement signal EN ⁇ 7> has a logic “low” level.
  • the seventh output 343 circuit may output the seventh selection command SCMD ⁇ 7> having a logic “low” level if the seventh enablement signal EN ⁇ 7> has a logic “high” level.
  • the second delay amount may be set to be one cycle time of the clock signal CLK if the first enablement signal EN ⁇ 1> is enabled and may be set to be twice a cycle time of the clock signal CLK if the first and second enablement signals EN ⁇ 1:2> are enabled.
  • the second delay amount may be set to be three times a cycle time of the clock signal CLK if the first to third enablement signals EN ⁇ 1:3> are enabled and may be set to be four times a cycle time of the clock signal CLK if the first to fourth enablement signals EN ⁇ 1:4> are enabled.
  • the second delay amount may be set to be five times a cycle time of the clock signal CLK if the first to fifth enablement signals EN ⁇ 1:5> are enabled and may be set to be six times a cycle time of the clock signal CLK if the first to sixth enablement signals EN ⁇ 1:6> are enabled.
  • the second delay amount may be set to be seven times a cycle time of the clock signal CLK if the first to seventh enablement signals EN ⁇ 1:7> are enabled.
  • the selection/transmission circuit 32 may include a phase signal generation circuit 350 , a comparison circuit 360 , and an internal command output circuit 370 .
  • the phase signal generation circuit 350 may generate the phase signal PH ⁇ 1:2> according to the first and second division clock signals CLK_ 2 N and CLK_ 4 N in response to the external command EXT_CMD.
  • the phase signal generation circuit 350 may generate the phase signal PH ⁇ 1:2> according to logic levels of the first and second division clock signals CLK_ 2 N and CLK_ 4 N at a time that the external command EXT_CMD is inputted to the phase signal generation circuit 350 .
  • An operation for generating the phase signal PH ⁇ 1:2> will be described in detail with reference to FIGS. 9 and 10 later.
  • the comparison circuit 360 may compare the phase signal PH ⁇ 1:2> with the first group LTC ⁇ 1:2> of the latency information signal LTC ⁇ 1:N> to generate the enablement signal EN ⁇ 1:7>.
  • the comparison circuit 360 may generate a complementary signal of the phase signal PH ⁇ 1:2> and may add the complementary signal of the phase signal PH ⁇ 1:2> to the first group LTC ⁇ 1:2> of the latency information signal LTC ⁇ 1:N> to generate the enablement signal EN ⁇ 1:7>.
  • the comparison circuit 360 may subtract the phase signal PH ⁇ 1:2> from the first group LTC ⁇ 1:2> of the latency information signal LTC ⁇ 1:N> to generate the enablement signal EN ⁇ 1:7> including information on the second delay amount, according to a time that the external command EXT_CMD is inputted.
  • the internal command output circuit 370 may output any one of the plurality of selection commands SCMD ⁇ 1:7> as the internal command ICMD in response to the enablement signal EN ⁇ 1:7>.
  • phase signal generation circuit 350 for generating the phase signal PH ⁇ 1:2> according to an input time of the external command EXT_CMD will be described hereinafter with reference to FIG. 9 .
  • time “T 0 ” and “T 3 ” may correspond to reference points of time which are compared with the input times of the external command EXT_CMD.
  • the phase signal generation circuit 350 may generate the first phase signal PH ⁇ 1> having a logic “low(0)” level and the second phase signal PH ⁇ 2> having a logic “high(1)” level.
  • a case that the first phase signal PH ⁇ 1> has a logic “low(0)” level and the second phase signal PH ⁇ 2> has a logic “high(1)” level means that the external command EXT_CMD is inputted at a time that twice a cycle time of the clock signal CLK elapses from the point of time “TO”.
  • the phase signal generation circuit 350 may generate the first phase signal PH ⁇ 1> having a logic “low(0)” level and the second phase signal PH ⁇ 2> having a logic “low(0)” level.
  • a case that the first phase signal PH ⁇ 1> has a logic “low(0)” level and the second phase signal PH ⁇ 2> has a logic “low(0)” level means that the external command EXT_CMD is inputted at a time that four times a cycle time of the clock signal CLK elapses from the time “TO”.
  • the phase signal generation circuit 350 may generate the first phase signal PH ⁇ 1> having a logic “high(1)” level and the second phase signal PH ⁇ 2> having a logic “low(0)” level.
  • a case that the first phase signal PH ⁇ 1> has a logic “high(1)” level and the second phase signal PH ⁇ 2> has a logic “low(0)” level means that the external command EXT_CMD is inputted at a time that one cycle time of the clock signal CLK elapses from the time “T 3 ”.
  • phase signal PH ⁇ 1:2> Various logic combinations of the first and second phase signals PH ⁇ 1:2> generated according to logic levels of the first and second division clock signals CLK_ 2 N and CLK_ 4 N will be described hereinafter with reference to FIG. 10 .
  • various complementary signals of the phase signal PH ⁇ 1:2> will be described hereinafter with reference to FIG. 10 .
  • the first phase signal PH ⁇ 1> may be generated to have a logic “low(0)” level and the second phase signal PH ⁇ 2> may be generated to have a logic “low(0)” level.
  • a complementary signal of the phase signal PH ⁇ 1:2> may be set to have a binary number of ‘000’ corresponding to a decimal number of ‘0’.
  • the first phase signal PH ⁇ 1> may be generated to have a logic “high(1)” level and second phase signal PH ⁇ 2> may be generated to have a logic “low(0)” level.
  • a complementary signal of the phase signal PH ⁇ 1:2> may be set to have a binary number of ‘111’ corresponding to a decimal number of ‘ ⁇ 1’.
  • the first phase signal PH ⁇ 1> may be generated to have a logic “low(0)” level and second phase signal PH ⁇ 2> may be generated to have a logic “high(1)” level.
  • a complementary signal of the phase signal PH ⁇ 1:2> may be set to have a binary number of ‘110’ corresponding to a decimal number of ‘ ⁇ 2’.
  • the first phase signal PH ⁇ 1> may be generated to have a logic “high(1)” level and second phase signal PH ⁇ 2> may be generated to have a logic “high(1)” level.
  • a complementary signal of the phase signal PH ⁇ 1:2> may be set to have a binary number of ‘101’ corresponding to a decimal number of ‘ ⁇ 3’.
  • a comparison circuit 360 a corresponding to an example of the comparison circuit 360 shown in FIG. 8 may include a first phase difference signal generation circuit 361 and a first decoder 362 .
  • the first phase difference signal generation circuit 361 may include a buffer IV 31 , a first logic circuit 3611 , and a second logic circuit 3612 .
  • the buffer IV 31 may inversely buffer the phase signal PH ⁇ 1:2> to generate an inverted phase signal PHB ⁇ 1:2> corresponding to a one's complement of the phase signal PH ⁇ 1:2>.
  • the first logic circuit 3611 may add a binary number of ‘001’ to the inverted phase signal PHB ⁇ 1:2> to generate a summation signal SUM ⁇ 1:3> corresponding to a two's complement of the phase signal PH ⁇ 1:2>.
  • the second logic circuit 3612 may add the summation signal SUM ⁇ 1:3> to the first group LTC ⁇ 1:2> of the latency information signal LTC ⁇ 1:N> to generate a phase difference signal RED ⁇ 1:3> including first to third phase difference signals RED ⁇ 1:3>.
  • the first phase difference signal generation circuit 361 may generate a complementary signal of the phase signal PH ⁇ 1:2> and may add the complementary signal of the phase signal PH ⁇ 1:2> to the first group LTC ⁇ 1:2> of the latency information signal LTC ⁇ 1:N> to generate the phase difference signal RED ⁇ 1:3>.
  • the first phase difference signal generation circuit 361 may generate a complementary signal of the latency information signal LTC ⁇ 1:N> and add the complementary signal of the latency information signal LTC ⁇ 1:N> to the phase signal PH ⁇ 1:2> to generate the phase difference signal RED ⁇ 1:3>.
  • the first decoder 362 may decode the phase difference signal RED ⁇ 1:3> to generate the enablement signal EN ⁇ 1:7>.
  • the first decoder 362 may be realized using a general decoder.
  • the enablement signal EN ⁇ 1:7> which may be enabled according to a logic level combination of the phase difference signal RED ⁇ 1:3> will be described hereinafter with reference to FIG. 12 .
  • the second delay amount which is set according to the enablement signal EN ⁇ 1:7>, will be described hereinafter with reference to FIG. 12 .
  • the first enablement signal EN ⁇ 1> may be enabled.
  • a case that the first enablement signal EN ⁇ 1> of the enablement signal EN ⁇ 1:7> is enabled means that the second delay amount corresponds to a decimal number of ‘ ⁇ 3’. That is, a case that the first enablement signal EN ⁇ 1> of the enablement signal EN ⁇ 1:7> is enabled means that the external command EXT_CMD is inputted three times a cycle time of the clock signal CLK earlier than a reference time of the clock signal CLK.
  • the first and second enablement signals EN ⁇ 1:2> may be enabled.
  • This case means that the second delay amount corresponds to a decimal number of ‘-2’. That is, a case that the first and second enablement signals EN ⁇ 1:2> of the enablement signal EN ⁇ 1:7> are enabled means that the external command EXT_CMD is inputted twice a cycle time of the clock signal CLK earlier than a reference time of the clock signal CLK.
  • the first to third enablement signals EN ⁇ 1:3> may be enabled.
  • This case means that the second delay amount corresponds to a decimal number of ‘-1’. That is, a case that the first to third enablement signals EN ⁇ 1:3> of the enablement signal EN ⁇ 1:7> are enabled means that the external command EXT_CMD is inputted one cycle time of the clock signal CLK earlier than a reference time of the clock signal CLK.
  • the first to fourth enablement signals EN ⁇ 1:4> may be enabled.
  • This case means that the second delay amount corresponds to a decimal number of ‘0’. That is, a case that the first to fourth enablement signals EN ⁇ 1:4> of the enablement signal EN ⁇ 1:7> are enabled means that the external command EXT_CMD is inputted at a reference time of the clock signal CLK.
  • the first to fifth enablement signals EN ⁇ 1:5> may be enabled.
  • This case means that the second delay amount corresponds to a decimal number of ‘+1’. That is, a case that the first to fifth enablement signals EN ⁇ 1:5> of the enablement signal EN ⁇ 1:7> are enabled means that the external command EXT_CMD is inputted at a time that one cycle time of the clock signal CLK elapses from a reference time of the clock signal CLK.
  • the first to sixth enablement signals EN ⁇ 1:6> may be enabled.
  • This case means that the second delay amount corresponds to a decimal number of ‘+2’. That is, a case that the first to sixth enablement signals EN ⁇ 1:6> of the enablement signal EN ⁇ 1:7> are enabled means that the external command EXT_CMD is inputted at a time that twice a cycle time of the clock signal CLK elapses from a reference time of the clock signal CLK.
  • the first to seventh enablement signals EN ⁇ 1:7> may be enabled.
  • This case means that the second delay amount corresponds to a decimal number of ‘+3’. That is, a case that all of the first to seventh enablement signals EN ⁇ 1:7> are enabled means that the external command EXT_CMD is inputted at a time that three times a cycle time of the clock signal CLK elapses from a reference time of the clock signal CLK.
  • the first logic circuit 3611 may include a first adder FA 11 , a second adder FA 12 , and a third adder FA 13 .
  • the first adder FA 11 may add the first inverted phase signal PHB ⁇ 1> to a binary number of ‘1’ to generate the first summation signal SUM ⁇ 1> and a first carry signal C ⁇ 1>.
  • the first carry signal C ⁇ 1> may be a signal including information on whether a carry occurs after the first inverted phase signal PHB ⁇ 1> is added to a binary number of ‘1’.
  • the second adder FA 12 may perform a logical OR operation of the second inverted phase signal PHB ⁇ 2>, a binary number of ‘0’, and the first carry signal C ⁇ 1> to generate the second summation signal SUM ⁇ 2> and a second carry signal C ⁇ 2>.
  • the second carry signal C ⁇ 2> may be a signal including information on whether a carry occurs after a logical OR operation of the second inverted phase signal PHB ⁇ 2>, a binary number of ‘0’, and the first carry signal C ⁇ 1> is performed.
  • the third adder FA 13 may perform a logical OR operation of a binary number of ‘0’, a binary number of ‘0’, and the second carry signal C ⁇ 2> to generate the third summation signal SUM ⁇ 3>.
  • the second logic circuit 3612 may include a fourth adder FA 21 , a fifth adder FA 22 , and a sixth adder FA 23 .
  • the fourth adder FA 21 may perform a logical OR operation of the first summation signal SUM ⁇ 1>, the first latency information signal LTC ⁇ 1>, and a binary number of ‘0’ to generate the first phase difference signal RED ⁇ 1> and a third carry signal C ⁇ 3>.
  • the third carry signal C ⁇ 3> may be a signal including information on whether a carry occurs after a logical OR operation of the first summation signal SUM ⁇ 1>, the first latency information signal LTC ⁇ 1>, and a binary number of ‘0’ is performed.
  • the fifth adder FA 22 may perform a logical OR operation of the second summation signal SUM ⁇ 2>, the second latency information signal LTC ⁇ 2>, and the third carry signal C ⁇ 3> to generate the second phase difference signal RED ⁇ 2> and a fourth carry signal C ⁇ 4>.
  • the fourth carry signal C ⁇ 4> may be a signal including information on whether a carry occurs after a logical OR operation of the second summation signal SUM ⁇ 2>, the second latency information signal LTC ⁇ 2>, and the third carry signal C ⁇ 3> is performed.
  • the sixth adder FA 23 may perform a logical OR operation of the third summation signal SUM ⁇ 3>, a binary number of ‘0’, and the fourth carry signal C ⁇ 4> to generate the third phase difference signal RED ⁇ 3>.
  • FIG. 15 is a circuit diagram illustrating any one of the first to sixth adders FA 11 , FA 12 , FA 13 , FA 21 , FA 22 , and FA 23 shown in FIGS. 13 and 14 .
  • the adder illustrated in FIG. 15 may include exclusive OR gates EOR 11 and EOR 12 , AND gates AND 11 and AND 12 , and an OR gate OR 11 .
  • An input terminal A illustrated in FIG. 15 may correspond to any one of the input terminals A illustrated in FIGS. 13 and 14
  • an input terminal B illustrated in FIG. 15 may correspond to any one of the input terminals B illustrated in FIGS. 13 and 14
  • an input terminal CIN illustrated in FIG. 15 may correspond to any one of the input terminals CIN illustrated in FIGS. 13 and 14
  • an output terminal OUT illustrated in FIG. 15 may correspond to any one of the output terminals OUT illustrated in FIGS. 13 and 14
  • an output terminal COUT illustrated in FIG. 15 may correspond to any one of the output terminals COUT illustrated in FIGS. 13 and 14 .
  • the adder illustrated in FIG. 15 may be realized using a general full adder.
  • a comparison circuit 360 b corresponding to another example of the comparison circuit 360 shown in FIG. 8 may include a second phase difference signal generation circuit 363 and a second decoder 364 .
  • the second phase difference signal generation circuit 363 may include a buffer IV 32 , a third logic circuit 3631 , and a fourth logic circuit 3632 .
  • the buffer IV 32 may inversely buffer the first group LTC ⁇ 1:2> of the latency information signal LTC ⁇ 1:N> to generate an inverted latency information signal LTCB ⁇ 1:2> corresponding to a one's complement of the first group LTC ⁇ 1:2>.
  • the third logic circuit 3631 may add a binary number of ‘001’ to the inverted latency information signal LTCB ⁇ 1:2> to generate the summation signal SUM ⁇ 1:3> corresponding to a two's complement of the first group LTC ⁇ 1:2>.
  • the fourth logic circuit 3632 may add the summation signal SUM ⁇ 1:3> to the phase signal PH ⁇ 1:2> to generate the phase difference signal RED ⁇ 1:3>.
  • the second decoder 364 may decode the phase difference signal RED ⁇ 1:3> to generate the enablement signal EN ⁇ 1:7>.
  • the second decoder 364 may be realized using a general decoder.
  • the third logic circuit 3631 illustrated in FIG. 16 may be realized to have substantially the same configuration as the first logic circuit 3611 illustrated in FIG. 13 except input and output signals may differ.
  • the fourth logic circuit 3632 illustrated in FIG. 16 may be realized to have substantially the same configuration as the second logic circuit 3612 illustrated in FIG. 14 except input and output signals may differ. Accordingly, the third logic circuit 3631 may perform substantially the same operation as the first logic circuit 3611 , and the fourth logic circuit 3632 may perform substantially the same operation as the second logic circuit 3612 .
  • detailed descriptions of the third and fourth logic circuits 3631 and 3632 will be omitted hereinafter.
  • a delay time period of the external command determined according to the latency information signal LTC ⁇ 1:N> is set to be equal to fifteen times a cycle time of the clock signal CLK.
  • the external command EX_CMD is inputted twice a cycle time of the clock signal CLK earlier than a reference time of the clock signal CLK.
  • the second group LTC ⁇ 3:N> of the latency information signal LTC ⁇ 1:N> may be inputted such that the first delay amount is set to be equal to three times a cycle time of the second division clock signal CLK_ 4 N
  • the first group LTC ⁇ 1:2> of the latency information signal LTC ⁇ 1:N> may be inputted such that the first delay amount is set to be equal to one cycle time of the clock signal CLK.
  • the command input circuit 10 may be synchronized with the clock signal CLK to generate the input command CMD_L 1 which is enabled during a predetermined period, in response to the external command EX_CMD inputted to the command input circuit 10 .
  • the frequency division circuit 20 may divide a frequency of the clock CLK to generate the first division clock signal CLK_ 2 N and the second division clock signal CLK_ 4 N.
  • the control signal generation circuit 310 may decode the second group LTC ⁇ 3:N> of the latency information signal LTC ⁇ 1:N> to generate the third control signal CON ⁇ 3> which is enabled among the first to M th control signals CON ⁇ 1:M>.
  • the shifting circuit 320 may delay the input command CMD_L 1 by the first delay amount corresponding to three times a cycle time of the second division clock signal CLK_ 4 N in synchronization with the second division clock signal CLK_ 4 N to generate the first shift command CMD_L 2 , in response to the third control signal CON ⁇ 3>.
  • the first delay amount may be set to be equal to three times a cycle time of the second division clock signal CLK_ 4 N, and three times a cycle time of the second division clock signal CLK_ 4 N may correspond to twelve times a cycle time of the clock signal CLK.
  • the pulse width control circuit 330 may control a pulse width of the first shift command CMD_L 2 in synchronization with the clock signal CLK, the first division clock signal CLK_ 2 N, and the second division clock signal CLK_ 4 N to generate the second shift command CMD_L 3 .
  • the second shift command CMD_L 3 may be generated to have a pulse width which is equal to one cycle time of the clock signal CLK.
  • the phase signal generation circuit 350 may generate the phase signal PH ⁇ 1:2> according to logic levels of the first and second division clock signals CLK_ 2 N and CLK_ 4 N in response to the external command EXT_CMD.
  • the external command EXT_CMD is inputted twice a cycle time of the clock signal CLK earlier than a reference time of the clock signal CLK
  • the first phase signal PH ⁇ 1> may be generated to have a logic “low(0)” level
  • the second phase signal PH ⁇ 2> may be generated to have a logic “high(1)” level.
  • the first phase difference signal generation circuit 361 of the comparison circuit 360 may generate a complementary signal of the phase signal PH ⁇ 1:2> and may add the complementary signal of the phase signal PH ⁇ 1:2> to the first group LTC ⁇ 1:2> of the latency information signal LTC ⁇ 1:N> to generate the phase difference signal RED ⁇ 1:3>.
  • the first phase difference signal generation circuit 361 may generate a complementary signal of the latency information signal LTC ⁇ 1:N>, and the first phase difference signal generation circuit 361 may add the complementary signal of the latency information signal LTC ⁇ 1:N> to the phase signal PH ⁇ 1:2> to generate the phase difference signal RED ⁇ 1:3>.
  • the first phase difference signal generation circuit 361 may add a binary number of ‘110’ corresponding to the complementary signal of the phase signal PH ⁇ 1:2> to a binary number of ‘01’ corresponding to the first group LTC ⁇ 1:2> of the latency information signal LTC ⁇ 1:N> to generate the third phase difference signal RED ⁇ 3> having a logic “high(1)” level, the second phase difference signal RED ⁇ 2> having a logic “high(1)” level, and the first phase difference signal RED ⁇ 1> having a logic “high(1)” level.
  • the first decoder 362 of the comparison circuit 360 may decode the first to third phase difference signals RED ⁇ 1:3> having logic “high(1)” levels to generate the first to third enablement signals EN ⁇ 1:3> which are enabled to have logic “low(0)” levels.
  • the selection command output circuit 340 may delay the second shift command CMD_L 3 by the second delay amount corresponding to three times a cycle time of the clock signal CLK to output the delayed second shift command CMD_L 3 as the third selection command SCMD ⁇ 3>, in response to the first to third enablement signals EN ⁇ 1:3>.
  • the second delay amount may be set to be equal to three times a cycle time of the clock signal CLK.
  • the internal command output circuit 370 may output the third selection command SCMD ⁇ 3> as the internal command ICMD in response to the first to third enablement signals EN ⁇ 1:3>.
  • the internal command ICMD may be generated when a time period (i.e., fifteen times a cycle time of the clock signal CLK) corresponding to a sum of the first delay amount which is equal to twelve times a cycle time of the clock signal CLK and a second delay amount which is equal to three times a cycle time of the clock signal CLK elapses from an input time of the external command EX_CMD.
  • the internal circuit 40 may perform an internal operation in response to the internal command ICMD.
  • a semiconductor device may delay an external command by a latency period using division clock signals having cycle times corresponding to “2N” times a cycle time of a clock signal with a plurality of flip-flops to generate an internal command.
  • cycle times of the division clock signals increase, the number of flip-flops for delaying the external command may be reduced.
  • an electronic system 1000 may include a data storage circuit 1001 , a memory controller 1002 , a buffer memory 1003 , and an input/output (I/O) interface 1004 .
  • the data storage circuit 1001 may store data which is outputted from the memory controller 1002 or may read and output the stored data to the memory controller 1002 , according to a control signal outputted from the memory controller 1002 .
  • the data storage circuit 1001 may include the semiconductor device illustrated in FIG. 1 . Meanwhile, the data storage circuit 1001 may include a nonvolatile memory that can retain stored data even when its power supply is interrupted.
  • the nonvolatile memory may be a flash memory such as a NOR-type flash memory or a NAND-type flash memory, a phase change random access memory (PRAM), a resistive random access memory (RRAM), a spin transfer torque random access memory (STTRAM), a magnetic random access memory (MRAM), or the like.
  • the memory controller 1002 may receive a command outputted from an external device (e.g., a host device) through the I/O interface 1004 and may decode the command outputted from the host device to control an operation for inputting data into the data storage circuit 1001 or the buffer memory 1003 , or for outputting the data stored in the data storage circuit 1001 or the buffer memory 1003 .
  • FIG. 17 illustrates the memory controller 1002 with a single block, the memory controller 1002 may include one controller for controlling the data storage circuit 1001 comprised of a nonvolatile memory and another controller for controlling the buffer memory 1003 comprised of a volatile memory.
  • the buffer memory 1003 may temporarily store data which is processed by the memory controller 1002 . That is, the buffer memory 1003 may temporarily store data which is outputted from or inputted to the data storage circuit 1001 .
  • the buffer memory 1003 may store data, which is outputted from the memory controller 1002 , according to a control signal.
  • the buffer memory 1003 may read and output the stored data to the memory controller 1002 .
  • the buffer memory 1003 may include a volatile memory such as a dynamic random access memory (DRAM), a mobile DRAM, or a static random access memory (SRAM).
  • DRAM dynamic random access memory
  • SRAM static random access memory
  • the I/O interface 1004 may physically and electrically connect the memory controller 1002 to the external device (i.e., the host).
  • the memory controller 1002 may receive control signals and data supplied from the external device (i.e., the host) through the I/O interface 1004 and may output the data generated from the memory controller 1002 to the external device (i.e., the host) through the I/O interface 1004 . That is, the electronic system 1000 may communicate with the host through the I/O interface 1004 .
  • the I/O interface 1004 may include any one of various interface protocols such as a universal serial bus (USB), a multi-media card (MMC), a peripheral component interconnect-express (PCI-E), a serial attached SCSI (SAS), a serial AT attachment (SATA), a parallel AT attachment (PATA), a small computer system interface (SCSI), an enhanced small device interface (ESDI), and an integrated drive electronics (IDE).
  • USB universal serial bus
  • MMC multi-media card
  • PCI-E peripheral component interconnect-express
  • SAS serial attached SCSI
  • SATA serial AT attachment
  • PATA parallel AT attachment
  • SCSI small computer system interface
  • ESDI enhanced small device interface
  • IDE integrated drive electronics
  • the electronic system 1000 may be used as an auxiliary storage device of the host or an external storage device.
  • the electronic system 1000 may include a solid state disk (SSD), a USB memory, a secure digital (SD) card, a mini secure digital (mSD) card, a micro secure digital (micro SD) card, a secure digital high capacity (SDHC) card, a memory stick card, a smart media (SM) card, a multi-media card (MMC), an embedded multi-media card (eMMC), a compact flash (CF) card, or the like.
  • SSD solid state disk
  • SD secure digital
  • mSD mini secure digital
  • micro SD micro secure digital
  • SDHC secure digital high capacity
  • SM smart media
  • MMC multi-media card
  • eMMC embedded multi-media card
  • CF compact flash

Landscapes

  • Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Dram (AREA)
  • Semiconductor Integrated Circuits (AREA)

Abstract

A semiconductor device includes a command input circuit and an internal command generation circuit. The command input circuit is synchronized with a clock signal to generate an input command which is enabled if an external command is inputted to the command input circuit. The internal command generation circuit delays the input command by a predetermined period according to a latency information signal to generate an internal command, in synchronization with a first division clock signal and a second division clock signal generated by division of a frequency of the clock signal. The predetermined period is set to be equal to a sum of a first delay amount corresponding to “N” times a cycle time of the second division clock signal and a second delay amount corresponding to “M” times a cycle time of the clock signal.

Description

CROSS-REFERENCE TO RELATED APPLICATIONS
The present application claims priority under 35 U.S.C 119(a) to Korean Application No. 10-2017-0091396, filed on Jul. 19, 2017, which is herein incorporated by reference in its entirety.
BACKGROUND 1. Technical Field
Embodiments of the present disclosure relate to semiconductor devices delaying external commands by a latency period.
2. Related Art
Semiconductor devices may receive commands and data from an external device or may output data stored therein in response to the commands. For example, if a controller applies a command for a read operation to a semiconductor device such as a dynamic random access memory (DRAM) device, the semiconductor device may output data stored therein to the controller in response to a read command. In such a case, the data stored in the semiconductor device cannot be immediately outputted when the read command is inputted to the semiconductor device. This may be due to a resistance-capacitance (RC) delay time of signal transmission lines disposed in the semiconductor device and some internal operations such as an alignment operation of data.
In order that the semiconductor devices are successfully used without any errors, it may be necessary to set some parameters relating to timing of the commands and data which is used to perform internal operations of the semiconductor device. For example, it may be necessary to set a latency time corresponding to a time period from a time that the command is inputted to the semiconductor device until a time that data is actually stored in memory cells of the semiconductor device in response to the command (or until a time that data stored in the memory cells of the semiconductor device is actually outputted from the semiconductor device through output pads). A latency time corresponding to a time period from a time that the read command is inputted to the semiconductor device until a time that data stored in the semiconductor device is actually outputted from the semiconductor device in response to the read command may be referred to as a column address strobe (CAS) latency CL.
SUMMARY
According to an embodiment, a semiconductor device includes a command input circuit and an internal command generation circuit. The command input circuit is synchronized with a clock signal to generate an input command which is enabled if an external command is inputted to the command input circuit. The internal command generation circuit delays the input command by a predetermined period according to a latency information signal to generate an internal command, in synchronization with a first division clock signal and a second division clock signal generated by division of a frequency of the clock signal. The predetermined period is set to be equal to a sum of a first delay amount corresponding to “N” times a cycle time of the second division clock signal and a second delay amount corresponding to “M” times a cycle time of the clock signal.
According to another embodiment, a semiconductor device includes a selection command generation circuit and a selection/transmission circuit. The selection command generation circuit delays an input command generated from an external command by a predetermined period according to a latency information signal to generate a plurality of selection commands, in synchronization with a first division clock signal and a second division clock signal generated by division of a frequency of a clock signal. The selection/transmission circuit detects a time that the external command is inputted and outputs any one of the plurality of selection commands as an internal command according to the detection result. The predetermined period is set to be equal to a sum of a first delay amount corresponding to “N” times a cycle time of the second division clock signal and a second delay amount corresponding to “M” times a cycle time of the clock signal.
BRIEF DESCRIPTION OF THE DRAWINGS
Various embodiments of the present disclosure will become more apparent in view of the attached drawings and accompanying detailed description, in which:
FIG. 1 is a block diagram illustrating a configuration of a semiconductor device according to an embodiment of the present disclosure;
FIG. 2 is a circuit diagram illustrating a configuration of a command input circuit included in the semiconductor device of FIG. 1;
FIG. 3 is a circuit diagram illustrating a configuration of a frequency division circuit included in the semiconductor device of FIG. 1;
FIG. 4 is a block diagram illustrating a configuration of a selection command generation circuit included in the semiconductor device of FIG. 1;
FIG. 5 is a circuit diagram illustrating a configuration of a shifting circuit included in the selection command generation circuit of FIG. 4;
FIG. 6 is a circuit diagram illustrating a configuration of a pulse width control circuit included in the selection command generation circuit of FIG. 4;
FIG. 7 is a circuit diagram illustrating a configuration of a selection command output circuit included in the selection command generation circuit of FIG. 4;
FIG. 8 is a block diagram illustrating a configuration of a selection/transmission circuit included in the semiconductor device of FIG. 1;
FIG. 9 is a timing diagram illustrating an operation of a phase signal generation circuit included in the selection/transmission circuit of FIG. 8;
FIG. 10 is a table illustrating an operation of the phase signal generation circuit included in the selection/transmission circuit of FIG. 8;
FIG. 11 is a block diagram illustrating a configuration of an example of a comparison circuit included in the selection/transmission circuit of FIG. 8;
FIG. 12 is a table illustrating an operation of the comparison circuit shown in FIG. 11;
FIG. 13 is a block diagram illustrating a configuration of a first logic circuit included in the comparison circuit of FIG. 11;
FIG. 14 is a block diagram illustrating a configuration of a second logic circuit included in the comparison circuit of FIG. 11;
FIG. 15 is a circuit diagram illustrating an example of any one of adders shown in FIGS. 13 and 14;
FIG. 16 is a block diagram illustrating a configuration of another example of a comparison circuit included in the selection/transmission circuit of FIG. 8; and
FIG. 17 is a block diagram illustrating a configuration of an electronic system including the semiconductor device illustrated in FIGS. 1 to 16.
DETAILED DESCRIPTION OF THE EMBODIMENTS
Various embodiments of the present disclosure will be described hereinafter with reference to the accompanying drawings. However, the embodiments described herein are for illustrative purposes only and are not intended to limit the scope of the present disclosure.
As illustrated in FIG. 1, a semiconductor device according an embodiment may include a command input circuit 10, a frequency division circuit 20, an internal command generation circuit 30, and an internal circuit 40.
The command input circuit 10 may generate an input command CMD_L1 which is enabled if an external command EX_CMD is inputted to the command input circuit 10 in synchronization with a clock signal CLK. The command input circuit 10 may generate the input command CMD_L1 which is enabled during a predetermined period if the external command EX_CMD is inputted to the command input circuit 10 in synchronization with the clock signal CLK. Although the external command EX_CMD is illustrated with a single signal line, the external command EX_CMD may be set to include a plurality of bits and may be transmitted through lines that transmit at least one a group of addresses, commands, and data. The external command EX_CMD may be provided by a controller controlling the semiconductor device or a test apparatus for testing characteristics (e.g., some electrical parameters) of the semiconductor device.
The frequency division circuit 20 may divide a frequency of the clock signal CLK to generate a first division clock signal CLK_2N and a second division clock signal CLK_4N. The frequency division circuit 20 may divide a frequency of the clock signal CLK to generate the first division clock signal CLK_2N having a frequency which is half a frequency of the clock signal CLK. In other words, the first division clock signal CLK_2N may have a frequency which is one (2N)th a frequency of the clock signal CLK. The frequency division circuit 20 may divide a frequency of the clock signal CLK to generate the second division clock signal CLK_4N having a frequency which is one fourth a frequency of the clock signal CLK. In other words, the second division clock signal CLK_4N may have a frequency which is one (2N)th a frequency of the first division clock signal CLK_2N. The first division clock signal CLK_2N may be generated to have a cycle time which is twice a cycle time of the clock signal CLK, and the second division clock signal CLK_4N may be generated to have a cycle time which is four times a cycle time of the clock signal CLK. In some embodiments, the first and second division clock signals CLK_2N and CLK_4N may be generated to have cycle times which are multiples of a cycle time of the clock signal CLK.
The internal command generation circuit 30 may include a selection command generation circuit 31 and a selection/transmission circuit 32.
The selection command generation circuit 31 may delay the input command CMD_L1 by a predetermined period according to a second group LTC<3:N> of a latency information signal LTC<1:N> and an enablement signal EN<1:7> in synchronization with the first and second division clock signals CLK_2N and CLK_4N to generate a plurality of selection commands, for example, first to seventh selection commands SCMD<1:7>. The predetermined period may be set to be a latency having an amount of delay or delay amount which is determined according to the latency information signal LTC<1:N>. The predetermined period may be set as a sum of a first delay amount corresponding to “N” times a cycle time of the second division clock signal CLK_4N and a second delay amount corresponding to “M” times a cycle time of the clock signal CLK. The numbers “N” and “M” may be natural numbers. A method of setting the first and second delay amounts will be described in detail later. The latency information signal LTC<1:N> may be a signal for setting the latency of the semiconductor device. A first group LTC<1:2> of the latency information signal LTC<1:N> may be a signal for setting the second delay amount. The second group LTC<3:N> of the latency information signal LTC<1:N> may be a signal for setting the first delay amount. The latency may be defined as a standby time from a time that the external command EX_CMD is inputted to the semiconductor device until a time that the internal operation corresponding to the external command EX_CMD completely terminates. For example, the latency may be a CAS latency CL corresponding to a time period from a time that the external command EX_CMD for the read operation is inputted to the semiconductor device until a time that data is actually outputted from the semiconductor device.
The selection/transmission circuit 32 may detect a time that the external command EX_CMD is inputted to the semiconductor device and may output any one of the plurality of selection commands SCMD<1:7> as an internal command ICMD according to the detection result. The selection/transmission circuit 32 may compare the first group LTC<1:2> of the latency information signal LTC<1:N> with a phase signal (PH<1:2> of FIG. 8) generated according to an input time of the external command EX_CMD to generate the enablement signal EN<1:7>. The selection/transmission circuit 32 may output any one of the plurality of selection commands SCMD<1:7> as the internal command ICMD in response to the external command EX_CMD.
As described above, the internal command generation circuit 30 may delay the input command CMD_L1 by a predetermined period according to the latency information signal LTC<1:N> to generate the internal command ICMD, in synchronization with the first and second division clock signals CLK_2N and CLK_4N.
The internal circuit 40 may perform one of various internal operations in response to the internal command ICMD. The internal circuit 40 may be realized using a general memory circuit that receives or outputs data in response to the internal command ICMD. The internal circuit 40 may be realized using a volatile memory circuit or a nonvolatile memory circuit according to the embodiment.
Referring to FIG. 2, the command input circuit 10 may include a first latch command generation circuit 11, a second latch command generation circuit 12, a third latch command generation circuit 13, and an input command generation circuit 14.
The first latch command generation circuit 11 may output the external command EX_CMD as a first latch command LC1 in response to the clock signal CLK. The first latch command generation circuit 11 may be synchronized with a rising edge of the clock signal CLK to latch the external command EX_CMD and to output the latched external command EX_CMD as the first latch command LC1. The first latch command generation circuit 11 may be realized using a general flip-flop F/F.
The second latch command generation circuit 12 may output the first latch command LC1 as a second latch command LC2 in response to the clock signal CLK. The second latch command generation circuit 12 may be synchronized with a rising edge of the clock signal CLK to latch the first latch command LC1 and to output the latched first latch command LC1 as the second latch command LC2. The second latch command generation circuit 12 may be realized using a general flip-flop F/F.
The third latch command generation circuit 13 may output the second latch command LC2 as a third latch command LC3 in response to the clock signal CLK. The third latch command generation circuit 13 may be synchronized with a rising edge of the clock signal CLK to latch the second latch command LC2 and to output the latched second latch command LC2 as the third latch command LC3. The third latch command generation circuit 13 may be realized using a general flip-flop F/F.
The input command generation circuit 14 may generate the input command CMD_L1 which is enabled in response to the first, second, and third latch commands LC1, LC2, and LC3. The input command generation circuit 14 may generate the input command CMD_L1 which is enabled to have a logic “high” level if at least one of the first, second, and third latch commands LC1, LC2, and LC3 is enabled to have a logic “high” level. The input command generation circuit 14 may perform a logical OR operation of the first, second, and third latch commands LC1, LC2, and LC3 to generate the input command CMD_L1.
Referring to FIG. 3, the frequency division circuit 20 may include a first division clock generation circuit 21 and a second division clock generation circuit 22.
The first division clock generation circuit 21 may divide a frequency of the clock signal CLK to generate the first division clock signal CLK_2N. The first division clock generation circuit 21 may generate the first division clock signal CLK_2N, in accordance with a level transition which occurs in response to a rising edge of the clock signal CLK. The first division clock signal CLK_2N may be generated to have a frequency which is half a frequency of the clock signal CLK.
The second division clock generation circuit 22 may divide a frequency of the first division clock signal CLK_2N to generate the second division clock signal CLK_4N. The second division clock generation circuit 22 may generate the second division clock signal CLK_4N, in accordance with a level transition which occurs in response to a rising edge of the first division clock signal CLK_2N. The second division clock signal CLK_4N may be generated to have a frequency which is one fourth a frequency of the clock signal CLK.
Referring to FIG. 4, the selection command generation circuit 31 may include a control signal generation circuit 310, a shifting circuit 320, a pulse width control circuit 330, and a selection command output circuit 340.
The control signal generation circuit 310 may decode the second group LTC<3:N> of the latency information signal LTC<1:N> to generate a control signal CON<1:M> including first to Mth control signals, one of which is selectively enabled. The control signal CON<1:M> may be a signal for setting the first delay amount.
The shifting circuit 320 may delay the input command CMD_L1 by the first delay amount in synchronization with the second division clock signal CLK_4N to generate a first shift command CMD_L2, in response to the control signal CON<1:M>. The first delay amount may be set to be “N” times a cycle time of the second division clock signal CLK_4N according to the control signal CON<1:M>.
The pulse width control circuit 330 may control a pulse width of the first shift command CMD_L2 in synchronization with the clock signal CLK, the first division clock signal CLK_2N, and the second division clock signal CLK_4N to generate a second shift command CMD_L3. The second shift command CMD_L3 may be generated to have a pulse width which is equal to one cycle time of the clock signal CLK.
The selection command output circuit 340 may be synchronized with the clock signal CLK to output the second shift command CMD_L3 as one of the plurality of selection commands SCMD<1:7>, in response to the enablement signal EN<1:7>.
Referring to FIG. 5, the shifting circuit 320 may include a first delay circuit 321, a second delay circuit 322, and an Mth delay circuit 323.
The first delay circuit 321 may be synchronized with a rising edge of the second division clock signal CLK_4N in response to the first control signal CON<1> to output a ground voltage VSS or the input command CMD_L1 as a first delayed command DC<1>. The first delay circuit 321 may be synchronized with a rising edge of the second division clock signal CLK_4N to output the ground voltage VSS as the first delayed command DC<1>, if the first control signal CON<1> is disabled to have a logic “low” level. The first delay circuit 321 may be synchronized with a rising edge of the second division clock signal CLK_4N to output the delayed input command CMD_L1 as the first delayed command DC<1>, if the first control signal CON<1> is enabled to have a logic “high” level. The first delay circuit 321 may be designed to have a delay time corresponding to one cycle time of the second division clock signal CLK_4N.
The second delay circuit 322 may be synchronized with a rising edge of the second division clock signal CLK_4N in response to the second control signal CON<2> to output the input command CMD_L1 or the first delayed command DC<1> as a second delayed command DC<2>. The second delay circuit 322 may be synchronized with a rising edge of the second division clock signal CLK_4N to output the delayed first delayed command DC<1> as the second delayed command DC<2>, if the second control signal CON<2> is disabled to have a logic “low” level. The second delay circuit 322 may be synchronized with a rising edge of the second division clock signal CLK_4N to output the delayed input command CMD_L1 as the second delayed command DC<2>, if the second control signal CON<2> is enabled to have a logic “high” level. The second delay circuit 322 may be designed to have a delay time corresponding to one cycle time of the second division clock signal CLK_4N.
The Mth delay circuit 323 may be synchronized with a rising edge of the second division clock signal CLK_4N in response to the Mth control signal CON<M> to output the input command CMD_L1 or the (M−1)th delayed command DC<M−1> as the first shift command CMD_L2. The Mth delay circuit 323 may be synchronized with a rising edge of the second division clock signal CLK_4N to output the delayed (M−1)th delayed command DC<M−1> as the first shift command CMD_L2, if the Mth control signal CON<M> is disabled to have a logic “low” level. The Mth delay circuit 323 may be synchronized with a rising edge of the second division clock signal CLK_4N to output the delayed input command CMD_L1 as the first shift command CMD_L2, if the Mth control signal CON<M> is enabled to have a logic “high” level. The Mth delay circuit 323 may be designed to have a delay time corresponding to one cycle time of the second division clock signal CLK_4N.
Each of the third to (M−1)th delay circuits (not shown) may be realized to have substantially the same configuration as the second delay circuit 322 or the Mth delay circuit 323 with the exception of the input and output signals. Accordingly, each of the third to (M−1)th delay circuits (not shown) may perform substantially the same operation as the second delay circuit 322 or the Mth delay circuit 323. Thus, description of the third to (M−1)th delay circuits (not shown) will be omitted hereinafter. In addition, the number of the delay circuits included in the shifting circuit 320 may be set to be equal to the number of bits of the control signal CON<1:M>, that is, the number of the first to Mth control signals CON<1:M>.
An operation for generating the first shift command CMD_L2 by delaying the input command CMD_L1 by the first delay amount which is set according to the control signal CON<1:M> will be described more fully hereinafter.
The shifting circuit 320 may delay the input command CMD_L1 by the first delay amount determined to be “M” times a cycle time of the second division clock signal CLK_4N to generate the first shift command CMD_L2, if the first control signal CON<1> is enabled.
The shifting circuit 320 may delay the input command CMD_L1 by the first delay amount determined to be “(M−1)” times a cycle time of the second division clock signal CLK_4N to generate the first shift command CMD_L2, if the second control signal CON<2> is enabled.
The shifting circuit 320 may delay the input command CMD_L1 by the first delay amount determined to be one cycle time of the second division clock signal CLK_4N to generate the first shift command CMD_L2, if the Mth control signal CON<M> is enabled.
Referring to FIG. 6, the pulse width control circuit 330 may include a first signal transmission circuit 331, a second signal transmission circuit 332, a third signal transmission circuit 333, a fourth signal transmission circuit 334, and a fifth signal transmission circuit 335.
The first signal transmission circuit 331 may be synchronized with the second division clock signal CLK_4N to output the first shift command CMD_L2 as a first transmission signal TS<1>. The first signal transmission circuit 331 may be synchronized with a rising edge of the second division clock signal CLK_4N to output the first shift command CMD_L2 as the first transmission signal TS<1>.
The second signal transmission circuit 332 may output a third transmission signal TS<3> as a second transmission signal TS<2> in response to the first transmission signal TS<1>. The second signal transmission circuit 332 may invert the third transmission signal TS<3> to output the inverted third transmission signal TS<3> as the second transmission signal TS<2> if the first transmission signal TS<1> is generated to have a logic “high” level.
The third signal transmission circuit 333 may be synchronized with the first division clock signal CLK_2N to output the second transmission signal TS<2> as the third transmission signal TS<3>. The third signal transmission circuit 333 may be synchronized with a rising edge of the first division clock signal CLK_2N to output the second transmission signal TS<2> as the third transmission signal TS<3>.
The fourth signal transmission circuit 334 may output the second shift command CMD_L3 as a fourth transmission signal TS<4> in response to the third transmission signal TS<3>. The fourth signal transmission circuit 334 may invert the second shift command CMD_L3 to output the inverted second shift command CMD_L3 as the fourth transmission signal TS<4> if the third transmission signal TS<3> is generated to have a logic “high” level.
The fifth signal transmission circuit 335 may be synchronized with the clock signal CLK to output the fourth transmission signal TS<4> as the second shift command CMD_L3. The fifth signal transmission circuit 335 may be synchronized with a rising edge of the clock signal CLK to output the fourth transmission signal TS<4> as the second shift command CMD_L3.
Referring to FIG. 7, the selection command output circuit 340 may include a first output circuit 341, a second output circuit 342, a third output circuit (not shown), a fourth output circuit (not shown), a fifth output circuit (not shown), a sixth output circuit (not shown), and a seventh output circuit 343.
The first output circuit 341 may be synchronized with the clock signal CLK to output the second shift command CMD_L3 as the first selection command SCMD<1>, in response to the first enablement signal EN<1>. The first output circuit 341 may be synchronized with the clock signal CLK to output the second shift command CMD_L3 as the first selection command SCMD<1>, if the first enablement signal EN<1> has a logic “low” level.
The second output circuit 342 may be synchronized with the clock signal CLK to output the first selection command SCMD<1> as the second selection command SCMD<2>, in response to the second enablement signal EN<2>. The second output circuit 342 may be synchronized with the clock signal CLK to output the first selection command SCMD<1> as the second selection command SCMD<2>, if the second enablement signal EN<2> has a logic “low” level. The second output circuit 342 may output the second selection command SCMD<2> having a logic “low” level if the second enablement signal EN<2> has a logic “high” level.
The third output circuit (not shown) may be synchronized with the clock signal CLK to output the second selection command SCMD<2> as the third selection command SCMD<3>, in response to the third enablement signal EN<3>. The third output circuit may be synchronized with the clock signal CLK to output the second selection command SCMD<2> as the third selection command SCMD<3>, if the third enablement signal EN<3> has a logic “low” level. The third output circuit may output the third selection command SCMD<3> having a logic “low” level if the third enablement signal EN<3> has a logic “high” level.
The fourth output circuit (not shown) may be synchronized with the clock signal CLK to output the third selection command SCMD<3> as the fourth selection command SCMD<4>, in response to the fourth enablement signal EN<4>. The fourth output circuit may be synchronized with the clock signal CLK to output the third selection command SCMD<3> as the fourth selection command SCMD<4>, if the fourth enablement signal EN<4> has a logic “low” level. The fourth output circuit may output the fourth selection command SCMD<4> having a logic “low” level if the fourth enablement signal EN<4> has a logic “high” level.
The fifth output circuit (not shown) may be synchronized with the clock signal CLK to output the fourth selection command SCMD<4> as the fifth selection command SCMD<5>, in response to the fifth enablement signal EN<5>. The fifth output circuit may be synchronized with the clock signal CLK to output the fourth selection command SCMD<4> as the fifth selection command SCMD<5>, if the fifth enablement signal EN<5> has a logic “low” level. The fifth output circuit may output the fifth selection command SCMD<5> having a logic “low” level if the fifth enablement signal EN<5> has a logic “high” level.
The sixth output circuit (not shown) may be synchronized with the clock signal CLK to output the fifth selection command SCMD<5> as the sixth selection command SCMD<6>, in response to the sixth enablement signal EN<6>. The sixth output circuit may be synchronized with the clock signal CLK to output the fifth selection command SCMD<5> as the sixth selection command SCMD<6>, if the sixth enablement signal EN<6> has a logic “low” level. The sixth output circuit may output the sixth selection command SCMD<6> having a logic “low” level if the sixth enablement signal EN<6> has a logic “high” level.
The seventh output circuit 343 may be synchronized with the clock signal CLK to output the sixth selection command SCMD<6> as the seventh selection command SCMD<7>, in response to the seventh enablement signal EN<7>. The seventh output circuit 343 may be synchronized with the clock signal CLK to output the sixth selection command SCMD<6> as the seventh selection command SCMD<7>, if the seventh enablement signal EN<7> has a logic “low” level. The seventh output 343 circuit may output the seventh selection command SCMD<7> having a logic “low” level if the seventh enablement signal EN<7> has a logic “high” level.
The second delay amount may be set to be one cycle time of the clock signal CLK if the first enablement signal EN<1> is enabled and may be set to be twice a cycle time of the clock signal CLK if the first and second enablement signals EN<1:2> are enabled. The second delay amount may be set to be three times a cycle time of the clock signal CLK if the first to third enablement signals EN<1:3> are enabled and may be set to be four times a cycle time of the clock signal CLK if the first to fourth enablement signals EN<1:4> are enabled. The second delay amount may be set to be five times a cycle time of the clock signal CLK if the first to fifth enablement signals EN<1:5> are enabled and may be set to be six times a cycle time of the clock signal CLK if the first to sixth enablement signals EN<1:6> are enabled. The second delay amount may be set to be seven times a cycle time of the clock signal CLK if the first to seventh enablement signals EN<1:7> are enabled.
Referring to FIG. 8, the selection/transmission circuit 32 may include a phase signal generation circuit 350, a comparison circuit 360, and an internal command output circuit 370.
The phase signal generation circuit 350 may generate the phase signal PH<1:2> according to the first and second division clock signals CLK_2N and CLK_4N in response to the external command EXT_CMD. The phase signal generation circuit 350 may generate the phase signal PH<1:2> according to logic levels of the first and second division clock signals CLK_2N and CLK_4N at a time that the external command EXT_CMD is inputted to the phase signal generation circuit 350. An operation for generating the phase signal PH<1:2> will be described in detail with reference to FIGS. 9 and 10 later.
The comparison circuit 360 may compare the phase signal PH<1:2> with the first group LTC<1:2> of the latency information signal LTC<1:N> to generate the enablement signal EN<1:7>. The comparison circuit 360 may generate a complementary signal of the phase signal PH<1:2> and may add the complementary signal of the phase signal PH<1:2> to the first group LTC<1:2> of the latency information signal LTC<1:N> to generate the enablement signal EN<1:7>. The comparison circuit 360 may subtract the phase signal PH<1:2> from the first group LTC<1:2> of the latency information signal LTC<1:N> to generate the enablement signal EN<1:7> including information on the second delay amount, according to a time that the external command EXT_CMD is inputted.
The internal command output circuit 370 may output any one of the plurality of selection commands SCMD<1:7> as the internal command ICMD in response to the enablement signal EN<1:7>.
An operation of the phase signal generation circuit 350 for generating the phase signal PH<1:2> according to an input time of the external command EXT_CMD will be described hereinafter with reference to FIG. 9.
In FIG. 9, time “T0” and “T3” may correspond to reference points of time which are compared with the input times of the external command EXT_CMD.
If the external command EXT_CMD is inputted to the phase signal generation circuit 350 at time “T1”, the first division clock signal CLK_2N may have a logic “low(0)” level and the second division clock signal CLK_4N may have a logic “high(1)” level. In such a case, the phase signal generation circuit 350 may generate the first phase signal PH<1> having a logic “low(0)” level and the second phase signal PH<2> having a logic “high(1)” level. A case that the first phase signal PH<1> has a logic “low(0)” level and the second phase signal PH<2> has a logic “high(1)” level means that the external command EXT_CMD is inputted at a time that twice a cycle time of the clock signal CLK elapses from the point of time “TO”.
If the external command EXT_CMD is inputted to the phase signal generation circuit 350 at time “T2”, the first division clock signal CLK_2N may have a logic “low(0)” level and the second division clock signal CLK_4N may have a logic “low(0)” level. In such a case, the phase signal generation circuit 350 may generate the first phase signal PH<1> having a logic “low(0)” level and the second phase signal PH<2> having a logic “low(0)” level. A case that the first phase signal PH<1> has a logic “low(0)” level and the second phase signal PH<2> has a logic “low(0)” level means that the external command EXT_CMD is inputted at a time that four times a cycle time of the clock signal CLK elapses from the time “TO”.
If the external command EXT_CMD is inputted to the phase signal generation circuit 350 at time “T4”, the first division clock signal CLK_2N may have a logic “high(1)” level and the second division clock signal CLK_4N may have a logic “high(1)” level. In such a case, the phase signal generation circuit 350 may generate the first phase signal PH<1> having a logic “high(1)” level and the second phase signal PH<2> having a logic “low(0)” level. A case that the first phase signal PH<1> has a logic “high(1)” level and the second phase signal PH<2> has a logic “low(0)” level means that the external command EXT_CMD is inputted at a time that one cycle time of the clock signal CLK elapses from the time “T3”.
Various logic combinations of the first and second phase signals PH<1:2> generated according to logic levels of the first and second division clock signals CLK_2N and CLK_4N will be described hereinafter with reference to FIG. 10. In addition, various complementary signals of the phase signal PH<1:2> will be described hereinafter with reference to FIG. 10.
Referring to FIG. 10, if the first division clock signal CLK_2N has a logic “low(0)” level and the second division clock signal CLK_4N has a logic “low(0)” level, the first phase signal PH<1> may be generated to have a logic “low(0)” level and the second phase signal PH<2> may be generated to have a logic “low(0)” level. In such a case, a complementary signal of the phase signal PH<1:2> may be set to have a binary number of ‘000’ corresponding to a decimal number of ‘0’.
If the first division clock signal CLK_2N has a logic “high(1)” level and the second division clock signal CLK_4N has a logic “high(1)” level, the first phase signal PH<1> may be generated to have a logic “high(1)” level and second phase signal PH<2> may be generated to have a logic “low(0)” level. In such a case, a complementary signal of the phase signal PH<1:2> may be set to have a binary number of ‘111’ corresponding to a decimal number of ‘−1’.
If the first division clock signal CLK_2N has a logic “low(0)” level and the second division clock signal CLK_4N has a logic “high(1)” level, the first phase signal PH<1> may be generated to have a logic “low(0)” level and second phase signal PH<2> may be generated to have a logic “high(1)” level. In such a case, a complementary signal of the phase signal PH<1:2> may be set to have a binary number of ‘110’ corresponding to a decimal number of ‘−2’.
If the first division clock signal CLK_2N has a logic “high(1)” level and the second division clock signal CLK_4N has a logic “low(0)” level, the first phase signal PH<1> may be generated to have a logic “high(1)” level and second phase signal PH<2> may be generated to have a logic “high(1)” level. In such a case, a complementary signal of the phase signal PH<1:2> may be set to have a binary number of ‘101’ corresponding to a decimal number of ‘−3’.
Referring to FIG. 11, a comparison circuit 360 a corresponding to an example of the comparison circuit 360 shown in FIG. 8 may include a first phase difference signal generation circuit 361 and a first decoder 362.
The first phase difference signal generation circuit 361 may include a buffer IV31, a first logic circuit 3611, and a second logic circuit 3612. The buffer IV31 may inversely buffer the phase signal PH<1:2> to generate an inverted phase signal PHB<1:2> corresponding to a one's complement of the phase signal PH<1:2>. The first logic circuit 3611 may add a binary number of ‘001’ to the inverted phase signal PHB<1:2> to generate a summation signal SUM<1:3> corresponding to a two's complement of the phase signal PH<1:2>. The second logic circuit 3612 may add the summation signal SUM<1:3> to the first group LTC<1:2> of the latency information signal LTC<1:N> to generate a phase difference signal RED<1:3> including first to third phase difference signals RED<1:3>. The first phase difference signal generation circuit 361 may generate a complementary signal of the phase signal PH<1:2> and may add the complementary signal of the phase signal PH<1:2> to the first group LTC<1:2> of the latency information signal LTC<1:N> to generate the phase difference signal RED<1:3>. In other words, the first phase difference signal generation circuit 361 may generate a complementary signal of the latency information signal LTC<1:N> and add the complementary signal of the latency information signal LTC<1:N> to the phase signal PH<1:2> to generate the phase difference signal RED<1:3>.
The first decoder 362 may decode the phase difference signal RED<1:3> to generate the enablement signal EN<1:7>. The first decoder 362 may be realized using a general decoder.
The enablement signal EN<1:7> which may be enabled according to a logic level combination of the phase difference signal RED<1:3> will be described hereinafter with reference to FIG. 12. In addition, the second delay amount, which is set according to the enablement signal EN<1:7>, will be described hereinafter with reference to FIG. 12.
If the third phase difference signal RED<3> has a logic “high(1)” level, the second phase difference signal RED<2> has a logic “low(0)” level, and the first phase difference signal RED<1> has a logic “high(1)” level, the first enablement signal EN<1> may be enabled. A case that the first enablement signal EN<1> of the enablement signal EN<1:7> is enabled means that the second delay amount corresponds to a decimal number of ‘−3’. That is, a case that the first enablement signal EN<1> of the enablement signal EN<1:7> is enabled means that the external command EXT_CMD is inputted three times a cycle time of the clock signal CLK earlier than a reference time of the clock signal CLK.
If the third phase difference signal RED<3> has a logic “high(1)” level, the second phase difference signal RED<2> has a logic “high(1)” level, and the first phase difference signal RED<1> has a logic “low(0)” level, the first and second enablement signals EN<1:2> may be enabled. This case means that the second delay amount corresponds to a decimal number of ‘-2’. That is, a case that the first and second enablement signals EN<1:2> of the enablement signal EN<1:7> are enabled means that the external command EXT_CMD is inputted twice a cycle time of the clock signal CLK earlier than a reference time of the clock signal CLK.
If the third phase difference signal RED<3> has a logic “high(1)” level, the second phase difference signal RED<2> has a logic “high(1)” level, and the first phase difference signal RED<1> has a logic “high(1)” level, the first to third enablement signals EN<1:3> may be enabled. This case means that the second delay amount corresponds to a decimal number of ‘-1’. That is, a case that the first to third enablement signals EN<1:3> of the enablement signal EN<1:7> are enabled means that the external command EXT_CMD is inputted one cycle time of the clock signal CLK earlier than a reference time of the clock signal CLK.
If the third phase difference signal RED<3> has a logic “low(0)” level, the second phase difference signal RED<2> has a logic “low(0)” level, and the first phase difference signal RED<1> has a logic “low(0)” level, the first to fourth enablement signals EN<1:4> may be enabled. This case means that the second delay amount corresponds to a decimal number of ‘0’. That is, a case that the first to fourth enablement signals EN<1:4> of the enablement signal EN<1:7> are enabled means that the external command EXT_CMD is inputted at a reference time of the clock signal CLK.
If the third phase difference signal RED<3> has a logic “low(0)” level, the second phase difference signal RED<2> has a logic “low(0)” level, and the first phase difference signal RED<1> has a logic “high(1)” level, the first to fifth enablement signals EN<1:5> may be enabled. This case means that the second delay amount corresponds to a decimal number of ‘+1’. That is, a case that the first to fifth enablement signals EN<1:5> of the enablement signal EN<1:7> are enabled means that the external command EXT_CMD is inputted at a time that one cycle time of the clock signal CLK elapses from a reference time of the clock signal CLK.
If the third phase difference signal RED<3> has a logic “low(0)” level, the second phase difference signal RED<2> has a logic “high(1)” level, and the first phase difference signal RED<1> has a logic “low(0)” level, the first to sixth enablement signals EN<1:6> may be enabled. This case means that the second delay amount corresponds to a decimal number of ‘+2’. That is, a case that the first to sixth enablement signals EN<1:6> of the enablement signal EN<1:7> are enabled means that the external command EXT_CMD is inputted at a time that twice a cycle time of the clock signal CLK elapses from a reference time of the clock signal CLK.
If the third phase difference signal RED<3> has a logic “low(0)” level, the second phase difference signal RED<2> has a logic “high(1)” level, and the first phase difference signal RED<1> has a logic “high(1)” level, the first to seventh enablement signals EN<1:7> may be enabled. This case means that the second delay amount corresponds to a decimal number of ‘+3’. That is, a case that all of the first to seventh enablement signals EN<1:7> are enabled means that the external command EXT_CMD is inputted at a time that three times a cycle time of the clock signal CLK elapses from a reference time of the clock signal CLK.
Referring to FIG. 13, the first logic circuit 3611 may include a first adder FA11, a second adder FA12, and a third adder FA13.
The first adder FA11 may add the first inverted phase signal PHB<1> to a binary number of ‘1’ to generate the first summation signal SUM<1> and a first carry signal C<1>. The first carry signal C<1> may be a signal including information on whether a carry occurs after the first inverted phase signal PHB<1> is added to a binary number of ‘1’.
The second adder FA12 may perform a logical OR operation of the second inverted phase signal PHB<2>, a binary number of ‘0’, and the first carry signal C<1> to generate the second summation signal SUM<2> and a second carry signal C<2>. The second carry signal C<2> may be a signal including information on whether a carry occurs after a logical OR operation of the second inverted phase signal PHB<2>, a binary number of ‘0’, and the first carry signal C<1> is performed.
The third adder FA13 may perform a logical OR operation of a binary number of ‘0’, a binary number of ‘0’, and the second carry signal C<2> to generate the third summation signal SUM<3>.
Referring to FIG. 14, the second logic circuit 3612 may include a fourth adder FA21, a fifth adder FA22, and a sixth adder FA23.
The fourth adder FA21 may perform a logical OR operation of the first summation signal SUM<1>, the first latency information signal LTC<1>, and a binary number of ‘0’ to generate the first phase difference signal RED<1> and a third carry signal C<3>. The third carry signal C<3> may be a signal including information on whether a carry occurs after a logical OR operation of the first summation signal SUM<1>, the first latency information signal LTC<1>, and a binary number of ‘0’ is performed.
The fifth adder FA22 may perform a logical OR operation of the second summation signal SUM<2>, the second latency information signal LTC<2>, and the third carry signal C<3> to generate the second phase difference signal RED<2> and a fourth carry signal C<4>. The fourth carry signal C<4> may be a signal including information on whether a carry occurs after a logical OR operation of the second summation signal SUM<2>, the second latency information signal LTC<2>, and the third carry signal C<3> is performed.
The sixth adder FA23 may perform a logical OR operation of the third summation signal SUM<3>, a binary number of ‘0’, and the fourth carry signal C<4> to generate the third phase difference signal RED<3>.
FIG. 15 is a circuit diagram illustrating any one of the first to sixth adders FA11, FA12, FA13, FA21, FA22, and FA23 shown in FIGS. 13 and 14.
The adder illustrated in FIG. 15 may include exclusive OR gates EOR11 and EOR12, AND gates AND11 and AND12, and an OR gate OR11.
An input terminal A illustrated in FIG. 15 may correspond to any one of the input terminals A illustrated in FIGS. 13 and 14, and an input terminal B illustrated in FIG. 15 may correspond to any one of the input terminals B illustrated in FIGS. 13 and 14. In addition, an input terminal CIN illustrated in FIG. 15 may correspond to any one of the input terminals CIN illustrated in FIGS. 13 and 14, and an output terminal OUT illustrated in FIG. 15 may correspond to any one of the output terminals OUT illustrated in FIGS. 13 and 14. Moreover, an output terminal COUT illustrated in FIG. 15 may correspond to any one of the output terminals COUT illustrated in FIGS. 13 and 14.
The adder illustrated in FIG. 15 may be realized using a general full adder.
Referring to FIG. 16, a comparison circuit 360 b corresponding to another example of the comparison circuit 360 shown in FIG. 8 may include a second phase difference signal generation circuit 363 and a second decoder 364.
The second phase difference signal generation circuit 363 may include a buffer IV32, a third logic circuit 3631, and a fourth logic circuit 3632. The buffer IV32 may inversely buffer the first group LTC<1:2> of the latency information signal LTC<1:N> to generate an inverted latency information signal LTCB<1:2> corresponding to a one's complement of the first group LTC<1:2>. The third logic circuit 3631 may add a binary number of ‘001’ to the inverted latency information signal LTCB<1:2> to generate the summation signal SUM<1:3> corresponding to a two's complement of the first group LTC<1:2>. The fourth logic circuit 3632 may add the summation signal SUM<1:3> to the phase signal PH<1:2> to generate the phase difference signal RED<1:3>.
The second decoder 364 may decode the phase difference signal RED<1:3> to generate the enablement signal EN<1:7>. The second decoder 364 may be realized using a general decoder.
The third logic circuit 3631 illustrated in FIG. 16 may be realized to have substantially the same configuration as the first logic circuit 3611 illustrated in FIG. 13 except input and output signals may differ. In addition, the fourth logic circuit 3632 illustrated in FIG. 16 may be realized to have substantially the same configuration as the second logic circuit 3612 illustrated in FIG. 14 except input and output signals may differ. Accordingly, the third logic circuit 3631 may perform substantially the same operation as the first logic circuit 3611, and the fourth logic circuit 3632 may perform substantially the same operation as the second logic circuit 3612. Thus, detailed descriptions of the third and fourth logic circuits 3631 and 3632 will be omitted hereinafter.
An operation of the semiconductor device having the aforementioned configuration will be described hereinafter in conjunction with an example in which a delay time period of the external command determined according to the latency information signal LTC<1:N> is set to be equal to fifteen times a cycle time of the clock signal CLK. In such a case, it is assumed that the external command EX_CMD is inputted twice a cycle time of the clock signal CLK earlier than a reference time of the clock signal CLK.
In the following description, the second group LTC<3:N> of the latency information signal LTC<1:N> may be inputted such that the first delay amount is set to be equal to three times a cycle time of the second division clock signal CLK_4N, and the first group LTC<1:2> of the latency information signal LTC<1:N> may be inputted such that the first delay amount is set to be equal to one cycle time of the clock signal CLK.
The command input circuit 10 may be synchronized with the clock signal CLK to generate the input command CMD_L1 which is enabled during a predetermined period, in response to the external command EX_CMD inputted to the command input circuit 10.
The frequency division circuit 20 may divide a frequency of the clock CLK to generate the first division clock signal CLK_2N and the second division clock signal CLK_4N.
The control signal generation circuit 310 may decode the second group LTC<3:N> of the latency information signal LTC<1:N> to generate the third control signal CON<3> which is enabled among the first to Mth control signals CON<1:M>.
The shifting circuit 320 may delay the input command CMD_L1 by the first delay amount corresponding to three times a cycle time of the second division clock signal CLK_4N in synchronization with the second division clock signal CLK_4N to generate the first shift command CMD_L2, in response to the third control signal CON<3>. The first delay amount may be set to be equal to three times a cycle time of the second division clock signal CLK_4N, and three times a cycle time of the second division clock signal CLK_4N may correspond to twelve times a cycle time of the clock signal CLK.
The pulse width control circuit 330 may control a pulse width of the first shift command CMD_L2 in synchronization with the clock signal CLK, the first division clock signal CLK_2N, and the second division clock signal CLK_4N to generate the second shift command CMD_L3. The second shift command CMD_L3 may be generated to have a pulse width which is equal to one cycle time of the clock signal CLK.
The phase signal generation circuit 350 may generate the phase signal PH<1:2> according to logic levels of the first and second division clock signals CLK_2N and CLK_4N in response to the external command EXT_CMD. In such a case, because the external command EXT_CMD is inputted twice a cycle time of the clock signal CLK earlier than a reference time of the clock signal CLK, the first phase signal PH<1> may be generated to have a logic “low(0)” level and the second phase signal PH<2> may be generated to have a logic “high(1)” level.
The first phase difference signal generation circuit 361 of the comparison circuit 360 may generate a complementary signal of the phase signal PH<1:2> and may add the complementary signal of the phase signal PH<1:2> to the first group LTC<1:2> of the latency information signal LTC<1:N> to generate the phase difference signal RED<1:3>. In other words, the first phase difference signal generation circuit 361 may generate a complementary signal of the latency information signal LTC<1:N>, and the first phase difference signal generation circuit 361 may add the complementary signal of the latency information signal LTC<1:N> to the phase signal PH<1:2> to generate the phase difference signal RED<1:3>. In such a case, the first phase difference signal generation circuit 361 may add a binary number of ‘110’ corresponding to the complementary signal of the phase signal PH<1:2> to a binary number of ‘01’ corresponding to the first group LTC<1:2> of the latency information signal LTC<1:N> to generate the third phase difference signal RED<3> having a logic “high(1)” level, the second phase difference signal RED<2> having a logic “high(1)” level, and the first phase difference signal RED<1> having a logic “high(1)” level.
The first decoder 362 of the comparison circuit 360 may decode the first to third phase difference signals RED<1:3> having logic “high(1)” levels to generate the first to third enablement signals EN<1:3> which are enabled to have logic “low(0)” levels.
The selection command output circuit 340 may delay the second shift command CMD_L3 by the second delay amount corresponding to three times a cycle time of the clock signal CLK to output the delayed second shift command CMD_L3 as the third selection command SCMD<3>, in response to the first to third enablement signals EN<1:3>. The second delay amount may be set to be equal to three times a cycle time of the clock signal CLK.
The internal command output circuit 370 may output the third selection command SCMD<3> as the internal command ICMD in response to the first to third enablement signals EN<1:3>. In such a case, the internal command ICMD may be generated when a time period (i.e., fifteen times a cycle time of the clock signal CLK) corresponding to a sum of the first delay amount which is equal to twelve times a cycle time of the clock signal CLK and a second delay amount which is equal to three times a cycle time of the clock signal CLK elapses from an input time of the external command EX_CMD.
The internal circuit 40 may perform an internal operation in response to the internal command ICMD.
As described above, a semiconductor device according to an embodiment may delay an external command by a latency period using division clock signals having cycle times corresponding to “2N” times a cycle time of a clock signal with a plurality of flip-flops to generate an internal command. Thus, if cycle times of the division clock signals increase, the number of flip-flops for delaying the external command may be reduced.
The semiconductor device described with reference to FIGS. 1 to 16 may be applied to an electronic system that includes a memory system, a graphic system, a computing system, a mobile system, or the like. For example, as illustrated in FIG. 17, an electronic system 1000 according an embodiment may include a data storage circuit 1001, a memory controller 1002, a buffer memory 1003, and an input/output (I/O) interface 1004.
The data storage circuit 1001 may store data which is outputted from the memory controller 1002 or may read and output the stored data to the memory controller 1002, according to a control signal outputted from the memory controller 1002. The data storage circuit 1001 may include the semiconductor device illustrated in FIG. 1. Meanwhile, the data storage circuit 1001 may include a nonvolatile memory that can retain stored data even when its power supply is interrupted. The nonvolatile memory may be a flash memory such as a NOR-type flash memory or a NAND-type flash memory, a phase change random access memory (PRAM), a resistive random access memory (RRAM), a spin transfer torque random access memory (STTRAM), a magnetic random access memory (MRAM), or the like.
The memory controller 1002 may receive a command outputted from an external device (e.g., a host device) through the I/O interface 1004 and may decode the command outputted from the host device to control an operation for inputting data into the data storage circuit 1001 or the buffer memory 1003, or for outputting the data stored in the data storage circuit 1001 or the buffer memory 1003. Although FIG. 17 illustrates the memory controller 1002 with a single block, the memory controller 1002 may include one controller for controlling the data storage circuit 1001 comprised of a nonvolatile memory and another controller for controlling the buffer memory 1003 comprised of a volatile memory.
The buffer memory 1003 may temporarily store data which is processed by the memory controller 1002. That is, the buffer memory 1003 may temporarily store data which is outputted from or inputted to the data storage circuit 1001. The buffer memory 1003 may store data, which is outputted from the memory controller 1002, according to a control signal. The buffer memory 1003 may read and output the stored data to the memory controller 1002. The buffer memory 1003 may include a volatile memory such as a dynamic random access memory (DRAM), a mobile DRAM, or a static random access memory (SRAM).
The I/O interface 1004 may physically and electrically connect the memory controller 1002 to the external device (i.e., the host). Thus, the memory controller 1002 may receive control signals and data supplied from the external device (i.e., the host) through the I/O interface 1004 and may output the data generated from the memory controller 1002 to the external device (i.e., the host) through the I/O interface 1004. That is, the electronic system 1000 may communicate with the host through the I/O interface 1004. The I/O interface 1004 may include any one of various interface protocols such as a universal serial bus (USB), a multi-media card (MMC), a peripheral component interconnect-express (PCI-E), a serial attached SCSI (SAS), a serial AT attachment (SATA), a parallel AT attachment (PATA), a small computer system interface (SCSI), an enhanced small device interface (ESDI), and an integrated drive electronics (IDE).
The electronic system 1000 may be used as an auxiliary storage device of the host or an external storage device. The electronic system 1000 may include a solid state disk (SSD), a USB memory, a secure digital (SD) card, a mini secure digital (mSD) card, a micro secure digital (micro SD) card, a secure digital high capacity (SDHC) card, a memory stick card, a smart media (SM) card, a multi-media card (MMC), an embedded multi-media card (eMMC), a compact flash (CF) card, or the like.

Claims (25)

What is claimed is:
1. A semiconductor device comprising:
a command input circuit configured to be synchronized with a clock signal to generate an input command which is enabled if an external command is inputted to the command input circuit; and
an internal command generation circuit configured to delay the input command by a predetermined period according to a latency information signal to generate an internal command, in synchronization with a first division clock signal and a second division clock signal generated by division of a frequency of the clock signal,
wherein the predetermined period is set to be equal to a sum of a first delay amount corresponding to “N” times a cycle time of the second division clock signal and a second delay amount corresponding to “M” times a cycle time of the clock signal.
2. The semiconductor device of claim 1,
wherein the first division clock signal has a frequency which is one (2N)th a frequency of the clock signal; and
wherein the second division clock signal has a frequency which is one (2N)th a frequency of the first division clock signal.
3. The semiconductor device of claim 2, wherein the numbers “N” and “M” are natural numbers.
4. The semiconductor device of claim 1,
wherein the latency information signal includes a first group and a second group;
wherein the first group of the latency information signal is a signal for setting the second delay amount; and
wherein the second group of the latency information signal is a signal for setting the first delay amount.
5. The semiconductor device of claim 1, wherein the internal command generation circuit includes:
a selection command generation circuit configured to delay the input command by the predetermined period according to the latency information signal in synchronization with the first and second division clock signals to generate a plurality of selection commands; and
a selection/transmission circuit configured to detect a time that the external command is inputted and configured to output any one of the plurality of selection commands as the internal command according to the detection result.
6. The semiconductor device of claim 5, wherein the selection command generation circuit includes:
a control signal generation circuit configured to decode the latency information signal to generate a plurality of control signals, one of which is selectively enabled;
a shifting circuit configured to delay the input command by the first delay amount to generate a first shift command, in response to the plurality of control signals;
a pulse width control circuit configured to control a pulse width of the first shift command in synchronization with the clock signal, the first division clock signal, and the second division clock signal to generate a second shift command; and
a selection command output circuit configured to delay the second shift command by the second delay amount to output the delayed second shift command as any one of the plurality of selection commands, in response to an enablement signal generated from the latency information signal.
7. The semiconductor device of claim 6,
wherein the plurality of control signals include a first control signal, a second control signal, and a third control signal; and
wherein the shifting circuit includes:
a first delay circuit configured to delay the input command by one cycle time of the second division clock signal to generate a first delayed command, in response to the first control signal;
a second delay circuit configured to delay the input command or the first delayed command by one cycle time of the second division clock signal to generate a second delayed command, in response to the second control signal; and
a third delay circuit configured to delay the input command or the second delayed command by one cycle time of the second division clock signal to generate the first shift command, in response to the third control signal.
8. The semiconductor device of claim 6,
wherein the enablement signal includes first to fourth enablement signals;
wherein the plurality of selection commands include first to fourth selection commands; and
wherein the selection command output circuit includes:
a first output circuit configured to be synchronized with the clock signal to output the second shift command as the first selection command, in response to the first enablement signal;
a second output circuit configured to be synchronized with the clock signal to output the first selection command as the second selection command, in response to the second enablement signal;
a third output circuit configured to be synchronized with the clock signal to output the second selection command as the third selection command, in response to the third enablement signal; and
a fourth output circuit configured to be synchronized with the clock signal to output the third selection command as the fourth selection command, in response to the fourth enablement signal.
9. The semiconductor device of claim 5, wherein the selection/transmission circuit includes:
a comparison circuit configured to subtract the phase signal, which is generated from the first and second division clock signals, from the latency information signal to generate a plurality of enablement signals, according to a time that the external command is inputted; and
an internal command output circuit configured to output any one of the plurality of selection commands as the internal command in response to the plurality of enablement signals.
10. The semiconductor device of claim 9, wherein the comparison circuit includes:
a phase difference signal generation circuit configured to generate a complementary signal of the phase signal and configured to add the complementary signal of the phase signal to the latency information signal to generate a phase difference signal; and
a decoder configured to decode the phase difference signal to generate the plurality of enablement signals.
11. The semiconductor device of claim 10, wherein the phase difference signal generation circuit includes:
a buffer configured to invert the phase signal to generate an inverted phase signal;
a first logic circuit configured to add a binary number of ‘1’ to the inverted phase signal to generate a summation signal; and
a second logic circuit configured to add the summation signal to the latency information signal to generate the phase difference signal.
12. The semiconductor device of claim 9, wherein the comparison circuit includes:
a phase difference signal generation circuit configured to generate a complementary signal of the latency information signal and configured to add the complementary signal of the latency information signal to the phase signal to generate a phase difference signal; and
a decoder configured to decode the phase difference signal to generate the plurality of enablement signals.
13. The semiconductor device of claim 12, wherein the phase difference signal generation circuit includes:
a buffer configured to invert the latency information signal to generate an inverted latency information signal;
a first logic circuit configured to add a binary number of ‘1’ to the inverted latency information signal to generate a summation signal; and
a second logic circuit configured to add the summation signal to the phase signal to generate the phase difference signal.
14. A semiconductor device comprising:
a selection command generation circuit configured to delay an input command generated from an external command by a predetermined period according to a latency information signal to generate a plurality of selection commands, in synchronization with a first division clock signal and a second division clock signal generated by division of a frequency of a clock signal; and
a selection/transmission circuit configured to detect a time that the external command is inputted and configured to output any one of the plurality of selection commands as an internal command according to the detection result,
wherein the predetermined period is set to be equal to a sum of a first delay amount corresponding to “N” times a cycle time of the second division clock signal and a second delay amount corresponding to “M” times a cycle time of the clock signal.
15. The semiconductor device of claim 14,
wherein the first division clock signal has a frequency which is one (2N)th a frequency of the clock signal; and
wherein the second division clock signal has a frequency which is one (2N)th a frequency of the first division clock signal.
16. The semiconductor device of claim 15, wherein the numbers “N” and “M” are natural numbers.
17. The semiconductor device of claim 14,
wherein the latency information signal includes a first group and a second group;
wherein the first group of the latency information signal is a signal for setting the second delay amount; and
wherein the second group of the latency information signal is a signal for setting the first delay amount.
18. The semiconductor device of claim 14, wherein the selection command generation circuit includes:
a control signal generation circuit configured to decode the latency information signal to generate a plurality of control signals, one of which is selectively enabled;
a shifting circuit configured to delay the input command by the first delay amount to generate a first shift command, in response to the plurality of control signals;
a pulse width control circuit configured to control a pulse width of the first shift command in synchronization with the clock signal, the first division clock signal, and the second division clock signal to generate a second shift command; and
a selection command output circuit configured to delay the second shift command by the second delay amount to output the delayed second shift command as any one of the plurality of selection commands, in response to an enablement signal generated from the latency information signal.
19. The semiconductor device of claim 18,
wherein the plurality of control signals include a first control signal, a second control signal, and a third control signal; and
wherein the shifting circuit includes:
a first delay circuit configured to delay the input command by one cycle time of the second division clock signal to generate a first delayed command, in response to the first control signal;
a second delay circuit configured to delay the input command or the first delayed command by one cycle time of the second division clock signal to generate a second delayed command, in response to the second control signal; and
a third delay circuit configured to delay the input command or the second delayed command by one cycle time of the second division clock signal to generate the first shift command, in response to the third control signal.
20. The semiconductor device of claim 18,
wherein the enablement signal includes first to fourth enablement signals;
wherein the plurality of selection commands include first to fourth selection commands; and
wherein the selection command output circuit includes:
a first output circuit configured to be synchronized with the clock signal to output the second shift command as the first selection command, in response to the first enablement signal;
a second output circuit configured to be synchronized with the clock signal to output the first selection command as the second selection command, in response to the second enablement signal;
a third output circuit configured to be synchronized with the clock signal to output the second selection command as the third selection command, in response to the third enablement signal; and
a fourth output circuit configured to be synchronized with the clock signal to output the third selection command as the fourth selection command, in response to the fourth enablement signal.
21. The semiconductor device of claim 14, wherein the selection/transmission circuit includes:
a comparison circuit configured to subtract the phase signal, which is generated from the first and second division clock signals, from the latency information signal to generate a plurality of enablement signals, according to a time that the external command is inputted; and
an internal command output circuit configured to output any one of the plurality of selection commands as the internal command in response to the plurality of enablement signals.
22. The semiconductor device of claim 21, wherein the comparison circuit includes:
a phase difference signal generation circuit configured to generate a complementary signal of the phase signal and configured to add the complementary signal of the phase signal to the latency information signal to generate a phase difference signal; and
a decoder configured to decode the phase difference signal to generate the plurality of enablement signals.
23. The semiconductor device of claim 22, wherein the phase difference signal generation circuit includes:
a buffer configured to invert the phase signal to generate an inverted phase signal;
a first logic circuit configured to add a binary number of ‘1’ to the inverted phase signal to generate a summation signal; and
a second logic circuit configured to add the summation signal to the latency information signal to generate the phase difference signal.
24. The semiconductor device of claim 21, wherein the comparison circuit includes:
a phase difference signal generation circuit configured to generate a complementary signal of the latency information signal and configured to add the complementary signal of the latency information signal to the phase signal to generate a phase difference signal; and
a decoder configured to decode the phase difference signal to generate the plurality of enablement signals.
25. The semiconductor device of claim 24, wherein the phase difference signal generation circuit includes:
a buffer configured to invert the latency information signal to generate an inverted latency information signal;
a first logic circuit configured to add a binary number of ‘1’ to the inverted latency information signal to generate a summation signal; and
a second logic circuit configured to add the summation signal to the phase signal to generate the phase difference signal.
US15/828,974 2017-07-19 2017-12-01 Semiconductor devices Active US10121524B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR10-2017-0091396 2017-07-19
KR1020170091396A KR20190009534A (en) 2017-07-19 2017-07-19 Semiconductor device

Publications (1)

Publication Number Publication Date
US10121524B1 true US10121524B1 (en) 2018-11-06

Family

ID=63964571

Family Applications (1)

Application Number Title Priority Date Filing Date
US15/828,974 Active US10121524B1 (en) 2017-07-19 2017-12-01 Semiconductor devices

Country Status (4)

Country Link
US (1) US10121524B1 (en)
KR (1) KR20190009534A (en)
CN (1) CN109286390B (en)
TW (1) TWI743254B (en)

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6717887B1 (en) * 2002-11-14 2004-04-06 Renesas Technology Corp. Semiconductor memory device having configuration for selecting desired delay locked loop clock
US20080031055A1 (en) * 2006-07-14 2008-02-07 Samsung Electronics Co., Ltd. Semiconductor memory device capable of performing low-frequency test operation and method for testing the same
KR20140007040A (en) 2012-07-04 2014-01-16 에스케이하이닉스 주식회사 Latency control circuit and semiconductor device including the circuit
US20140254295A1 (en) * 2013-03-05 2014-09-11 Samsung Electronics Co., Ltd. Memory device and method for driving the same
US20160164533A1 (en) 2014-12-08 2016-06-09 Semiconductor Manufacturing International (Shanghai) Corporation Frequency divider and phase-locked loop including the same

Family Cites Families (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH10171774A (en) * 1996-12-13 1998-06-26 Fujitsu Ltd Semiconductor integrated circuit
JP3807593B2 (en) * 2000-07-24 2006-08-09 株式会社ルネサステクノロジ Clock generation circuit, control method, and semiconductor memory device
JP2002245778A (en) * 2001-02-16 2002-08-30 Fujitsu Ltd Semiconductor device
KR100753412B1 (en) * 2006-01-13 2007-08-30 주식회사 하이닉스반도체 Command decoder circuit of semiconductor memory device
KR100832007B1 (en) * 2006-10-31 2008-05-26 주식회사 하이닉스반도체 Semiconductor memory device and operation method thereof
KR20110081958A (en) * 2008-09-30 2011-07-15 모사이드 테크놀로지스 인코퍼레이티드 Serial-connected memory system with output delay adjustment
KR20110052941A (en) * 2009-11-13 2011-05-19 삼성전자주식회사 Semiconductor device having additive latency
KR101145784B1 (en) * 2010-10-11 2012-05-17 에스케이하이닉스 주식회사 Semiconductor memory device and memory system having the same
KR101143488B1 (en) * 2010-11-17 2012-05-14 에스케이하이닉스 주식회사 Internal clock frequency controlling circuit and semiconductor memory apparatus using the same
JP2013069360A (en) * 2011-09-21 2013-04-18 Elpida Memory Inc Semiconductor device and data processing system
KR102052490B1 (en) * 2013-07-05 2019-12-06 에스케이하이닉스 주식회사 Latency control device and semiconductor device including the same
KR102161083B1 (en) * 2013-12-04 2020-10-05 에스케이하이닉스 주식회사 Semiconduct memory device
KR102167598B1 (en) * 2014-01-28 2020-10-19 에스케이하이닉스 주식회사 Semiconductor device
KR102143654B1 (en) * 2014-02-18 2020-08-11 에스케이하이닉스 주식회사 Semiconductor memory device
US9397668B2 (en) * 2014-12-18 2016-07-19 Linear Technology Corporation System and method for providing programmable synchronous output delay in a clock generation or distribution device
KR20170049193A (en) * 2015-10-28 2017-05-10 삼성전자주식회사 Delay locked loop circuit and semiconductor memory device including the same

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6717887B1 (en) * 2002-11-14 2004-04-06 Renesas Technology Corp. Semiconductor memory device having configuration for selecting desired delay locked loop clock
US20080031055A1 (en) * 2006-07-14 2008-02-07 Samsung Electronics Co., Ltd. Semiconductor memory device capable of performing low-frequency test operation and method for testing the same
KR20140007040A (en) 2012-07-04 2014-01-16 에스케이하이닉스 주식회사 Latency control circuit and semiconductor device including the circuit
US20140254295A1 (en) * 2013-03-05 2014-09-11 Samsung Electronics Co., Ltd. Memory device and method for driving the same
US20160164533A1 (en) 2014-12-08 2016-06-09 Semiconductor Manufacturing International (Shanghai) Corporation Frequency divider and phase-locked loop including the same

Also Published As

Publication number Publication date
KR20190009534A (en) 2019-01-29
TWI743254B (en) 2021-10-21
CN109286390A (en) 2019-01-29
TW201909174A (en) 2019-03-01
CN109286390B (en) 2022-06-07

Similar Documents

Publication Publication Date Title
US10372157B2 (en) Semiconductor devices
US9858972B1 (en) Semiconductor devices
US9640232B2 (en) Semiconductor systems and semiconductor devices
US10614871B2 (en) Semiconductor devices and semiconductor systems including the semiconductor devices
US10068633B2 (en) Semiconductor devices and integrated circuits including the same
US20190325929A1 (en) Semiconductor devices
US10847195B2 (en) Semiconductor device having ranks that performs a termination operation
US10720192B2 (en) Semiconductor device configured to generate a strobe signal having various patterns
US10037811B1 (en) Integrated circuits compensating for timing skew difference between signals
US10726889B2 (en) Semiconductor devices
US10269398B2 (en) Electronic devices including logic operators to prevent malfunction
US10872645B1 (en) Semiconductor devices
US11107547B2 (en) Semiconductor devices and semiconductor systems that operate with strobe signal during test mode
US9672884B1 (en) Semiconductor devices and semiconductor systems including the same
US11062750B2 (en) Semiconductor devices and semiconductor systems
US10636462B2 (en) Semiconductor devices
US10923167B2 (en) Semiconductor devices
US10121524B1 (en) Semiconductor devices
US10658015B2 (en) Semiconductor devices
US10950283B1 (en) Semiconductor devices
US10803915B1 (en) Semiconductor devices
US20240061464A1 (en) Semiconductor devices and semiconductor systems related to synchronization between clocks
US11309046B2 (en) Semiconductor devices and semiconductor systems including the same
US20200294561A1 (en) Semiconductor devices

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4