US10095075B2 - Display panel, display apparatus having the same and method of manufacturing the same - Google Patents
Display panel, display apparatus having the same and method of manufacturing the same Download PDFInfo
- Publication number
- US10095075B2 US10095075B2 US15/459,347 US201715459347A US10095075B2 US 10095075 B2 US10095075 B2 US 10095075B2 US 201715459347 A US201715459347 A US 201715459347A US 10095075 B2 US10095075 B2 US 10095075B2
- Authority
- US
- United States
- Prior art keywords
- output
- pad
- pads
- pattern
- output pads
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
- 238000004519 manufacturing process Methods 0.000 title claims description 10
- 239000011159 matrix material Substances 0.000 claims abstract description 20
- 238000009413 insulation Methods 0.000 claims description 61
- 238000000034 method Methods 0.000 claims description 29
- 238000003825 pressing Methods 0.000 claims description 2
- 230000002093 peripheral effect Effects 0.000 abstract description 29
- 239000010410 layer Substances 0.000 description 97
- 239000000758 substrate Substances 0.000 description 64
- 239000004973 liquid crystal related substance Substances 0.000 description 18
- 239000011347 resin Substances 0.000 description 14
- 229920005989 resin Polymers 0.000 description 14
- 230000003287 optical effect Effects 0.000 description 12
- 229910052751 metal Inorganic materials 0.000 description 11
- 239000002184 metal Substances 0.000 description 11
- XLOMVQKBTHCTTD-UHFFFAOYSA-N Zinc monoxide Chemical compound [Zn]=O XLOMVQKBTHCTTD-UHFFFAOYSA-N 0.000 description 8
- 239000011247 coating layer Substances 0.000 description 7
- 239000010949 copper Substances 0.000 description 6
- 238000005530 etching Methods 0.000 description 6
- 229910052738 indium Inorganic materials 0.000 description 6
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 description 6
- ZPZCREMGFMRIRR-UHFFFAOYSA-N molybdenum titanium Chemical compound [Ti].[Mo] ZPZCREMGFMRIRR-UHFFFAOYSA-N 0.000 description 6
- 239000010936 titanium Substances 0.000 description 6
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 5
- 229910052733 gallium Inorganic materials 0.000 description 5
- 239000004065 semiconductor Substances 0.000 description 5
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 4
- 229910021417 amorphous silicon Inorganic materials 0.000 description 4
- 239000004020 conductor Substances 0.000 description 4
- 239000011521 glass Substances 0.000 description 4
- AMGQUBHHOARCQH-UHFFFAOYSA-N indium;oxotin Chemical compound [In].[Sn]=O AMGQUBHHOARCQH-UHFFFAOYSA-N 0.000 description 4
- 238000012986 modification Methods 0.000 description 4
- 230000004048 modification Effects 0.000 description 4
- 229910052814 silicon oxide Inorganic materials 0.000 description 4
- YVTHLONGBIQYBO-UHFFFAOYSA-N zinc indium(3+) oxygen(2-) Chemical compound [O--].[Zn++].[In+3] YVTHLONGBIQYBO-UHFFFAOYSA-N 0.000 description 4
- 239000011787 zinc oxide Substances 0.000 description 4
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 3
- QPLDLSVMHZLSFG-UHFFFAOYSA-N Copper oxide Chemical compound [Cu]=O QPLDLSVMHZLSFG-UHFFFAOYSA-N 0.000 description 3
- 239000005751 Copper oxide Substances 0.000 description 3
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 3
- 229910052802 copper Inorganic materials 0.000 description 3
- 229910000431 copper oxide Inorganic materials 0.000 description 3
- 238000000206 photolithography Methods 0.000 description 3
- JBQYATWDVHIOAR-UHFFFAOYSA-N tellanylidenegermanium Chemical compound [Te]=[Ge] JBQYATWDVHIOAR-UHFFFAOYSA-N 0.000 description 3
- 229910052719 titanium Inorganic materials 0.000 description 3
- 229910052581 Si3N4 Inorganic materials 0.000 description 2
- 230000002146 bilateral effect Effects 0.000 description 2
- 239000003086 colorant Substances 0.000 description 2
- 229910052735 hafnium Inorganic materials 0.000 description 2
- VBJZVLUMGGDVMO-UHFFFAOYSA-N hafnium atom Chemical compound [Hf] VBJZVLUMGGDVMO-UHFFFAOYSA-N 0.000 description 2
- 239000004615 ingredient Substances 0.000 description 2
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 2
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 2
- 238000004528 spin coating Methods 0.000 description 2
- 238000004544 sputter deposition Methods 0.000 description 2
- 238000007738 vacuum evaporation Methods 0.000 description 2
- 239000004593 Epoxy Substances 0.000 description 1
- 229910000914 Mn alloy Inorganic materials 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- 229910007717 ZnSnO Inorganic materials 0.000 description 1
- 238000000149 argon plasma sintering Methods 0.000 description 1
- 230000002860 competitive effect Effects 0.000 description 1
- HPDFFVBPXCTEDN-UHFFFAOYSA-N copper manganese Chemical compound [Mn].[Cu] HPDFFVBPXCTEDN-UHFFFAOYSA-N 0.000 description 1
- 210000002858 crystal cell Anatomy 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- AJNVQOSZGJRYEI-UHFFFAOYSA-N digallium;oxygen(2-) Chemical compound [O-2].[O-2].[O-2].[Ga+3].[Ga+3] AJNVQOSZGJRYEI-UHFFFAOYSA-N 0.000 description 1
- 230000005684 electric field Effects 0.000 description 1
- 229910001195 gallium oxide Inorganic materials 0.000 description 1
- YZZNJYQZJKSEER-UHFFFAOYSA-N gallium tin Chemical compound [Ga].[Sn] YZZNJYQZJKSEER-UHFFFAOYSA-N 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- KYKLWYKWCAYAJY-UHFFFAOYSA-N oxotin;zinc Chemical compound [Zn].[Sn]=O KYKLWYKWCAYAJY-UHFFFAOYSA-N 0.000 description 1
- 230000010287 polarization Effects 0.000 description 1
- 239000000565 sealant Substances 0.000 description 1
- 229910001887 tin oxide Inorganic materials 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1345—Conductors connecting electrodes to cell terminals
- G02F1/13458—Terminal pads
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1345—Conductors connecting electrodes to cell terminals
- G02F1/13452—Conductors connecting driver circuitry and terminals of panels
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/136227—Through-hole connection of the pixel electrode to the active element through an insulation layer
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/136286—Wiring, e.g. gate line, drain line
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/1222—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or crystalline structure of the active layer
- H01L27/1225—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or crystalline structure of the active layer with semiconductor materials not belonging to the group IV of the periodic table, e.g. InGaZnO
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/124—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or layout of the wiring layers specially adapted to the circuit arrangement, e.g. scanning lines in LCD pixel circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/1259—Multistep manufacturing methods
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1335—Structural association of cells with optical devices, e.g. polarisers or reflectors
- G02F1/133509—Filters, e.g. light shielding masks
- G02F1/133512—Light shielding layers, e.g. black matrix
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1335—Structural association of cells with optical devices, e.g. polarisers or reflectors
- G02F1/133509—Filters, e.g. light shielding masks
- G02F1/133514—Colour filters
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/136286—Wiring, e.g. gate line, drain line
- G02F1/136295—Materials; Compositions; Manufacture processes
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/1368—Active matrix addressed cells in which the switching element is a three-electrode device
-
- G02F2001/136295—
Definitions
- Exemplary embodiments of the inventive concept relate to a display panel, a display apparatus including the display panel, and a method of manufacturing the display panel.
- exemplary embodiments of the inventive concept relate to a display panel for a liquid crystal display apparatus, a display apparatus including the display panel, and a method of manufacturing the display panel.
- a cathode ray tube (CRT) display apparatus has been used due to a performance and a competitive price.
- the CRT display apparatus has a weakness with a size or portability. Therefore the liquid crystal display apparatus has been highly regarded due to small size, light weight and low-power-consumption of the liquid crystal display apparatus.
- the liquid crystal display apparatus applies a voltage to specific molecular arrangement configured to change the molecular arrangement.
- the liquid crystal display apparatus displays an image using changes of optical property (for example, birefringence, rotatory polarization, dichroism and light scattering) of a liquid crystal cell according to the changes of the molecular arrangement.
- the liquid crystal display apparatus includes a display panel and a driving part to apply a driving signal to the display panel.
- the display panel may have a COG (chip on glass) structure.
- COG chip on glass
- One or more exemplary embodiment of the inventive concept provides a display panel capable of improving an electrical contacting characteristic between a driving chip and an output pad.
- One or more exemplary embodiments of the inventive concept also provide a display apparatus including the display panel.
- One or more exemplary embodiments of the inventive concept also provide a method of manufacturing the display panel.
- a display panel includes a display area configured to display an image, and a peripheral area adjacent to the display area.
- the peripheral area includes a pad area in which a plurality of output pads are disposed.
- the output pads are arranged in a matrix formed having M row*N column (M and N are normal numbers, M is 3 or larger than 3).
- M and N are normal numbers, M is 3 or larger than 3).
- Each of the output pads has a center of the output pad spaced apart from a center of an adjacent output pad by a distance D in a first direction.
- Each of the output pads is spaced apart from an adjacent output pad by a gap.
- Each of the output pads has a center of the output pad spaced apart from a center of an adjacent output pad by a pitch P in a second direction which is substantially perpendicular to the first direction.
- the display panel may further include a driving chip including a plurality of output bumps corresponding to the output pads, respectively, and an anisotropic conductive film between the output pads and the output bumps to electrically connect the output pads to the output bumps.
- the output pads may be disposed in bilateral symmetry with respect to a line.
- the line may pass a center of the pad area and extend in the second direction.
- each of the output pads may extend in the second direction, and may have a width in the first direction.
- Each of the output pads may include a first side having a first length and a second side having a second length. The second side may be in parallel with the first side. The second length may be smaller than the first length.
- each of the output pads may have a hexagonal shape.
- the distance D may be about 33 ⁇ m, and the pitch P is about 11 ⁇ m.
- the display panel may further include a base substrate, a first output pattern disposed on the base substrate, a first insulation layer disposed on the first base substrate on which the first output pattern is disposed, a second output pattern disposed on the first insulation layer, and a second insulation layer disposed on the first insulation layer on which the second output pattern is disposed.
- the output pads may be disposed on the second insulation layer. Each of the output pads may be electrically connected to the first or second output pattern through a contact hole formed through the first and second insulation layer.
- the output pads may include a transparent conductive material.
- a switching element and a pixel electrode electrically connected to the switching element may be disposed in the display area.
- the switching element may include a gate electrode disposed on the first base substrate, a channel portion overlapping the gate electrode, a source electrode disposed on the channel portion and a drain electrode spaced apart from the source electrode.
- the gate electrode and the first output pattern may be formed form a same layer.
- the source electrode, the drain electrode and the second output pattern may be formed from a same layer.
- the pixel electrode and the output pads are formed from a same layer.
- the first output pattern and the second output pattern may be alternately disposed.
- the peripheral area may further include an output fan-out area between the output pads and the display area.
- a plurality of output lines may be disposed in the output fan-out area.
- a width of the output lines may be expanded from the output pads to the display area.
- a display apparatus includes a display panel, and a receiving container receiving the display panel.
- the display panel includes a display area configured to display an image, and a peripheral area adjacent to the display area.
- the peripheral area includes a pad area in which a plurality of output pads are disposed.
- the output pads are arranged in a matrix formed having M row*N column (M and N are normal numbers, M is 3 or larger than 3).
- M and N are normal numbers, M is 3 or larger than 3).
- Each of the output pads has a center of the output pad spaced apart from a center of an adjacent output pad by a distance D in a first direction.
- Each of the output pads is spaced apart from an adjacent output pad by a gap.
- Each of the output pads has a center of the output pad spaced apart from a center of an adjacent output pad by a pitch P in a second direction which is substantially perpendicular to the first direction.
- the display apparatus may further include a driving part configured to generate an input signal, and a connecting part electrically connecting the display panel to the driving part.
- a plurality of input pads may be disposed in the pad area of the display panel.
- the connecting part may be electrically connected to the input pads and be configured to transmit the input signal from the driving part to the input pads.
- a method of manufacturing a display panel includes forming a circuit wiring and a plurality of output pads, and mounting a driving chip comprising output bumps on the output pads.
- the output pads are arranged in a matrix formed having M row*N column (M and N are normal numbers, M is 3 or larger than 3).
- M and N are normal numbers, M is 3 or larger than 3).
- Each of the output pads has a center of the output pad spaced apart from a center of an adjacent output pad by a distance D in a first direction.
- Each of the output pads is spaced apart from an adjacent output pad by a gap.
- Each of the output pads has a center of the output pad spaced apart from a center of an adjacent output pad by a pitch P in a second direction which is substantially perpendicular to the first direction.
- the method may further include providing an anisotropic conductive film on the output pads, and locating the driving chip on the anisotropic conductive film, and then pressing the driving chip to electrically connect the output bumps to the output pads.
- forming the circuit wiring and the output pads may include forming a gate pattern comprising a gate line, a gate electrode and a first output pattern, forming a first insulation layer on the gate pattern, and forming a pixel electrode and the output pads on the first insulation layer.
- forming the circuit wiring and the output pads further include, between forming the first insulation layer and forming the pixel electrode and the output pads, forming a data pattern on the first insulation layer, the data pattern comprising a data line, a source electrode and a drain electrode, and forming a second insulation layer on the data pattern.
- the first output pattern and the second output pattern may be alternately disposed in the first direction.
- a display panel includes a pad area in which a plurality of output pads has a specific arrangement. Between adjacent two output pads in a first row, an output pad in other column and same row is disposed, so that a resin of an anisotropic conductive film may easily flow.
- conductive balls of the anisotropic conductive film may be uniformly dispersed over the pad area, so that a contacting characteristic between output and input bumps of a driving chip, the output and input pads and the conductive balls may be improved.
- FIG. 1 is a perspective view illustrating a display panel according to an example embodiment of the inventive concept
- FIG. 2 is a plan view illustrating a pad area of FIG. 1 to explain an arrangement of input and output pads;
- FIGS. 3, 4, 5 are plan views illustrating output pads of FIG. 2 according to various example embodiments of the inventive concept
- FIG. 6 is a cross-sectional view taken along a line I-I′ of FIG. 1 ;
- FIG. 7 is a cross-sectional view illustrating a display panel according to an example embodiment of the inventive concept
- FIG. 8 is a plan view illustrating a pad area of a peripheral area of a display panel according to an example embodiment of the inventive concept to explain an arrangement of input and output pads;
- FIG. 9 is a plan view illustrating a pad area of a display panel according to an example embodiment of the inventive concept to explain an arrangement of input and output pads;
- FIGS. 10A, 10B, 11A, 11B, 12A, 12B, 13, 14 are plan views and cross-sectional views illustrating a method of manufacturing a display panel of FIG. 1 ;
- FIGS. 15A to 15B are a plan view and a cross-sectional view for additionally explaining a method of manufacturing a display panel
- FIG. 16 is an exploded perspective view illustrating a display apparatus according to an example embodiment of the inventive concept
- FIG. 17 is a cross-sectional view taken along a line II-II′ of FIG. 16 ;
- FIG. 18 is a cross-sectional view taken along a line III-III′ of FIG. 16 ;
- FIG. 1 is a perspective view illustrating a display panel according to an example embodiment of the inventive concept.
- a display panel 100 includes a display area DA and a peripheral area PA.
- the peripheral area PA is adjacent to the display area DA in a first direction D 1 .
- the peripheral area PA includes a pad area A 1 , an output fan-out area A 2 and an input area A 3 .
- the pad area A 1 is spaced apart from the display area DA, and extends in a second direction D 2 which is substantially perpendicular to the first direction D 1 .
- a plurality of output pads and a plurality of input pads are disposed in the pad area A 1 .
- the output pads and the input pads are electrically connected to a driving chip 200 . (refers to FIG. 2 )
- the output fan-out area A 2 is disposed between the pad area A 1 of the peripheral area PA and the display area DA.
- a plurality of output lines OL are disposed in the output fan-out area A 2 .
- the output lines OL electrically connect the circuit wiring of the display area DA to the output pads of the pad area A 1 of the peripheral area PA.
- the output line OL receives an output signal form the driving chip 200 , and transmits the output signal to the circuit wiring of the display area DA.
- a width of the output lines OL along the second direction D 2 are expanded from the output pads to the display area DA (fan-out).
- the input area A 3 is adjacent to the pad area A 1 of the peripheral area PA.
- the input area A 3 is disposed opposite to the output fan-out area A 2 with respect to the pad area A 1 .
- a plurality of input lines IL is disposed in the input area A 3 .
- the input line IL is electrically connected to the input line of the pad area A 1 .
- the input line IL receives an input signal from an additional driving part (refers to 60 of FIG. 16 ), and transmits the input signal to the input pad of the pad area A 1 .
- the driving chip 200 is mounted on the pad area A 1 of the peripheral area PA.
- the driving chip 200 processes signals for driving the circuit wiring to display an image on the display area DA.
- the driving chip 200 includes a plurality of output bumps and a plurality of input bumps which are disposed corresponding to the output pads and the input pads, respectively.
- An anisotropic conductive film is disposed between the driving chip 200 and the output and input pads.
- the anisotropic conductive film electrically connects the output pads to the output bumps, and electrically connects the input pads to the input bumps.
- the driving chip 200 receives the input signal through the input pads and processes the input signal, and then outputs the output signal such as a gate driving signal and a data driving signal through the output pads.
- FIG. 2 is a plan view illustrating a pad area of FIG. 1 to explain an arrangement of input and output pads.
- a plurality of output pads 300 and a plurality of input pads 400 are disposed in a pad area of a display panel.
- the output pads 300 include a first output pad 301 , a second output pad 302 and a third output pad 303 .
- the first output pad 301 , the second output pad 302 and the third output pad 303 are arranged in a second direction D 2 substantially perpendicular to a first direction D 1 .
- a plurality of output pads are arranged in the first direction D 1 by a predetermined gap from the first output pad 301 .
- a plurality of output pads are arranged in the first direction D 1 by a predetermined gap from the second output pad 302 .
- a plurality of output pads are arranged in the first direction D 1 by a predetermined gap from the third output pad 303 . Accordingly, the output pads 300 are arranged in a M*N matrix form. The figure shows when the M is 3.
- the first output pad 301 , the second output pad 302 and the third output pad 303 are spaced apart each other by a predetermined distance in the first direction D 1 .
- the first output pad 301 , the second output pad 302 and the third output pad 303 are arranged along an inclined direction which is inclined by a predetermined angle with respect to the second direction D 2 .
- the driving chip refers to 200 of FIG. 1
- a resin of the anisotropic conductive film disposed between the driving chip and the output pad flows outside of the pad area.
- the resin may easily flow.
- conductive balls of the anisotropic conductive film may be uniformly dispersed over the pad area, a contacting characteristic between output and input bumps of the driving chip (refers to 210 and 220 of FIG. 6 ), the output and input pads and the conductive balls may be improved.
- the input pads 400 in the pad area are spaced apart from the output pads 300 in the second direction D 2 .
- the input pads 400 are arranged in the first direction D 1 .
- FIGS. 3 to 5 are plan views illustrating output pads of FIG. 2 according to various example embodiments of the inventive concept.
- output pads include a first output pad 301 , a second output pad 302 and a third output pad 303 .
- the first output pad 301 , the second output pad 302 and the third output pad 303 are arranged in a second direction D 2 substantially perpendicular to a first direction D 1 .
- a plurality of output pads are arranged in the first direction D 1 by a predetermined gap from the first output pad 301 .
- a plurality of output pads are arranged in the first direction D 1 by a predetermined gap from the second output pad 302 .
- a plurality of output pads are arranged in the first direction D 1 by a predetermined gap from the third output pad 303 .
- the output pads 300 are arranged in a M*N matrix form. The figure shows when the M is 3.
- the first output pad 301 extends in the second direction D 2 , and has a length L.
- the first output pad 301 has a width Win the first direction D 1 .
- Each of the output pads has a shape substantially same as the first output pad 301 .
- a center of the first output pad 301 is spaced apart from a center of an output pad, which is adjacent to the first output pad 301 in the first direction D 1 , by a distance D.
- the first output pad 301 is spaced apart from the second output pad 302 in the second direction D 2 by a gap S.
- the center of the first output pad 301 and a center of the second output pad 302 are spaced apart from each other in the first direction D 1 by a pitch P.
- the third output pad 303 is spaced apart from the second output pad 302 in the second direction D 2 by the gap S.
- the center of the second output pad 302 is spaced apart from a center of the third output pad 303 in the first direction D 1 by the pitch P.
- the first output pad 301 , the second output pad 302 and the third output pad 303 are arranged in a inclined direction with respect to the second direction D 2 .
- the pitch P, the distance D and the row M meet an equation “P ⁇ D/(M ⁇ 1)”.
- the pitch P may be D/3.
- the second output pad 302 and the third output pad 303 are disposed between the first output pad 301 and a output pad which is adjacent to the first output pad 301 in the first direction D 1 .
- the width W, the length L, the distance D, the pitch P and the gap S may have various values according to an arrangement of the output pads.
- the width W may be about 16 ⁇ m
- the length L may be about 57 ⁇ m
- the distance D may be about 33 ⁇ m
- the pitch P may be about 11 ⁇ m
- the gap S may be about 39 ⁇ m.
- an output pad of second row and an output pad of third row are disposed between two output pads in the first row in the first direction D 1 , so that a resin of an anisotropic conductive film may easily flow in an arrow direction showed in the figures.
- conductive balls of the anisotropic conductive film may be uniformly dispersed over the pad area, a contacting characteristic between output and input bumps of the driving chip, the output and input pads and the conductive balls may be improved.
- output pads include a first output pad 301 , a second output pad 302 and a third output pad 303 .
- the first output pad 301 , the second output pad 302 and the third output pad 303 are arranged in a second direction D 2 substantially perpendicular to a first direction D 1 .
- a plurality of output pads are arranged in the first direction D 1 by a predetermined gap from the first output pad 301 .
- a plurality of output pads are arranged in the first direction D 1 by a predetermined gap from the second output pad 302 .
- a plurality of output pads are arranged in the first direction D 1 by a predetermined gap from the third output pad 303 .
- the output pads 300 are arranged in a M*N matrix form. The figure shows when the M is 3.
- the first output pad 301 extends in the second direction D 2 .
- the first output pad 301 has a width W in the first direction D 1 , and has a first side having a first length L 1 and a second side having a second length L 2 in parallel with the first side.
- the first side extends in the second direction D 2 .
- the first length L 1 is larger than the second length L 2 .
- the first output pad 301 has a trapezoidal shape. One side of the trapezoidal shape in a width direction is inclined.
- a center of the first output pad 301 is spaced apart from a center of an output pad, which is adjacent to the first output pad 301 in the first direction D 1 , by a distance D.
- the first output pad 301 is spaced apart from the second output pad 302 in the second direction D 2 by a gap S.
- the center of the first output pad 301 and a center of the second output pad 302 are spaced apart from each other in the first direction D 1 by a pitch P.
- the third output pad 303 is spaced apart from the second output pad 302 in the second direction D 2 by the gap S.
- the center of the second output pad 302 is spaced apart from a center of the third output pad 303 in the first direction D 1 by the pitch P.
- the first output pad 301 , the second output pad 302 and the third output pad 303 are arranged in a inclined direction with respect to the second direction D 2 .
- the pitch P, the distance D and the row M meet an equation “P ⁇ D/(M ⁇ 1)”.
- the pitch P may be D/3.
- the second output pad 302 and the third output pad 303 are disposed between the first output pad 301 and an output pad which is adjacent to the first output pad 301 in the first direction D 1 .
- the width W, the first length L 1 , the second length L 2 , the distance D and the pitch P may have various values according to an arrangement of the output pads.
- the width W may be about 16 ⁇ m
- the first length L 1 may be about 61 ⁇ m
- the second length L 2 may be about 53 ⁇ m
- the distance D may be about 33 ⁇ m
- the pitch P may be about 11 ⁇ m.
- the second side is disposed towards the second output pad 302 with respect to a center of the first output pad 301 .
- the inclined side of the trapezoidal shape is inclined along a direction in which the first output pad 301 , the second output pad 302 and the third output pad 303 are disposed.
- a resin of an anisotropic conductive film may flow in an arrow direction showed in the figures.
- the output pad has a trapezoidal shape, so that the resin of the anisotropic conductive film may easily flow.
- output pads are substantially same as output pads of FIG. 3 , except for a shape of each of the output pads. Thus, any further detailed descriptions concerning the same elements will be briefly described or be omitted.
- the output pads include a first output pad 301 , a second output pad 302 and a third output pad 303 .
- the first output pad 301 , the second output pad 302 and the third output pad 303 are arranged in a second direction D 2 substantially perpendicular to a first direction D 1 .
- a plurality of output pads are arranged in the first direction D 1 by a predetermined gap from the first output pad 301 .
- a plurality of output pads are arranged in the first direction D 1 by a predetermined gap from the second output pad 302 .
- a plurality of output pads are arranged in the first direction D 1 by a predetermined gap from the third output pad 303 .
- the output pads 300 are arranged in a M*N matrix form. The figure shows when the M is 3.
- Each of the output pads has a hexagonal shape which has edges disposed at both ends in the second direction D 2 .
- a resin of an anisotropic conductive film may flow in an arrow direction showed in the figures.
- the output pad has a hexagonal shape, so that the resin of the anisotropic conductive film may easily flow.
- FIG. 6 is a cross-sectional view taken along a line I-I′ of FIG. 1 .
- a display panel includes a display area DA and a peripheral area PA.
- the display panel includes a first substrate, a second substrate facing the first substrate, and a liquid crystal layer 130 disposed between the first substrate and the second substrate.
- the first substrate includes a first base substrate 110 , a gate electrode GE, a first insulation layer 112 , a channel layer CH, a source electrode SE, a drain electrode DE, a second insulation layer 114 and a pixel electrode PE.
- the first base substrate 110 may be a transparent insulation substrate made for example of glass and/or plastic.
- the gate electrode GE is disposed on the first base substrate 110 .
- the gate electrode GE is electrically connected to a gate line (not shown).
- the gate electrode GE may include a copper (Cu), copper oxide (CuOx), etc.
- the gate electrode GE may include gallium doped zinc oxide (GZO), indium doped zinc oxide (GZO), copper-manganese alloy (CuMn), etc.
- the first insulation layer 112 is disposed on the first bases substrate 110 on which the gate line and the gate electrode GE is disposed.
- the first insulation layer 112 insulates the gate line and the gate electrode GE.
- the first insulation layer 112 may include silicon oxide (SiOx), silicon nitride (SiNx), etc.
- the channel layer CH is disposed on the first insulation layer 110 , and overlaps the gate electrode GE.
- the channel layer CH may include a semiconductor layer consisting of amorphous silicon (a-Si:H) and an ohmic contact layer consisting of n+ amorphous silicon (n+ a-Si:H).
- the channel layer CH may include an oxide semiconductor.
- the oxide semiconductor may include an amorphous oxide including at least one selected from the group consisting of indium (In), zinc (Zn), gallium (Ga), tin (Sn) and hafnium (Hf).
- the oxide semiconductor may be consist of an amorphous oxide including indium (In), zinc (Zn) and gallium (Ga), or an amorphous oxide including indium (In), zinc (Zn) and hafnium (Hf).
- the oxide semiconductor may include an oxide such as indium zinc oxide (InZnO), indium gallium oxide (InGaO), indium tin oxide (InSnO), zinc tin oxide (ZnSnO), gallium tin oxide (GaSnO) and gallium zinc oxide (GaZnO).
- the channel layer CH may include indium gallium zinc oxide (IGZO).
- the source electrode SE is disposed on the channel layer CH, and is electrically connected to the data line (not shown) crossing the gate line.
- the source electrode SE may include a copper (Cu), copper oxide (CuOx), etc.
- the drain electrode DE is disposed on the channel layer CH.
- the drain electrode DE is spaced apart from the source electrode SE.
- the drain electrode DE may include a copper (Cu), copper oxide (CuOx), etc.
- the gate electrode GE, the channel layer CH, the source electrode SE and the drain electrode DE form a switching element.
- the second insulation layer 114 is disposed on the first insulation layer 112 on which the switching element is formed.
- the second insulation layer 114 electrically insulates the switching element.
- the second insulation layer 114 may include silicon oxide (SiOx), silicon nitride (SiNx), etc.
- the pixel electrode PE is disposed on the second insulation layer 114 .
- the pixel electrode PE is electrically connected to the drain electrode DE through a contact hole which is formed through the second insulation layer 114 extending to and exposing the drain electrode DE.
- the pixel electrode PE may include a transparent conductive material, such as indium tin oxide (ITO), indium zinc oxide (IZO) and etc.
- the pixel electrode PE may include titanium (Ti) and/or molybdenum titanium (MoTi).
- the second substrate includes a second base substrate 120 , a black matrix BM, a color filter CF, an over coating layer 122 and a common electrode CE.
- the second base substrate 120 may be a transparent insulation substrate made for example of glass and/or plastic.
- the black matrix BM is disposed on the base substrate 120 .
- the black matrix BM is disposed corresponding to a non-display area which is a rest area of a display area, and blocks light.
- the black matrix BM overlaps the switching element, the data line and the gate line.
- the black matrix BM may be disposed at a proper position to block light.
- the color filter CF is disposed on the black matrix BM and the second base substrate 120 .
- the color filter CF supplies colors to the light passing through the liquid crystal layer 130 .
- the color filter CF may include a red color filter, a green color filter and blue color filter.
- the color filter CF corresponds to a pixel area.
- the color filters adjacent to each other may have different colors.
- the color filter CF may be overlapped with adjacent color filter CF in a boundary of the pixel area.
- the color filter CF may be spaced apart from adjacent color filter CF in the boundary of the pixel area.
- the over-coating layer 122 is disposed on the black matrix BM and the color filter CF.
- the over-coating layer 122 flattens the color filter CF, protects the color filter CF, and insulates the color filter CF.
- the over-coating layer 122 may include acrylic-epoxy material.
- the common electrode CE is disposed on the over-coating layer 122 .
- the common electrode CE may include a transparent conductive material, such as indium tin oxide (ITO), indium zinc oxide (IZO) and etc.
- the common electrode CE may include titanium (Ti) and/or molybdenum titanium (MoTi).
- the liquid crystal layer 130 is disposed between the first substrate and the second substrate.
- the liquid crystal layer 130 includes liquid crystal molecules having optically anisotropic.
- the liquid crystal molecules are driven by electric field, so that light may pass through or be blocked by the liquid crystal layer 130 to display an image.
- the display panel includes a first substrate.
- the first substrate includes a first base substrate 110 , a first output line OL 1 , a first output pattern OP 1 , a first input pattern IP 1 , a first input line IL 1 , a first insulation layer 112 , a second output line OL 2 , a second output pattern OP 2 , a second input pattern IP 2 , a second input line IL 2 , a second insulation layer 114 , a plurality of output pads 300 , a plurality of input pads 400 , an anisotropic conductive film 350 and a driving chip 200 .
- the peripheral area PA includes a pad area A 1 , an output fan-out area A 2 and an input area A 3 .
- the first output line OL 1 , the first output pattern OP 1 , the first input pattern IP 1 and the first input line IL 1 are disposed on the first base substrate 110 .
- the first output line OL 1 is disposed in the output fan-out area A 2 .
- the first output pattern OP 1 and the first input pattern IP 1 are disposed in the pad area A 1 .
- the first input line IL 1 is disposed in the input area A 3 .
- the gate electrode GE, the gate line, the first output pattern OP 1 , the first input pattern IP 1 and the first input line IL 1 may be disposed at a same layer.
- the gate electrode GE, the gate line, the first output pattern OP 1 , the first input pattern IP 1 and the first input line IL 1 may be formed from a same metal layer.
- the second output line OL 2 , the second output pattern OP 2 , the second input pattern IP 2 , the second input line IL 2 are disposed on the first insulation layer 112 .
- the second output line OL 2 is disposed in the output fan-out area A 2 .
- the second output pattern OP 2 and the second input pattern IP 2 are disposed in the pad area A 1 .
- the second input line IL 2 is disposed in the input area A 3 .
- the source and drain electrode SE and DE, the data line, the second output line OL 2 , the second output pattern OP 2 , the second input pattern IP 2 and the second input line IL 2 may be disposed at a same layer.
- the source and drain electrode SE and DE, the data line, the second output line OL 2 , the second output pattern OP 2 , the second input pattern IP 2 and the second input line IL 2 may be formed from a same metal layer.
- the first output line OL 1 and the second output line OL 2 are alternately disposed.
- a plurality of output lines may be efficiently arranged in a limited space.
- the first output pattern OP 1 and the second output pattern OP 2 are alternately disposed.
- a plurality of output patterns may be efficiently arranged in a limited space.
- the first input pattern IP 1 and the second input pattern IP 2 are alternately disposed.
- a plurality of input patterns may be efficiently arranged in a limited space.
- the first input line IL 1 and the second input line IL 2 are alternately disposed.
- a plurality of input patterns may be efficiently arranged in a limited space.
- the output pads 300 and the input pads 400 are disposed on the second insulation layer 114 .
- a plurality of contact holes are formed through the second insulation layer 114 or through the first and second insulation layers 112 and 114 .
- Each of the contact holes extends to and exposes the first output pattern OP 1 , the second output pattern OP 2 , the first input pattern IP 1 or the second input pattern IP 2 .
- Each of the output pads 300 is electrically connected to the first output pattern OP 1 or the second output pattern OP 2 through the contact hole.
- Each of the input pads 400 is electrically connected to the first input pattern IP 1 or the second input pattern IP 2 through the contact hole.
- the pixel electrode PE, the output pads 300 and the input pads 400 are formed from a same transparent conductive layer, so that the pixel electrode PE, the output pads 300 and the input pads 400 are disposed at a same layer.
- the driving chip 200 includes a plurality of output bumps 210 and input bumps 220 , which are disposed corresponding to the output pads 300 and the input pads 400 , respectively.
- the anisotropic conductive film 350 is disposed between the output and input bumps 210 and 220 of the driving chip 200 and the output and input pads 300 and 400 .
- the anisotropic conductive film 350 includes conductive balls 351 and resin 352 .
- the conductive balls 351 electrically connect the output and input bumps 210 and 220 of the driving chip 200 and the output and input pads 300 and 400 .
- the resin 352 fixes the driving chip 200 on the display panel.
- FIG. 7 is a cross-sectional view illustrating a display panel according to an example embodiment of the inventive concept.
- a display panel is substantially same as a display panel of FIG. 6 , except for an output line OL, an output pattern OP, an input pattern IP and an input line IL.
- an output line OL an output line OL
- an output pattern OP an output pattern OP
- an input pattern IP an input line IL.
- the display panel includes a display area DA and a peripheral area PA.
- the display panel includes a first substrate, a second substrate facing the first substrate, and a liquid crystal layer 130 disposed between the first substrate and the second substrate.
- the first substrate includes a first base substrate 110 , a gate electrode GE, a first insulation layer 112 , a channel layer CH, a source electrode SE, a drain electrode DE, a second insulation layer 114 and a pixel electrode PE.
- the second substrate includes a second base substrate 120 , a black matrix BM, a color filter CF, an over coating layer 122 and a common electrode CE.
- the display area DA of the display panel is substantially same as a display area of a display panel of FIG. 6 .
- the display panel includes a first substrate.
- the first substrate includes a first base substrate 110 , an output line OL, an output pattern OP, an input pattern IP, an input line IL, a first insulation layer 112 , a second insulation layer 114 , a plurality of output pads 300 , a plurality of input pads 400 , an anisotropic conductive film 350 and a driving chip 200 .
- the peripheral area PA includes a pad area A 1 , an output fan-out area A 2 and an input area A 3 .
- the output line OL, the output pattern OP, the input pattern IP and the input line IL are disposed on the first base substrate 110 .
- the output line OL is disposed in the output fan-out area A 2 .
- the output pattern OP and the input pattern IP are disposed in the pad area A 1 .
- the input line IL is disposed in the input area A 3 .
- the gate electrode GE, the gate line, the output line OL, the output pattern OP, the input pattern IP and the input line IL may be formed form a same metal layer, so that the gate electrode GE, the gate line, the output line OL, the output pattern OP, the input pattern IP and the input line IL may be disposed at a same layer.
- Each of the output pads 300 is electrically connected to the output pattern OP through a contact hole formed through the first and second insulation layer 112 and 114 .
- Each of the input pads 400 is electrically connected to the input pattern IP through a contact hole formed through the first and second insulation layer 112 and 114
- FIG. 8 is a plan view illustrating a pad area of a peripheral area of a display panel according to an example embodiment of the inventive concept to explain an arrangement of input and output pads.
- a pad area (refers to A 1 of FIG. 1 ) of a display panel
- a plurality of output pads 300 and a plurality of input pads 400 are disposed.
- the output pads 300 include a first output pad 301 , a second output pad 302 and a third output pad 303 .
- the output pads 300 are disposed in bilateral symmetry with respect to a line which passes a center of the pad area and extends in a second direction D 2 .
- the output pads 300 are obliquely disposed from first row to third row toward outside of the pad area in a left portion LP.
- the output pads 300 are disposed in symmetry to the left portion LP with respect to the line which passes the center of the pad area and extends in the second direction D 2 .
- a resin of an anisotropic conductive film may easily flow from the center of the pad area to outside of the pad area.
- FIG. 9 is a plan view illustrating a pad area of a display panel according to an example embodiment of the inventive concept to explain an arrangement of input and output pads.
- a pad area (refers to A 1 of FIG. 1 ) of a display panel, a plurality of output pads 300 and a plurality of input pads 400 are disposed.
- the output pads 300 include a first output pad 301 , a second output pad 302 , a third output pad 303 and a fourth output pad 304 .
- the first output pad 301 , the second output pad 302 , the third output pad 303 and the fourth output pad 304 are arranged in a second direction D 2 substantially perpendicular to a first direction D 1 .
- a plurality of output pads are arranged in the first direction D 1 by a predetermined gap from the first output pad 301 .
- a plurality of output pads are arranged in the first direction D 1 by a predetermined gap from the second output pad 302 .
- a plurality of output pads are arranged in the first direction D 1 by a predetermined gap from the third output pad 303 .
- a plurality of output pads are arranged in the first direction D 1 by a predetermined gap from the fourth output pad 304 .
- the output pads 300 are arranged in a M*N matrix form. The figure shows when the M is 4.
- the first output pad 301 , the second output pad 302 , the third output pad 303 and the fourth output pad 304 are spaced apart each other by a predetermined distance in the first direction D 1 .
- the first output pad 301 , the second output pad 302 , the third output pad 303 and the fourth output pad 304 are arranged along an inclined direction which is inclined by a predetermined angle with respect to the second direction D 2 .
- FIGS. 10A to 14 are plan views and cross-sectional views illustrating a method of manufacturing a display panel of FIG. 1 .
- a gate pattern is formed on a first base substrate 110 .
- the gate pattern includes a first output pattern OP 1 , a third output pattern OP 3 and a first input pattern IP 1 .
- the first base substrate 110 may be a transparent insulation substrate made for example of glass and/or plastic.
- the first output pattern OP 1 , the third output pattern OP 3 and the first input pattern IP 1 are disposed in a pad area A 1 of a peripheral area PA adjacent to the display area DA.
- a gate metal layer is formed on the base substrate 110 , and then the gate metal layer may be partially etched by a photolithography process or an etching process using an additional etching mask.
- the gate pattern including the first output pattern OP 1 , the third output pattern OP 3 and the first input pattern IP 1 are formed.
- a first insulation layer 112 is formed on the base substrate 110 on which the gate pattern is formed.
- the first insulation layer 112 may be formed by a spin coating process, a printing process, a sputtering process, a CVD process, an ALD process, a PECVD process, an HDP-CVD process or a vacuum evaporation process in accordance with ingredients included in the first insulation layer 112 .
- the gate pattern may further include (2n ⁇ 1)-th (n is a normal number) output patterns. (for example, OP 5 , OP 9 , OP 11 , etc.)
- the gate pattern may further include (2n ⁇ 1)-th (n is a normal number) input patterns. (for example, IP 3 , etc.)
- a data pattern is formed on the first insulation layer 112 .
- the data pattern includes a second output pattern OP 2 and a second input pattern IP 2 .
- the second output pattern OP 2 and the second input pattern IP 2 are disposed in a pad area A 1 of the peripheral area PA adjacent to the display area DA.
- a data metal layer is formed on the first insulation layer 112 , and then the data metal layer may be partially etched by a photolithography process or an etching process using an additional etching mask. Hence, the data pattern including the second output pattern OP 2 and the second input pattern IP 2 are formed.
- a second insulation layer 114 is formed on the first insulation layer 112 on which the data pattern is formed.
- the second insulation layer 114 may be formed by a spin coating process, a printing process, a sputtering process, a CVD process, an ALD process, a PECVD process, an HDP-CVD process or a vacuum evaporation process in accordance with ingredients included in the second insulation layer 114 .
- the data pattern may further include 2n-th (n is a normal number) output patterns. (for example, OP 4 , OP 6 , OP 8 , etc.)
- the data pattern may further include 2n-th (n is a normal number) input patterns. (for example, IP 4 , etc.)
- the (2n ⁇ 1)-th output pattern of the gate pattern and the 2n-th output pattern of the data pattern are alternately disposed in a plan view.
- a plurality of contact holes CT are formed though the first and second insulation layer 112 and 114 or through the second insulation layer 114 .
- Each of the contact holes CT extends to and exposes each of output patterns or input patterns.
- a plurality of input pads and a plurality of output pads are formed on the second insulation layer 114 through which the contact holes CT are formed.
- the output and input pads are electrically connected to the output and input pattern through the contact hole CT.
- a transparent conductive layer is formed on the second insulation layer 114 , and then the transparent conductive layer may be partially etched by a photolithography process or an etching process using an additional etching mask. Hence, the output and input pads are formed.
- the transparent conductive layer may include a transparent conductive material, such as indium tin oxide (ITO), indium zinc oxide (IZO) and etc.
- the transparent conductive layer may include titanium (Ti) and/or molybdenum titanium (MoTi).
- a plurality of output pads 301 , 302 , 303 , 304 , 305 , and 306 and a plurality of input pads 401 , 402 , 403 and 404 may be formed.
- an anisotropic conductive film 350 is formed on the output pads 301 , 302 , 303 and the input pads 401 , 402 .
- the anisotropic conductive film 350 includes conductive balls 351 and resin 352 .
- the anisotropic conductive film 350 may be an adhesive-type, so that the anisotropic conductive film 350 may be coated between the output pads 301 , 302 , 303 and the input pads 401 , 402 .
- the anisotropic conductive film 350 may be an adhesive-film-type, so that the anisotropic conductive film 350 may be attached on the output pads 301 , 302 , 303 and the input pads 401 , 402 .
- a driving chip 200 is formed on the anisotropic conductive film 350 .
- the driving chip 200 includes a plurality of output bumps 210 and input bumps 220 , which are disposed corresponding to the output pads 300 and the input pads 400 , respectively.
- the driving chip 200 may be disposed on the anisotropic conductive film 350 , and then the driving chip 200 may be pressed toward the first base substrate 110 to mount the driving chip 200 on the display panel.
- FIGS. 15A to 15B are a plan view and a cross-sectional view for additionally explaining a method of manufacturing a display panel.
- a display panel 100 includes a display area DA and a peripheral area PA.
- the peripheral area PA is disposed adjacent to the display area DA in a first direction D 1 .
- the peripheral area PA includes a pad area A 1 , an output fan-out area A 2 and an input area A 3 .
- the display panel includes a first substrate, a second substrate facing the first substrate, and a liquid crystal layer 130 disposed between the first substrate and the second substrate.
- the first substrate includes a first base substrate 110 , a gate electrode GE, a first insulation layer 112 , a channel layer CH, a source electrode SE, a drain electrode DE, a second insulation layer 114 and a pixel electrode PE.
- the second substrate includes a second base substrate 120 , a black matrix BM, a color filter CF, an over-coating layer 122 and a common electrode CE.
- the liquid crystal layer 130 may be received between the first substrate and the second substrate by a sealant 135 .
- the output fan-out area A 2 is disposed between the pad area A 1 of the peripheral area PA and the display area DA.
- a plurality of output lines OL are disposed in the output fan-out area A 2 .
- the output lines OL electrically connect the circuit wiring of the display area DA to the output pads of the pad area A 1 of the peripheral area PA.
- the output line OL receives an output signal form the driving chip 200 , and transmits the output signal to the circuit wiring of the display area DA.
- a width of the output lines OL along the second direction D 2 are expanded from the output pads to the display area DA (fan-out).
- the output line OL includes a first output line OL 1 disposed between the first base substrate 110 and the first insulation layer 112 , and a second output line OL 2 disposed between the first insulation layer 112 and the second insulation layer 114 .
- the gate electrode GE and the first output line OL 1 may be formed from a gate metal layer.
- the source electrode SE, the drain electrode DE, and the second output line OL 2 may be formed form a data metal layer. (refers to FIG. 11B )
- the output lines formed from the gate metal layer and the output lines formed form the data metal layer are alternately disposed in a plan view.
- FIG. 16 is an exploded perspective view illustrating a display apparatus according to an example embodiment of the inventive concept.
- FIG. 17 is a cross-sectional view taken along a line II-II′ of FIG. 16 .
- FIG. 18 is a cross-sectional view taken along a line of FIG. 16 .
- a display apparatus includes a receiving container, a backlight assembly 20 , an optical element 30 , a mold frame 40 , a display panel 100 and a driving part 60 .
- the receiving container includes a bottom chassis 10 and a top chassis 50 .
- the receiving container receives the backlight assembly 20 , the optical element 30 , the mold frame 40 , the display panel 100 and the driving part 60 .
- the display panel 100 includes a first substrate, a second substrate facing the first substrate, and a liquid crystal layer disposed between the first substrate and the second substrate.
- a driving chip 200 is mounted on the first substrate.
- the display panel 100 is substantially same as a display panel of FIG. 1 . Thus, any further detailed descriptions concerning the same elements will be omitted.
- the backlight assembly 20 is disposed under the display panel 100 .
- the backlight assembly 20 generates light and provides the light to the display panel 100 .
- the backlight assembly 20 may include a light guiding plate and a light source part.
- the light source part generates the light and provides the light to the light guiding plate.
- the light guiding plate is disposed adjacent to the light source part, and emits the light as a surface light toward the display panel 100 .
- the optical element 30 is disposed between the display panel 100 and the backlight assembly 20 .
- the optical element 30 may improve optical property of the light from the backlight assembly 20 .
- the optical element 30 may make brightness of the light from the backlight assembly 20 be uniform.
- the optical element 30 may include plurality of optical sheets.
- optical element 30 may include a protecting sheet, a prism sheet and a diffusion sheet.
- many modifications of the optical sheet may be possible.
- the mold frame 40 fixes the display panel 100 , the optical element 30 and the backlight assembly 20 in the receiving container.
- the driving part 60 may be disposed between the bottom chassis 10 and the backlight assembly 20 .
- the driving part 60 is electrically connected to an input line of the display panel 100 (refers to IL of FIG. 1 ) through a connecting part 62 .
- the driving part 60 may provide an input signal to the input line.
- the connecting part 62 may connect the display panel 100 to the driving part 60 through an opening 42 formed through the mold frame 40 .
- a display panel includes a pad area in which a plurality of output pads has a specific arrangement. Between adjacent two output pads in a first row, an output pad in other column and same row is disposed, so that a resin of an anisotropic conductive film may easily flow.
- conductive balls of the anisotropic conductive film may be uniformly dispersed over the pad area, so that a contacting characteristic between output and input bumps of a driving chip, the output and input pads and the conductive balls may be improved.
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Power Engineering (AREA)
- Mathematical Physics (AREA)
- Optics & Photonics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Devices For Indicating Variable Information By Combining Individual Elements (AREA)
- Liquid Crystal (AREA)
Abstract
A display panel includes a display area configured to display an image, and a peripheral area adjacent to the display area. The peripheral area includes a pad area in which a plurality of output pads are disposed. The output pads are arranged in a matrix formed having M row*N column (M and N are normal numbers, M is 3 or larger than 3). Each of the output pads has a center of the output pad spaced apart from a center of an adjacent output pad by a distance D in a first direction. Each of the output pads is spaced apart from an adjacent output pad by a gap. Each of the output pads has a center of the output pad spaced apart from a center of an adjacent output pad by a pitch P in a second direction which is substantially perpendicular to the first direction. An equation “P<D/(M−1)” is satisfied.
Description
This application is a divisional application of U.S. patent application Ser. No. 14/460,133 filed on Aug. 14, 2014, which claims priority to Korean Patent Application No. 10-2014-0000327, filed on Jan. 2, 2014, and all the benefits accruing therefrom under 35 U.S.C. § 119, the contents of the prior applications being herein incorporated by reference.
1. Field
Exemplary embodiments of the inventive concept relate to a display panel, a display apparatus including the display panel, and a method of manufacturing the display panel.
More particularly, exemplary embodiments of the inventive concept relate to a display panel for a liquid crystal display apparatus, a display apparatus including the display panel, and a method of manufacturing the display panel.
2. Description of the Related Art
Recently, a display apparatus having light weight and small size has been manufactured. A cathode ray tube (CRT) display apparatus has been used due to a performance and a competitive price. However, the CRT display apparatus has a weakness with a size or portability. Therefore the liquid crystal display apparatus has been highly regarded due to small size, light weight and low-power-consumption of the liquid crystal display apparatus.
The liquid crystal display apparatus applies a voltage to specific molecular arrangement configured to change the molecular arrangement. The liquid crystal display apparatus displays an image using changes of optical property (for example, birefringence, rotatory polarization, dichroism and light scattering) of a liquid crystal cell according to the changes of the molecular arrangement.
The liquid crystal display apparatus includes a display panel and a driving part to apply a driving signal to the display panel. The display panel may have a COG (chip on glass) structure. When the driving chip is being mounted on the display panel, a resin of an anisotropic conductive film may not flow sufficiently, so that a falling of an electrical characteristic may be caused.
One or more exemplary embodiment of the inventive concept provides a display panel capable of improving an electrical contacting characteristic between a driving chip and an output pad.
One or more exemplary embodiments of the inventive concept also provide a display apparatus including the display panel.
One or more exemplary embodiments of the inventive concept also provide a method of manufacturing the display panel.
According to an exemplary embodiment of the inventive concept, a display panel includes a display area configured to display an image, and a peripheral area adjacent to the display area. The peripheral area includes a pad area in which a plurality of output pads are disposed. The output pads are arranged in a matrix formed having M row*N column (M and N are normal numbers, M is 3 or larger than 3). Each of the output pads has a center of the output pad spaced apart from a center of an adjacent output pad by a distance D in a first direction. Each of the output pads is spaced apart from an adjacent output pad by a gap. Each of the output pads has a center of the output pad spaced apart from a center of an adjacent output pad by a pitch P in a second direction which is substantially perpendicular to the first direction. An equation “P<D/(M−1)” is satisfied.
In an exemplary embodiment, the display panel may further include a driving chip including a plurality of output bumps corresponding to the output pads, respectively, and an anisotropic conductive film between the output pads and the output bumps to electrically connect the output pads to the output bumps.
In an exemplary embodiment, the output pads may be disposed in bilateral symmetry with respect to a line. The line may pass a center of the pad area and extend in the second direction.
In an exemplary embodiment, each of the output pads may extend in the second direction, and may have a width in the first direction. Each of the output pads may include a first side having a first length and a second side having a second length. The second side may be in parallel with the first side. The second length may be smaller than the first length.
In an exemplary embodiment, each of the output pads may have a hexagonal shape.
In an exemplary embodiment, the output pads may be arranged in three rows (M=3). The distance D may be about 33 μm, and the pitch P is about 11 μm.
In an exemplary embodiment, the display panel may further include a base substrate, a first output pattern disposed on the base substrate, a first insulation layer disposed on the first base substrate on which the first output pattern is disposed, a second output pattern disposed on the first insulation layer, and a second insulation layer disposed on the first insulation layer on which the second output pattern is disposed. The output pads may be disposed on the second insulation layer. Each of the output pads may be electrically connected to the first or second output pattern through a contact hole formed through the first and second insulation layer.
In an exemplary embodiment, the output pads may include a transparent conductive material.
In an exemplary embodiment, a switching element and a pixel electrode electrically connected to the switching element may be disposed in the display area. The switching element may include a gate electrode disposed on the first base substrate, a channel portion overlapping the gate electrode, a source electrode disposed on the channel portion and a drain electrode spaced apart from the source electrode.
In an exemplary embodiment, the gate electrode and the first output pattern may be formed form a same layer. The source electrode, the drain electrode and the second output pattern may be formed from a same layer.
In an exemplary embodiment, the pixel electrode and the output pads are formed from a same layer.
In an exemplary embodiment, the first output pattern and the second output pattern may be alternately disposed.
In an exemplary embodiment, the peripheral area may further include an output fan-out area between the output pads and the display area. A plurality of output lines may be disposed in the output fan-out area. A width of the output lines may be expanded from the output pads to the display area.
According to an exemplary embodiment of the inventive concept, a display apparatus includes a display panel, and a receiving container receiving the display panel. The display panel includes a display area configured to display an image, and a peripheral area adjacent to the display area. The peripheral area includes a pad area in which a plurality of output pads are disposed. The output pads are arranged in a matrix formed having M row*N column (M and N are normal numbers, M is 3 or larger than 3). Each of the output pads has a center of the output pad spaced apart from a center of an adjacent output pad by a distance D in a first direction. Each of the output pads is spaced apart from an adjacent output pad by a gap. Each of the output pads has a center of the output pad spaced apart from a center of an adjacent output pad by a pitch P in a second direction which is substantially perpendicular to the first direction. An equation “P<D/(M−1)” is satisfied.
In an exemplary embodiment, the display apparatus may further include a driving part configured to generate an input signal, and a connecting part electrically connecting the display panel to the driving part. A plurality of input pads may be disposed in the pad area of the display panel. The connecting part may be electrically connected to the input pads and be configured to transmit the input signal from the driving part to the input pads.
According to an exemplary embodiment of the inventive concept, a method of manufacturing a display panel includes forming a circuit wiring and a plurality of output pads, and mounting a driving chip comprising output bumps on the output pads. The output pads are arranged in a matrix formed having M row*N column (M and N are normal numbers, M is 3 or larger than 3). Each of the output pads has a center of the output pad spaced apart from a center of an adjacent output pad by a distance D in a first direction. Each of the output pads is spaced apart from an adjacent output pad by a gap. Each of the output pads has a center of the output pad spaced apart from a center of an adjacent output pad by a pitch P in a second direction which is substantially perpendicular to the first direction. An equation “P<D/(M−1)” is satisfied.
In an exemplary embodiment, the method may further include providing an anisotropic conductive film on the output pads, and locating the driving chip on the anisotropic conductive film, and then pressing the driving chip to electrically connect the output bumps to the output pads.
In an exemplary embodiment, forming the circuit wiring and the output pads may include forming a gate pattern comprising a gate line, a gate electrode and a first output pattern, forming a first insulation layer on the gate pattern, and forming a pixel electrode and the output pads on the first insulation layer.
In an exemplary embodiment, forming the circuit wiring and the output pads further include, between forming the first insulation layer and forming the pixel electrode and the output pads, forming a data pattern on the first insulation layer, the data pattern comprising a data line, a source electrode and a drain electrode, and forming a second insulation layer on the data pattern.
In an exemplary embodiment, the first output pattern and the second output pattern may be alternately disposed in the first direction.
According to the present inventive concept, a display panel includes a pad area in which a plurality of output pads has a specific arrangement. Between adjacent two output pads in a first row, an output pad in other column and same row is disposed, so that a resin of an anisotropic conductive film may easily flow. Thus, conductive balls of the anisotropic conductive film may be uniformly dispersed over the pad area, so that a contacting characteristic between output and input bumps of a driving chip, the output and input pads and the conductive balls may be improved.
The above and other features of the inventive concept will become more apparent by describing in detail exemplary embodiments thereof with reference to the accompanying drawings, in which:
Hereinafter, the inventive concept will be explained in detail with reference to the accompanying drawings.
Referring to FIG. 1 , a display panel 100 includes a display area DA and a peripheral area PA.
An image is displayed on the display area DA. A circuit wiring to display the image is formed in the display area DA. The peripheral area PA is adjacent to the display area DA in a first direction D1. The peripheral area PA includes a pad area A1, an output fan-out area A2 and an input area A3.
The pad area A1 is spaced apart from the display area DA, and extends in a second direction D2 which is substantially perpendicular to the first direction D1. A plurality of output pads and a plurality of input pads are disposed in the pad area A1. The output pads and the input pads are electrically connected to a driving chip 200. (refers to FIG. 2 )
The output fan-out area A2 is disposed between the pad area A1 of the peripheral area PA and the display area DA. A plurality of output lines OL are disposed in the output fan-out area A2. The output lines OL electrically connect the circuit wiring of the display area DA to the output pads of the pad area A1 of the peripheral area PA. The output line OL receives an output signal form the driving chip 200, and transmits the output signal to the circuit wiring of the display area DA. A width of the output lines OL along the second direction D2 are expanded from the output pads to the display area DA (fan-out).
The input area A3 is adjacent to the pad area A1 of the peripheral area PA. The input area A3 is disposed opposite to the output fan-out area A2 with respect to the pad area A1. A plurality of input lines IL is disposed in the input area A3. The input line IL is electrically connected to the input line of the pad area A1. The input line IL receives an input signal from an additional driving part (refers to 60 of FIG. 16 ), and transmits the input signal to the input pad of the pad area A1.
The driving chip 200 is mounted on the pad area A1 of the peripheral area PA. The driving chip 200 processes signals for driving the circuit wiring to display an image on the display area DA. The driving chip 200 includes a plurality of output bumps and a plurality of input bumps which are disposed corresponding to the output pads and the input pads, respectively. An anisotropic conductive film is disposed between the driving chip 200 and the output and input pads. Thus, the anisotropic conductive film electrically connects the output pads to the output bumps, and electrically connects the input pads to the input bumps. Accordingly, the driving chip 200 receives the input signal through the input pads and processes the input signal, and then outputs the output signal such as a gate driving signal and a data driving signal through the output pads.
Referring to FIG. 2 , a plurality of output pads 300 and a plurality of input pads 400 are disposed in a pad area of a display panel.
The output pads 300 include a first output pad 301, a second output pad 302 and a third output pad 303. The first output pad 301, the second output pad 302 and the third output pad 303 are arranged in a second direction D2 substantially perpendicular to a first direction D1. A plurality of output pads are arranged in the first direction D1 by a predetermined gap from the first output pad 301. A plurality of output pads are arranged in the first direction D1 by a predetermined gap from the second output pad 302. A plurality of output pads are arranged in the first direction D1 by a predetermined gap from the third output pad 303. Accordingly, the output pads 300 are arranged in a M*N matrix form. The figure shows when the M is 3.
The first output pad 301, the second output pad 302 and the third output pad 303 are spaced apart each other by a predetermined distance in the first direction D1. Thus, the first output pad 301, the second output pad 302 and the third output pad 303 are arranged along an inclined direction which is inclined by a predetermined angle with respect to the second direction D2.
When the driving chip (refers to 200 of FIG. 1 ) is mounted on the output pad, a resin of the anisotropic conductive film disposed between the driving chip and the output pad flows outside of the pad area. At this time, due to the incline arrangement of the output pad, the resin may easily flow. Thus, conductive balls of the anisotropic conductive film may be uniformly dispersed over the pad area, a contacting characteristic between output and input bumps of the driving chip (refers to 210 and 220 of FIG. 6 ), the output and input pads and the conductive balls may be improved.
The input pads 400 in the pad area are spaced apart from the output pads 300 in the second direction D2. The input pads 400 are arranged in the first direction D1.
Referring to FIG. 3 , output pads include a first output pad 301, a second output pad 302 and a third output pad 303. The first output pad 301, the second output pad 302 and the third output pad 303 are arranged in a second direction D2 substantially perpendicular to a first direction D1. A plurality of output pads are arranged in the first direction D1 by a predetermined gap from the first output pad 301. A plurality of output pads are arranged in the first direction D1 by a predetermined gap from the second output pad 302. A plurality of output pads are arranged in the first direction D1 by a predetermined gap from the third output pad 303. Accordingly, the output pads 300 are arranged in a M*N matrix form. The figure shows when the M is 3.
The first output pad 301 extends in the second direction D2, and has a length L. The first output pad 301 has a width Win the first direction D1. Each of the output pads has a shape substantially same as the first output pad 301.
A center of the first output pad 301 is spaced apart from a center of an output pad, which is adjacent to the first output pad 301 in the first direction D1, by a distance D. The first output pad 301 is spaced apart from the second output pad 302 in the second direction D2 by a gap S. The center of the first output pad 301 and a center of the second output pad 302 are spaced apart from each other in the first direction D1 by a pitch P. The third output pad 303 is spaced apart from the second output pad 302 in the second direction D2 by the gap S. The center of the second output pad 302 is spaced apart from a center of the third output pad 303 in the first direction D1 by the pitch P. Thus, the first output pad 301, the second output pad 302 and the third output pad 303 are arranged in a inclined direction with respect to the second direction D2.
The pitch P, the distance D and the row M meet an equation “P<D/(M−1)”. For example, when the row M is 3, the pitch P may be D/3. Thus, the second output pad 302 and the third output pad 303 are disposed between the first output pad 301 and a output pad which is adjacent to the first output pad 301 in the first direction D1.
The width W, the length L, the distance D, the pitch P and the gap S may have various values according to an arrangement of the output pads. For example, when the row M is 3, the width W may be about 16 μm, the length L may be about 57 μm, the distance D may be about 33 μm, the pitch P may be about 11 μm, and the gap S may be about 39 μm.
In the present example embodiment, an output pad of second row and an output pad of third row are disposed between two output pads in the first row in the first direction D1, so that a resin of an anisotropic conductive film may easily flow in an arrow direction showed in the figures. Thus, conductive balls of the anisotropic conductive film may be uniformly dispersed over the pad area, a contacting characteristic between output and input bumps of the driving chip, the output and input pads and the conductive balls may be improved.
Referring to FIG. 4 , output pads include a first output pad 301, a second output pad 302 and a third output pad 303. The first output pad 301, the second output pad 302 and the third output pad 303 are arranged in a second direction D2 substantially perpendicular to a first direction D1. A plurality of output pads are arranged in the first direction D1 by a predetermined gap from the first output pad 301. A plurality of output pads are arranged in the first direction D1 by a predetermined gap from the second output pad 302. A plurality of output pads are arranged in the first direction D1 by a predetermined gap from the third output pad 303. Accordingly, the output pads 300 are arranged in a M*N matrix form. The figure shows when the M is 3.
The first output pad 301 extends in the second direction D2. The first output pad 301 has a width W in the first direction D1, and has a first side having a first length L1 and a second side having a second length L2 in parallel with the first side. The first side extends in the second direction D2. The first length L1 is larger than the second length L2. Thus, the first output pad 301 has a trapezoidal shape. One side of the trapezoidal shape in a width direction is inclined.
A center of the first output pad 301 is spaced apart from a center of an output pad, which is adjacent to the first output pad 301 in the first direction D1, by a distance D. The first output pad 301 is spaced apart from the second output pad 302 in the second direction D2 by a gap S. The center of the first output pad 301 and a center of the second output pad 302 are spaced apart from each other in the first direction D1 by a pitch P. The third output pad 303 is spaced apart from the second output pad 302 in the second direction D2 by the gap S. The center of the second output pad 302 is spaced apart from a center of the third output pad 303 in the first direction D1 by the pitch P. Thus, the first output pad 301, the second output pad 302 and the third output pad 303 are arranged in a inclined direction with respect to the second direction D2.
The pitch P, the distance D and the row M meet an equation “P<D/(M−1)”. For example, when the row M is 3, the pitch P may be D/3. Thus, the second output pad 302 and the third output pad 303 are disposed between the first output pad 301 and an output pad which is adjacent to the first output pad 301 in the first direction D1.
The width W, the first length L1, the second length L2, the distance D and the pitch P may have various values according to an arrangement of the output pads. For example, when the row M is 3, the width W may be about 16 μm, the first length L1 may be about 61 μm, the second length L2 may be about 53 μm, the distance D may be about 33 μm, and the pitch P may be about 11 μm.
The second side is disposed towards the second output pad 302 with respect to a center of the first output pad 301. Thus, the inclined side of the trapezoidal shape is inclined along a direction in which the first output pad 301, the second output pad 302 and the third output pad 303 are disposed. A resin of an anisotropic conductive film may flow in an arrow direction showed in the figures. At this time, the output pad has a trapezoidal shape, so that the resin of the anisotropic conductive film may easily flow.
Referring to FIG. 5 , output pads are substantially same as output pads of FIG. 3 , except for a shape of each of the output pads. Thus, any further detailed descriptions concerning the same elements will be briefly described or be omitted.
The output pads include a first output pad 301, a second output pad 302 and a third output pad 303. The first output pad 301, the second output pad 302 and the third output pad 303 are arranged in a second direction D2 substantially perpendicular to a first direction D1. A plurality of output pads are arranged in the first direction D1 by a predetermined gap from the first output pad 301. A plurality of output pads are arranged in the first direction D1 by a predetermined gap from the second output pad 302. A plurality of output pads are arranged in the first direction D1 by a predetermined gap from the third output pad 303. Accordingly, the output pads 300 are arranged in a M*N matrix form. The figure shows when the M is 3.
Each of the output pads has a hexagonal shape which has edges disposed at both ends in the second direction D2. A resin of an anisotropic conductive film may flow in an arrow direction showed in the figures. At this time, the output pad has a hexagonal shape, so that the resin of the anisotropic conductive film may easily flow.
A display panel includes a display area DA and a peripheral area PA.
In the display area DA, the display panel includes a first substrate, a second substrate facing the first substrate, and a liquid crystal layer 130 disposed between the first substrate and the second substrate.
The first substrate includes a first base substrate 110, a gate electrode GE, a first insulation layer 112, a channel layer CH, a source electrode SE, a drain electrode DE, a second insulation layer 114 and a pixel electrode PE.
The first base substrate 110 may be a transparent insulation substrate made for example of glass and/or plastic.
The gate electrode GE is disposed on the first base substrate 110. The gate electrode GE is electrically connected to a gate line (not shown). The gate electrode GE may include a copper (Cu), copper oxide (CuOx), etc. In addition, the gate electrode GE may include gallium doped zinc oxide (GZO), indium doped zinc oxide (GZO), copper-manganese alloy (CuMn), etc.
The first insulation layer 112 is disposed on the first bases substrate 110 on which the gate line and the gate electrode GE is disposed. The first insulation layer 112 insulates the gate line and the gate electrode GE. The first insulation layer 112 may include silicon oxide (SiOx), silicon nitride (SiNx), etc.
The channel layer CH is disposed on the first insulation layer 110, and overlaps the gate electrode GE. The channel layer CH may include a semiconductor layer consisting of amorphous silicon (a-Si:H) and an ohmic contact layer consisting of n+ amorphous silicon (n+ a-Si:H). In addition, the channel layer CH may include an oxide semiconductor. The oxide semiconductor may include an amorphous oxide including at least one selected from the group consisting of indium (In), zinc (Zn), gallium (Ga), tin (Sn) and hafnium (Hf). More particularly, the oxide semiconductor may be consist of an amorphous oxide including indium (In), zinc (Zn) and gallium (Ga), or an amorphous oxide including indium (In), zinc (Zn) and hafnium (Hf). The oxide semiconductor may include an oxide such as indium zinc oxide (InZnO), indium gallium oxide (InGaO), indium tin oxide (InSnO), zinc tin oxide (ZnSnO), gallium tin oxide (GaSnO) and gallium zinc oxide (GaZnO). For example, the channel layer CH may include indium gallium zinc oxide (IGZO).
The source electrode SE is disposed on the channel layer CH, and is electrically connected to the data line (not shown) crossing the gate line. The source electrode SE may include a copper (Cu), copper oxide (CuOx), etc.
The drain electrode DE is disposed on the channel layer CH. The drain electrode DE is spaced apart from the source electrode SE. The drain electrode DE may include a copper (Cu), copper oxide (CuOx), etc.
The gate electrode GE, the channel layer CH, the source electrode SE and the drain electrode DE form a switching element.
The second insulation layer 114 is disposed on the first insulation layer 112 on which the switching element is formed. The second insulation layer 114 electrically insulates the switching element. The second insulation layer 114 may include silicon oxide (SiOx), silicon nitride (SiNx), etc.
The pixel electrode PE is disposed on the second insulation layer 114. The pixel electrode PE is electrically connected to the drain electrode DE through a contact hole which is formed through the second insulation layer 114 extending to and exposing the drain electrode DE. The pixel electrode PE may include a transparent conductive material, such as indium tin oxide (ITO), indium zinc oxide (IZO) and etc. In addition, the pixel electrode PE may include titanium (Ti) and/or molybdenum titanium (MoTi).
The second substrate includes a second base substrate 120, a black matrix BM, a color filter CF, an over coating layer 122 and a common electrode CE.
The second base substrate 120 may be a transparent insulation substrate made for example of glass and/or plastic.
The black matrix BM is disposed on the base substrate 120. The black matrix BM is disposed corresponding to a non-display area which is a rest area of a display area, and blocks light. Thus, the black matrix BM overlaps the switching element, the data line and the gate line. In the present example embodiment, although the black matrix BM overlaps the switching element, the data line and the gate line, the black matrix BM may be disposed at a proper position to block light.
The color filter CF is disposed on the black matrix BM and the second base substrate 120. The color filter CF supplies colors to the light passing through the liquid crystal layer 130. The color filter CF may include a red color filter, a green color filter and blue color filter. The color filter CF corresponds to a pixel area. The color filters adjacent to each other may have different colors. The color filter CF may be overlapped with adjacent color filter CF in a boundary of the pixel area. The color filter CF may be spaced apart from adjacent color filter CF in the boundary of the pixel area.
The over-coating layer 122 is disposed on the black matrix BM and the color filter CF. The over-coating layer 122 flattens the color filter CF, protects the color filter CF, and insulates the color filter CF. The over-coating layer 122 may include acrylic-epoxy material.
The common electrode CE is disposed on the over-coating layer 122. The common electrode CE may include a transparent conductive material, such as indium tin oxide (ITO), indium zinc oxide (IZO) and etc. In addition, the common electrode CE may include titanium (Ti) and/or molybdenum titanium (MoTi).
The liquid crystal layer 130 is disposed between the first substrate and the second substrate. The liquid crystal layer 130 includes liquid crystal molecules having optically anisotropic. The liquid crystal molecules are driven by electric field, so that light may pass through or be blocked by the liquid crystal layer 130 to display an image.
In the peripheral area PA, the display panel includes a first substrate. The first substrate includes a first base substrate 110, a first output line OL1, a first output pattern OP1, a first input pattern IP1, a first input line IL1, a first insulation layer 112, a second output line OL2, a second output pattern OP2, a second input pattern IP2, a second input line IL2, a second insulation layer 114, a plurality of output pads 300, a plurality of input pads 400, an anisotropic conductive film 350 and a driving chip 200.
The peripheral area PA includes a pad area A1, an output fan-out area A2 and an input area A3.
The first output line OL1, the first output pattern OP1, the first input pattern IP1 and the first input line IL1 are disposed on the first base substrate 110. The first output line OL1 is disposed in the output fan-out area A2. The first output pattern OP1 and the first input pattern IP1 are disposed in the pad area A1. The first input line IL1 is disposed in the input area A3.
Accordingly, the gate electrode GE, the gate line, the first output pattern OP1, the first input pattern IP1 and the first input line IL1 may be disposed at a same layer. For example, the gate electrode GE, the gate line, the first output pattern OP1, the first input pattern IP1 and the first input line IL1 may be formed from a same metal layer.
The second output line OL2, the second output pattern OP2, the second input pattern IP2, the second input line IL2 are disposed on the first insulation layer 112. The second output line OL2 is disposed in the output fan-out area A2. The second output pattern OP2 and the second input pattern IP2 are disposed in the pad area A1. The second input line IL2 is disposed in the input area A3.
Accordingly, the source and drain electrode SE and DE, the data line, the second output line OL2, the second output pattern OP2, the second input pattern IP2 and the second input line IL2 may be disposed at a same layer. For example, the source and drain electrode SE and DE, the data line, the second output line OL2, the second output pattern OP2, the second input pattern IP2 and the second input line IL2 may be formed from a same metal layer.
In a plan view, the first output line OL1 and the second output line OL2 are alternately disposed. Thus, a plurality of output lines may be efficiently arranged in a limited space.
In a plan view, the first output pattern OP1 and the second output pattern OP2 are alternately disposed. Thus, a plurality of output patterns may be efficiently arranged in a limited space. In addition, the first input pattern IP1 and the second input pattern IP2 are alternately disposed. Thus, a plurality of input patterns may be efficiently arranged in a limited space.
In a plan view, the first input line IL1 and the second input line IL2 are alternately disposed. Thus, a plurality of input patterns may be efficiently arranged in a limited space.
The output pads 300 and the input pads 400 are disposed on the second insulation layer 114. A plurality of contact holes are formed through the second insulation layer 114 or through the first and second insulation layers 112 and 114. Each of the contact holes extends to and exposes the first output pattern OP1, the second output pattern OP2, the first input pattern IP1 or the second input pattern IP2. Each of the output pads 300 is electrically connected to the first output pattern OP1 or the second output pattern OP2 through the contact hole. Each of the input pads 400 is electrically connected to the first input pattern IP1 or the second input pattern IP2 through the contact hole.
Accordingly, the pixel electrode PE, the output pads 300 and the input pads 400 are formed from a same transparent conductive layer, so that the pixel electrode PE, the output pads 300 and the input pads 400 are disposed at a same layer.
The driving chip 200 includes a plurality of output bumps 210 and input bumps 220, which are disposed corresponding to the output pads 300 and the input pads 400, respectively.
The anisotropic conductive film 350 is disposed between the output and input bumps 210 and 220 of the driving chip 200 and the output and input pads 300 and 400. The anisotropic conductive film 350 includes conductive balls 351 and resin 352. The conductive balls 351 electrically connect the output and input bumps 210 and 220 of the driving chip 200 and the output and input pads 300 and 400. The resin 352 fixes the driving chip 200 on the display panel.
Referring to FIG. 7 , a display panel is substantially same as a display panel of FIG. 6 , except for an output line OL, an output pattern OP, an input pattern IP and an input line IL. Thus, any further detailed descriptions concerning the same elements will be briefly described or be omitted.
The display panel includes a display area DA and a peripheral area PA.
In the display area DA, the display panel includes a first substrate, a second substrate facing the first substrate, and a liquid crystal layer 130 disposed between the first substrate and the second substrate.
The first substrate includes a first base substrate 110, a gate electrode GE, a first insulation layer 112, a channel layer CH, a source electrode SE, a drain electrode DE, a second insulation layer 114 and a pixel electrode PE. The second substrate includes a second base substrate 120, a black matrix BM, a color filter CF, an over coating layer 122 and a common electrode CE. The display area DA of the display panel is substantially same as a display area of a display panel of FIG. 6 .
In the peripheral area PA, the display panel includes a first substrate. The first substrate includes a first base substrate 110, an output line OL, an output pattern OP, an input pattern IP, an input line IL, a first insulation layer 112, a second insulation layer 114, a plurality of output pads 300, a plurality of input pads 400, an anisotropic conductive film 350 and a driving chip 200.
The peripheral area PA includes a pad area A1, an output fan-out area A2 and an input area A3.
The output line OL, the output pattern OP, the input pattern IP and the input line IL are disposed on the first base substrate 110. The output line OL is disposed in the output fan-out area A2. The output pattern OP and the input pattern IP are disposed in the pad area A1. The input line IL is disposed in the input area A3.
Accordingly, the gate electrode GE, the gate line, the output line OL, the output pattern OP, the input pattern IP and the input line IL may be formed form a same metal layer, so that the gate electrode GE, the gate line, the output line OL, the output pattern OP, the input pattern IP and the input line IL may be disposed at a same layer.
Each of the output pads 300 is electrically connected to the output pattern OP through a contact hole formed through the first and second insulation layer 112 and 114. Each of the input pads 400 is electrically connected to the input pattern IP through a contact hole formed through the first and second insulation layer 112 and 114
Referring to FIG. 8 , in a pad area (refers to A1 of FIG. 1 ) of a display panel, a plurality of output pads 300 and a plurality of input pads 400 are disposed. The output pads 300 include a first output pad 301, a second output pad 302 and a third output pad 303.
The output pads 300 are disposed in bilateral symmetry with respect to a line which passes a center of the pad area and extends in a second direction D2.
Thus, the output pads 300 are obliquely disposed from first row to third row toward outside of the pad area in a left portion LP. The output pads 300 are disposed in symmetry to the left portion LP with respect to the line which passes the center of the pad area and extends in the second direction D2.
Accordingly, a resin of an anisotropic conductive film may easily flow from the center of the pad area to outside of the pad area.
Referring to FIG. 9 , in a pad area (refers to A1 of FIG. 1 ) of a display panel, a plurality of output pads 300 and a plurality of input pads 400 are disposed.
The output pads 300 include a first output pad 301, a second output pad 302, a third output pad 303 and a fourth output pad 304. The first output pad 301, the second output pad 302, the third output pad 303 and the fourth output pad 304 are arranged in a second direction D2 substantially perpendicular to a first direction D1. A plurality of output pads are arranged in the first direction D1 by a predetermined gap from the first output pad 301. A plurality of output pads are arranged in the first direction D1 by a predetermined gap from the second output pad 302. A plurality of output pads are arranged in the first direction D1 by a predetermined gap from the third output pad 303. A plurality of output pads are arranged in the first direction D1 by a predetermined gap from the fourth output pad 304. Accordingly, the output pads 300 are arranged in a M*N matrix form. The figure shows when the M is 4.
The first output pad 301, the second output pad 302, the third output pad 303 and the fourth output pad 304 are spaced apart each other by a predetermined distance in the first direction D1. Thus, the first output pad 301, the second output pad 302, the third output pad 303 and the fourth output pad 304 are arranged along an inclined direction which is inclined by a predetermined angle with respect to the second direction D2.
Referring to FIGS. 10A and 10B , a gate pattern is formed on a first base substrate 110. The gate pattern includes a first output pattern OP1, a third output pattern OP3 and a first input pattern IP1. The first base substrate 110 may be a transparent insulation substrate made for example of glass and/or plastic. The first output pattern OP1, the third output pattern OP3 and the first input pattern IP1 are disposed in a pad area A1 of a peripheral area PA adjacent to the display area DA.
For example, a gate metal layer is formed on the base substrate 110, and then the gate metal layer may be partially etched by a photolithography process or an etching process using an additional etching mask. Hence, the gate pattern including the first output pattern OP1, the third output pattern OP3 and the first input pattern IP1 are formed.
A first insulation layer 112 is formed on the base substrate 110 on which the gate pattern is formed. The first insulation layer 112 may be formed by a spin coating process, a printing process, a sputtering process, a CVD process, an ALD process, a PECVD process, an HDP-CVD process or a vacuum evaporation process in accordance with ingredients included in the first insulation layer 112.
The gate pattern may further include (2n−1)-th (n is a normal number) output patterns. (for example, OP5, OP9, OP11, etc.) The gate pattern may further include (2n−1)-th (n is a normal number) input patterns. (for example, IP3, etc.)
Referring to FIGS. 11A and 11B , a data pattern is formed on the first insulation layer 112. The data pattern includes a second output pattern OP2 and a second input pattern IP2. The second output pattern OP2 and the second input pattern IP2 are disposed in a pad area A1 of the peripheral area PA adjacent to the display area DA.
For example, a data metal layer is formed on the first insulation layer 112, and then the data metal layer may be partially etched by a photolithography process or an etching process using an additional etching mask. Hence, the data pattern including the second output pattern OP2 and the second input pattern IP2 are formed.
A second insulation layer 114 is formed on the first insulation layer 112 on which the data pattern is formed. The second insulation layer 114 may be formed by a spin coating process, a printing process, a sputtering process, a CVD process, an ALD process, a PECVD process, an HDP-CVD process or a vacuum evaporation process in accordance with ingredients included in the second insulation layer 114.
The data pattern may further include 2n-th (n is a normal number) output patterns. (for example, OP4, OP6, OP8, etc.) The data pattern may further include 2n-th (n is a normal number) input patterns. (for example, IP4, etc.)
Accordingly, the (2n−1)-th output pattern of the gate pattern and the 2n-th output pattern of the data pattern are alternately disposed in a plan view.
Referring to FIS. 12A and 12B, a plurality of contact holes CT are formed though the first and second insulation layer 112 and 114 or through the second insulation layer 114. Each of the contact holes CT extends to and exposes each of output patterns or input patterns.
A plurality of input pads and a plurality of output pads are formed on the second insulation layer 114 through which the contact holes CT are formed. The output and input pads are electrically connected to the output and input pattern through the contact hole CT.
For example, a transparent conductive layer is formed on the second insulation layer 114, and then the transparent conductive layer may be partially etched by a photolithography process or an etching process using an additional etching mask. Hence, the output and input pads are formed. The transparent conductive layer may include a transparent conductive material, such as indium tin oxide (ITO), indium zinc oxide (IZO) and etc. In addition, the transparent conductive layer may include titanium (Ti) and/or molybdenum titanium (MoTi).
Accordingly, a plurality of output pads 301, 302, 303, 304, 305, and 306 and a plurality of input pads 401, 402, 403 and 404 may be formed.
Referring to FIG. 13 , an anisotropic conductive film 350 is formed on the output pads 301, 302, 303 and the input pads 401, 402. The anisotropic conductive film 350 includes conductive balls 351 and resin 352. The anisotropic conductive film 350 may be an adhesive-type, so that the anisotropic conductive film 350 may be coated between the output pads 301, 302, 303 and the input pads 401, 402. In addition, the anisotropic conductive film 350 may be an adhesive-film-type, so that the anisotropic conductive film 350 may be attached on the output pads 301, 302, 303 and the input pads 401, 402.
Referring to FIG. 14 , a driving chip 200 is formed on the anisotropic conductive film 350. The driving chip 200 includes a plurality of output bumps 210 and input bumps 220, which are disposed corresponding to the output pads 300 and the input pads 400, respectively. The driving chip 200 may be disposed on the anisotropic conductive film 350, and then the driving chip 200 may be pressed toward the first base substrate 110 to mount the driving chip 200 on the display panel.
Referring to FIGS. 15A and 15B , a display panel 100 includes a display area DA and a peripheral area PA.
An image is displayed in the display area DA. A circuit wiring to displaying the image is disposed in the display area DA. The peripheral area PA is disposed adjacent to the display area DA in a first direction D1. The peripheral area PA includes a pad area A1, an output fan-out area A2 and an input area A3.
In the display area DA, the display panel includes a first substrate, a second substrate facing the first substrate, and a liquid crystal layer 130 disposed between the first substrate and the second substrate.
The first substrate includes a first base substrate 110, a gate electrode GE, a first insulation layer 112, a channel layer CH, a source electrode SE, a drain electrode DE, a second insulation layer 114 and a pixel electrode PE. The second substrate includes a second base substrate 120, a black matrix BM, a color filter CF, an over-coating layer 122 and a common electrode CE. The liquid crystal layer 130 may be received between the first substrate and the second substrate by a sealant 135.
The output fan-out area A2 is disposed between the pad area A1 of the peripheral area PA and the display area DA. A plurality of output lines OL are disposed in the output fan-out area A2. The output lines OL electrically connect the circuit wiring of the display area DA to the output pads of the pad area A1 of the peripheral area PA. The output line OL receives an output signal form the driving chip 200, and transmits the output signal to the circuit wiring of the display area DA. A width of the output lines OL along the second direction D2 are expanded from the output pads to the display area DA (fan-out). The output line OL includes a first output line OL1 disposed between the first base substrate 110 and the first insulation layer 112, and a second output line OL2 disposed between the first insulation layer 112 and the second insulation layer 114.
The gate electrode GE and the first output line OL1 may be formed from a gate metal layer. (refers to FIG. 10B ) The source electrode SE, the drain electrode DE, and the second output line OL2 may be formed form a data metal layer. (refers to FIG. 11B )
Thus, the output lines formed from the gate metal layer and the output lines formed form the data metal layer are alternately disposed in a plan view.
Referring to FIGS. 16 and 17 , a display apparatus includes a receiving container, a backlight assembly 20, an optical element 30, a mold frame 40, a display panel 100 and a driving part 60.
The receiving container includes a bottom chassis 10 and a top chassis 50. The receiving container receives the backlight assembly 20, the optical element 30, the mold frame 40, the display panel 100 and the driving part 60.
The display panel 100 includes a first substrate, a second substrate facing the first substrate, and a liquid crystal layer disposed between the first substrate and the second substrate. A driving chip 200 is mounted on the first substrate. The display panel 100 is substantially same as a display panel of FIG. 1 . Thus, any further detailed descriptions concerning the same elements will be omitted.
The backlight assembly 20 is disposed under the display panel 100. The backlight assembly 20 generates light and provides the light to the display panel 100. The backlight assembly 20 may include a light guiding plate and a light source part. The light source part generates the light and provides the light to the light guiding plate. The light guiding plate is disposed adjacent to the light source part, and emits the light as a surface light toward the display panel 100.
The optical element 30 is disposed between the display panel 100 and the backlight assembly 20. The optical element 30 may improve optical property of the light from the backlight assembly 20. Thus, the optical element 30 may make brightness of the light from the backlight assembly 20 be uniform. The optical element 30 may include plurality of optical sheets. For example, optical element 30 may include a protecting sheet, a prism sheet and a diffusion sheet. In addition, many modifications of the optical sheet may be possible.
The mold frame 40 fixes the display panel 100, the optical element 30 and the backlight assembly 20 in the receiving container.
The driving part 60 may be disposed between the bottom chassis 10 and the backlight assembly 20. The driving part 60 is electrically connected to an input line of the display panel 100 (refers to IL of FIG. 1 ) through a connecting part 62. The driving part 60 may provide an input signal to the input line. The connecting part 62 may connect the display panel 100 to the driving part 60 through an opening 42 formed through the mold frame 40.
According to the present inventive concept, a display panel includes a pad area in which a plurality of output pads has a specific arrangement. Between adjacent two output pads in a first row, an output pad in other column and same row is disposed, so that a resin of an anisotropic conductive film may easily flow. Thus, conductive balls of the anisotropic conductive film may be uniformly dispersed over the pad area, so that a contacting characteristic between output and input bumps of a driving chip, the output and input pads and the conductive balls may be improved.
The foregoing is illustrative of the inventive concept and is not to be construed as limiting thereof. Although a few exemplary embodiments of the inventive concept have been described, those skilled in the art will readily appreciate that many modifications are possible in the exemplary embodiments without materially departing from the novel teachings and advantages of the inventive concept. Accordingly, all such modifications are intended to be included within the scope of the inventive concept as defined in the claims. Therefore, it is to be understood that the foregoing is illustrative of the inventive concept and is not to be construed as limited to the specific exemplary embodiments disclosed, and that modifications to the disclosed exemplary embodiments, as well as other exemplary embodiments, are intended to be included within the scope of the appended claims. The inventive concept is defined by the following claims, with equivalents of the claims to be included therein.
Claims (5)
1. A method of manufacturing a display panel comprising:
forming a circuit wiring and a plurality of output pads; and
mounting a driving chip comprising output bumps on the output pads,
wherein the output pads are arranged in a matrix formed having M row*N column, M and N are normal numbers, M is 3 or larger than 3, the M row extending in a first direction and the N column extending in a second direction which is substantially perpendicular to the first direction,
each of the output pads has a center of the output pad spaced apart from a center of an adjacent output pad in the first direction by a distance D in the first direction, and each of the output pads is spaced apart from an adjacent output pad by a gap,
each of the output pads has a center of the output pad spaced apart from a center of an adjacent output pad in the second direction by a pitch P in the first direction, each of the output pads extends in the second direction, and has a width in the first direction, and
each of the output pads comprises a first side having a first length and a second side having a second length, the first side extending in the second direction, the second side is in parallel with the first side, and the second length is smaller than the first length, and
an equation “P<D/(M−1)” is satisfied.
2. The method of claim 1 , wherein mounting the driving chip comprises:
providing an anisotropic conductive film on the output pads; and
locating the driving chip on the anisotropic conductive film, and then pressing the driving chip to electrically connect the output bumps to the output pads.
3. The method of claim 2 , wherein forming the circuit wiring and the output pads comprises:
forming a gate pattern comprising a gate line, a gate electrode and a first output pattern;
forming a first insulation layer on the gate pattern; and
forming a pixel electrode and the output pads on the first insulation layer.
4. The method of claim 3 , wherein forming the circuit wiring and the output pads further comprises:
between forming the first insulation layer and forming the pixel electrode and the output pads,
forming a data pattern on the first insulation layer, the data pattern comprising a data line, a source electrode and a drain electrode; and
forming a second insulation layer on the data pattern.
5. The method of claim 3 , wherein the first output pattern and a second output pattern are alternately disposed in the first direction.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/459,347 US10095075B2 (en) | 2014-01-02 | 2017-03-15 | Display panel, display apparatus having the same and method of manufacturing the same |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020140000327A KR20150080825A (en) | 2014-01-02 | 2014-01-02 | Display panel, display apparatus having the same and method of manufacturing the same |
KR10-2014-0000327 | 2014-01-02 | ||
US14/460,133 US9634034B2 (en) | 2014-01-02 | 2014-08-14 | Display panel, display apparatus having the same and method of manufacturing the same |
US15/459,347 US10095075B2 (en) | 2014-01-02 | 2017-03-15 | Display panel, display apparatus having the same and method of manufacturing the same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/460,133 Division US9634034B2 (en) | 2014-01-02 | 2014-08-14 | Display panel, display apparatus having the same and method of manufacturing the same |
Publications (2)
Publication Number | Publication Date |
---|---|
US20170184904A1 US20170184904A1 (en) | 2017-06-29 |
US10095075B2 true US10095075B2 (en) | 2018-10-09 |
Family
ID=53482739
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/460,133 Active US9634034B2 (en) | 2014-01-02 | 2014-08-14 | Display panel, display apparatus having the same and method of manufacturing the same |
US15/459,347 Active 2034-08-22 US10095075B2 (en) | 2014-01-02 | 2017-03-15 | Display panel, display apparatus having the same and method of manufacturing the same |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/460,133 Active US9634034B2 (en) | 2014-01-02 | 2014-08-14 | Display panel, display apparatus having the same and method of manufacturing the same |
Country Status (2)
Country | Link |
---|---|
US (2) | US9634034B2 (en) |
KR (1) | KR20150080825A (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11730028B2 (en) | 2020-07-31 | 2023-08-15 | Samsung Display Co., Ltd. | Display apparatus |
Families Citing this family (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP6698369B2 (en) * | 2016-02-10 | 2020-05-27 | シナプティクス・ジャパン合同会社 | Display driver and display panel module |
KR102638304B1 (en) | 2016-08-02 | 2024-02-20 | 삼성디스플레이 주식회사 | Display apparatus |
KR102687420B1 (en) * | 2016-08-25 | 2024-07-22 | 엘지디스플레이 주식회사 | Display panel and display device |
KR102518426B1 (en) | 2016-09-09 | 2023-04-05 | 삼성디스플레이 주식회사 | Display device |
KR102420079B1 (en) | 2017-06-16 | 2022-07-13 | 삼성디스플레이 주식회사 | Display apparatus |
KR102416126B1 (en) | 2017-08-17 | 2022-07-05 | 삼성디스플레이 주식회사 | Display device |
KR102377527B1 (en) * | 2017-09-01 | 2022-03-24 | 삼성디스플레이 주식회사 | Input sensing unit and display device having the same |
KR102449218B1 (en) * | 2017-09-19 | 2022-09-30 | 삼성디스플레이 주식회사 | Display device |
KR102477744B1 (en) * | 2017-10-23 | 2022-12-15 | 엘지디스플레이 주식회사 | Display panel and display device |
KR102503732B1 (en) | 2017-11-30 | 2023-02-27 | 삼성디스플레이 주식회사 | Display apparatus |
CN109613776B (en) * | 2019-01-16 | 2020-12-04 | 惠科股份有限公司 | Array substrate and display device |
KR20200110490A (en) * | 2019-03-13 | 2020-09-24 | 삼성디스플레이 주식회사 | Dispcay device |
KR20210002285A (en) * | 2019-06-28 | 2021-01-07 | 삼성디스플레이 주식회사 | Display apparatus and the manufacturing method thereof |
CN118647231A (en) * | 2019-10-23 | 2024-09-13 | 京东方科技集团股份有限公司 | Display substrate and display device |
CN110689847B (en) * | 2019-11-12 | 2021-03-05 | 京东方科技集团股份有限公司 | Display panel and display device |
KR20210086474A (en) * | 2019-12-31 | 2021-07-08 | 엘지디스플레이 주식회사 | Display device |
US11978743B2 (en) * | 2020-12-01 | 2024-05-07 | Everdisplay Optronics (Shanghai) Co., Ltd | TFT array substrate and display panel including the same |
CN117280398A (en) * | 2021-06-24 | 2023-12-22 | 夏普显示科技株式会社 | Display device |
Citations (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6297868B1 (en) | 1998-11-20 | 2001-10-02 | Hitachi, Ltd. | Liquid crystal display device |
US6608382B2 (en) | 2001-02-15 | 2003-08-19 | Au Optronics Corporation | Metal bump |
JP2003303852A (en) | 2002-04-10 | 2003-10-24 | Seiko Epson Corp | Semiconductor chip mounting structure, wiring board, electro-optical device, and electronic apparatus |
US20040165138A1 (en) | 2003-02-20 | 2004-08-26 | Seong-Yong Hwang | Drive IC and display device having the same |
US6861749B2 (en) | 2002-09-20 | 2005-03-01 | Himax Technologies, Inc. | Semiconductor device with bump electrodes |
US20050077524A1 (en) * | 2003-10-14 | 2005-04-14 | Ahn Byung Chul | Liquid crystal display panel and fabricating method thereof |
US20050157244A1 (en) | 2004-01-15 | 2005-07-21 | Samsung Electronics Co., Ltd | Driver chip and display apparatus including the same |
JP2005353882A (en) | 2004-06-11 | 2005-12-22 | Matsushita Electric Ind Co Ltd | Semiconductor device |
US20060183265A1 (en) | 2005-02-14 | 2006-08-17 | Samsung Electronics Co., Ltd. | Image sensor having improved sensitivity and method for making same |
JP2006237364A (en) | 2005-02-25 | 2006-09-07 | Seiko Instruments Inc | Semiconductor device |
KR20060112521A (en) | 2005-04-27 | 2006-11-01 | 한국과학기술원 | Design of display driver ic and its packaging method of stable contact resistance cog (chip on glass) and cof (chip on flex) interconnection using anisotropic conductive adhesives |
US20070029658A1 (en) * | 2005-08-04 | 2007-02-08 | Au Optronics Corporation | Electrical connection pattern in an electronic panel |
JP2007103439A (en) | 2005-09-30 | 2007-04-19 | Optrex Corp | Semiconductor integrated circuit |
US20080090314A1 (en) | 2006-10-12 | 2008-04-17 | Seiichi Ichihara | Semiconductor device and manufacturing method of the same |
US20080251787A1 (en) | 2007-04-13 | 2008-10-16 | Bunggoo Kim | Thin film transistor substrate and flat panel display comprising the same |
US20090121349A1 (en) | 2007-11-09 | 2009-05-14 | Renesas Technology Corp. | Semiconductor device and a method of manufacturing the same |
US20100117081A1 (en) | 2008-11-12 | 2010-05-13 | Renesas Technology Corp. | Semiconductor integrated circuit device for driving display device and manufacturing method thereof |
US8063497B2 (en) | 2008-04-24 | 2011-11-22 | Hannstar Display Corp. | Liquid crystal display |
JP2012060029A (en) | 2010-09-10 | 2012-03-22 | Seiko Instruments Inc | Electronic apparatus |
JP2012191015A (en) | 2011-03-10 | 2012-10-04 | Seiko Instruments Inc | Electronic apparatus |
US20130106817A1 (en) | 2011-10-31 | 2013-05-02 | Lg Display Co., Ltd. | Organic Light Emitting Display |
US20130155345A1 (en) * | 2010-08-31 | 2013-06-20 | Sharp Kabushiki Kaisha | Display panel and method for producing the same |
-
2014
- 2014-01-02 KR KR1020140000327A patent/KR20150080825A/en not_active IP Right Cessation
- 2014-08-14 US US14/460,133 patent/US9634034B2/en active Active
-
2017
- 2017-03-15 US US15/459,347 patent/US10095075B2/en active Active
Patent Citations (23)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6297868B1 (en) | 1998-11-20 | 2001-10-02 | Hitachi, Ltd. | Liquid crystal display device |
US6608382B2 (en) | 2001-02-15 | 2003-08-19 | Au Optronics Corporation | Metal bump |
JP2003303852A (en) | 2002-04-10 | 2003-10-24 | Seiko Epson Corp | Semiconductor chip mounting structure, wiring board, electro-optical device, and electronic apparatus |
US6861749B2 (en) | 2002-09-20 | 2005-03-01 | Himax Technologies, Inc. | Semiconductor device with bump electrodes |
US7224424B2 (en) | 2003-02-20 | 2007-05-29 | Samsung Electronics Co., Ltd. | Drive IC and display device having the same |
US20040165138A1 (en) | 2003-02-20 | 2004-08-26 | Seong-Yong Hwang | Drive IC and display device having the same |
US20050077524A1 (en) * | 2003-10-14 | 2005-04-14 | Ahn Byung Chul | Liquid crystal display panel and fabricating method thereof |
US20050157244A1 (en) | 2004-01-15 | 2005-07-21 | Samsung Electronics Co., Ltd | Driver chip and display apparatus including the same |
JP2005353882A (en) | 2004-06-11 | 2005-12-22 | Matsushita Electric Ind Co Ltd | Semiconductor device |
US20060183265A1 (en) | 2005-02-14 | 2006-08-17 | Samsung Electronics Co., Ltd. | Image sensor having improved sensitivity and method for making same |
JP2006237364A (en) | 2005-02-25 | 2006-09-07 | Seiko Instruments Inc | Semiconductor device |
KR20060112521A (en) | 2005-04-27 | 2006-11-01 | 한국과학기술원 | Design of display driver ic and its packaging method of stable contact resistance cog (chip on glass) and cof (chip on flex) interconnection using anisotropic conductive adhesives |
US20070029658A1 (en) * | 2005-08-04 | 2007-02-08 | Au Optronics Corporation | Electrical connection pattern in an electronic panel |
JP2007103439A (en) | 2005-09-30 | 2007-04-19 | Optrex Corp | Semiconductor integrated circuit |
US20080090314A1 (en) | 2006-10-12 | 2008-04-17 | Seiichi Ichihara | Semiconductor device and manufacturing method of the same |
US20080251787A1 (en) | 2007-04-13 | 2008-10-16 | Bunggoo Kim | Thin film transistor substrate and flat panel display comprising the same |
US20090121349A1 (en) | 2007-11-09 | 2009-05-14 | Renesas Technology Corp. | Semiconductor device and a method of manufacturing the same |
US8063497B2 (en) | 2008-04-24 | 2011-11-22 | Hannstar Display Corp. | Liquid crystal display |
US20100117081A1 (en) | 2008-11-12 | 2010-05-13 | Renesas Technology Corp. | Semiconductor integrated circuit device for driving display device and manufacturing method thereof |
US20130155345A1 (en) * | 2010-08-31 | 2013-06-20 | Sharp Kabushiki Kaisha | Display panel and method for producing the same |
JP2012060029A (en) | 2010-09-10 | 2012-03-22 | Seiko Instruments Inc | Electronic apparatus |
JP2012191015A (en) | 2011-03-10 | 2012-10-04 | Seiko Instruments Inc | Electronic apparatus |
US20130106817A1 (en) | 2011-10-31 | 2013-05-02 | Lg Display Co., Ltd. | Organic Light Emitting Display |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11730028B2 (en) | 2020-07-31 | 2023-08-15 | Samsung Display Co., Ltd. | Display apparatus |
Also Published As
Publication number | Publication date |
---|---|
US20150187803A1 (en) | 2015-07-02 |
US9634034B2 (en) | 2017-04-25 |
KR20150080825A (en) | 2015-07-10 |
US20170184904A1 (en) | 2017-06-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10095075B2 (en) | Display panel, display apparatus having the same and method of manufacturing the same | |
US10796972B2 (en) | Display panel and method of manufacturing the same | |
US8669130B2 (en) | Fringe field switching liquid crystal display device and method of fabricating the same | |
US9952473B2 (en) | Display panel including light shielding line, display device having the same and method of manufacturing the same | |
KR102159830B1 (en) | Display device | |
US8895985B2 (en) | Array substrate for liquid crystal display and method for manufacturing the same | |
US9798203B2 (en) | Semiconductor device and display device | |
US9778526B2 (en) | Display panel and pixel array thereof | |
US9853060B2 (en) | Thin film transistor substrate and method of manufacturing the same | |
US9064749B2 (en) | Array substrate | |
US20200117036A1 (en) | Liquid crystal display device and method of manufacturing the same | |
CN103728799A (en) | Liquid crystal display device having minimized bezel | |
JP2016071340A (en) | Display panel and display device | |
US10042225B2 (en) | Liquid crystal display device and method for fabricating the same | |
KR101969568B1 (en) | Thin Film Transistor Substrate Having Oxide Semiconductor and Manufacturing Method Thereof | |
US20150109266A1 (en) | Display panel and method of manufacturing the same | |
KR20160125598A (en) | Thin film transistor array substrate and method of manufacturing thereof and display device having the thin film transistor array substrate | |
EP2856251A1 (en) | Mask level reduction for mofet | |
US20160372074A1 (en) | Display device and method of manufacturing display device | |
US8405086B1 (en) | Pixel structure of display panel and method for manufacturing the same | |
KR102500559B1 (en) | Array substrate and display device having the same | |
KR20140031143A (en) | Thin film transistor substrate having a light absorbing layer for shielding metal oxide semiconductor layer from light and method for manufacturing the same | |
KR102080485B1 (en) | Array substrate | |
KR101899066B1 (en) | Array substrate for liquid crystal display device and method of fabricating the same | |
KR20200032675A (en) | Display panel and method of manufacturing the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |