TWI711044B - Memory device and operating method thereof - Google Patents

Memory device and operating method thereof Download PDF

Info

Publication number
TWI711044B
TWI711044B TW108123706A TW108123706A TWI711044B TW I711044 B TWI711044 B TW I711044B TW 108123706 A TW108123706 A TW 108123706A TW 108123706 A TW108123706 A TW 108123706A TW I711044 B TWI711044 B TW I711044B
Authority
TW
Taiwan
Prior art keywords
memory cell
memory
voltage
source voltage
terminal
Prior art date
Application number
TW108123706A
Other languages
Chinese (zh)
Other versions
TW202103172A (en
Inventor
呂君章
蔡文哲
Original Assignee
旺宏電子股份有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 旺宏電子股份有限公司 filed Critical 旺宏電子股份有限公司
Priority to TW108123706A priority Critical patent/TWI711044B/en
Application granted granted Critical
Publication of TWI711044B publication Critical patent/TWI711044B/en
Publication of TW202103172A publication Critical patent/TW202103172A/en

Links

Images

Landscapes

  • Read Only Memory (AREA)

Abstract

A memory device is provided. The memory device includes a plurality of memory cell blocks and a source voltage generator. Each of the memory cell blocks has at least one memory cell. The source voltage generator is coupled to the plurality of memory cell blocks and configured to cause a source voltage of the memory cell block to be a first voltage according to that a memory cell in each of the memory cell blocks is in a selected state and cause a source voltage of the memory cell block to be a second voltage according to that all memory cells in each of the memory cell blocks are in an unselected state, wherein an absolute value of the first voltage is less than an absolute value of the second voltage. In addition, an operating method of the memory device is also provided.

Description

記憶體裝置及其操作方法Memory device and its operation method

本發明是有關於一種記憶體裝置及其操作方法,且特別是有關於一種降低資料讀寫錯誤的記憶體裝置及其操作方法。The present invention relates to a memory device and an operation method thereof, and more particularly to a memory device and an operation method thereof that reduce data reading and writing errors.

隨著電子科技的進步,電子產品成為人們生活中的重要工具。相同的,為提供更多的功能,以及傳送更多的資訊,電子產品中的記憶體裝置的容量也越來越大。隨著容量需求的增加,記憶體陣列的尺寸也隨之變大。With the advancement of electronic technology, electronic products have become important tools in people's lives. Similarly, in order to provide more functions and transmit more information, the capacity of memory devices in electronic products is also increasing. As the demand for capacity increases, the size of the memory array also increases.

然而,在進行記憶體裝置的資料讀寫操作時,感測電流由開啟電流(on current,Ion)及關斷電流(off current,Ioff)組成。因此,在記憶體陣列為大尺寸的情況下,被選中記憶胞的開啟電流可能會被累積的未被選中記憶胞的關斷電流干擾,以致後續電路無法識別正確的邏輯,造成記憶體裝置的讀寫錯誤。此外,過大的關斷電流亦會導致臨界電壓(threshold voltage)邊限的惡化。However, when performing data reading and writing operations of a memory device, the sensing current is composed of an on current (Ion) and an off current (Ioff). Therefore, when the memory array has a large size, the turn-on current of the selected memory cell may be interfered by the accumulated turn-off current of the unselected memory cell, so that the subsequent circuit cannot recognize the correct logic, causing the memory Read and write error of the device. In addition, excessive turn-off current will also cause the deterioration of the threshold voltage margin.

本發明提供一種記憶體裝置及其操作方法,可減少關閉電流以降低資料讀寫的錯誤。The invention provides a memory device and an operation method thereof, which can reduce the shutdown current to reduce the error of data reading and writing.

本發明的記憶體裝置包括:多個記憶胞區塊以及源極電壓產生器。每一記憶胞區塊具有至少一個記憶胞。源極電壓產生器耦接多個記憶胞區塊,用以依據每一記憶胞區塊中一記憶胞為被選取狀態,使記憶胞區塊的源極電壓為第一電壓,依據每一記憶胞區塊中所有記憶胞為未被選取狀態,使記憶胞區塊的源極電壓為第二電壓,其中,第一電壓的絕對值小於第二電壓的絕對值。The memory device of the present invention includes a plurality of memory cell blocks and a source voltage generator. Each memory cell block has at least one memory cell. The source voltage generator is coupled to a plurality of memory cell blocks, and is used for making the source voltage of the memory cell block the first voltage according to the selected state of a memory cell in each memory cell block. All memory cells in the cell block are not selected, so that the source voltage of the memory cell block is the second voltage, wherein the absolute value of the first voltage is less than the absolute value of the second voltage.

本發明的記憶體裝置的操作方法包括:提供源極電壓產生器以依據多個記憶胞區塊中每一記憶胞區塊中一記憶胞為被選取狀態,使記憶胞區塊的源極電壓為第一電壓。以及依據每一記憶胞區塊中所有記憶胞為未被選取狀態,使記憶胞區塊的源極電壓為第二電壓,其中,第一電壓的絕對值小於第二電壓的絕對值。The operating method of the memory device of the present invention includes: providing a source voltage generator to make the source voltage of the memory cell block based on the selected state of a memory cell in each of the plurality of memory cell blocks Is the first voltage. And according to the unselected state of all the memory cells in each memory cell block, the source voltage of the memory cell block is the second voltage, wherein the absolute value of the first voltage is smaller than the absolute value of the second voltage.

基於上述,本發明的實施例提供一種記憶體裝置及其操作方法,當記憶胞區塊中有一個記憶胞為被選取狀態,源極電壓產生器輸出第一電壓至所述記憶胞區塊中所有記憶胞的源極端;當記憶胞區塊中所有記憶胞皆為未被選取狀態,源極電壓產生器輸出絕對值大於第一電壓的第二電壓至所述記憶胞區塊中所有記憶胞的源極端。如此一來,可減少關閉電流以降低資料讀寫的錯誤,並改善臨界電壓邊限惡化的情形。Based on the foregoing, embodiments of the present invention provide a memory device and an operating method thereof. When a memory cell in a memory cell block is selected, the source voltage generator outputs a first voltage to the memory cell block Source terminals of all memory cells; when all memory cells in the memory cell block are not selected, the source voltage generator outputs a second voltage whose absolute value is greater than the first voltage to all memory cells in the memory cell block The source extreme. In this way, the shutdown current can be reduced to reduce data read and write errors and improve the deterioration of the threshold voltage margin.

為讓本發明的上述特徵和優點能更明顯易懂,下文特舉實施例,並配合所附圖式作詳細說明如下。In order to make the above-mentioned features and advantages of the present invention more comprehensible, the following specific embodiments are described in detail in conjunction with the accompanying drawings.

圖1繪示本發明一實施例的記憶體裝置的示意圖。請參照圖1,記憶體裝置100包括多個記憶胞區塊以及源極電壓產生器110,源極電壓產生器110耦接多個記憶胞區塊,並且每一記憶胞區塊具有至少一個記憶胞。記憶體裝置100例如為非揮發性記憶體,本發明並不加以限制。FIG. 1 is a schematic diagram of a memory device according to an embodiment of the invention. 1, the memory device 100 includes a plurality of memory cell blocks and a source voltage generator 110, the source voltage generator 110 is coupled to the plurality of memory cell blocks, and each memory cell block has at least one memory Cell. The memory device 100 is, for example, a non-volatile memory, which is not limited by the present invention.

為易於描述,本實施例的記憶體裝置100包括記憶胞區塊120、記憶胞區塊130及記憶胞區塊140,然而記憶胞區塊的數量本發明並不加以限制。此外,本實施例的每一記憶胞區塊具有兩個記憶胞,記憶胞區塊120具有記憶胞121及記憶胞122,記憶胞區塊130具有記憶胞131及記憶胞132,記憶胞區塊140具有記憶胞141及記憶胞142,然而記憶胞區塊中記憶胞的數量本發明亦不加以限制。For ease of description, the memory device 100 of this embodiment includes a memory cell block 120, a memory cell block 130, and a memory cell block 140, but the number of memory cell blocks is not limited in the present invention. In addition, each memory cell block in this embodiment has two memory cells. The memory cell block 120 has a memory cell 121 and a memory cell 122. The memory cell block 130 has a memory cell 131 and a memory cell 132. The memory cell block 140 has a memory cell 141 and a memory cell 142, but the number of memory cells in a memory cell block is not limited by the present invention.

圖2繪示本發明一實施例的記憶體裝置的操作方法的詳細流程圖。圖2實施例的記憶體裝置的操作方法200適用於圖1實施例的記憶體裝置100。以下將參照圖1實施例的各項元件來詳細說明圖2實施例的記憶體裝置的操作方法200。FIG. 2 shows a detailed flowchart of the operation method of the memory device according to an embodiment of the invention. The operating method 200 of the memory device in the embodiment in FIG. 2 is applicable to the memory device 100 in the embodiment in FIG. 1. Hereinafter, the operation method 200 of the memory device of the embodiment of FIG. 2 will be described in detail with reference to various components of the embodiment of FIG. 1.

首先,源極電壓產生器110依據每一記憶胞區塊中一記憶胞為被選取狀態,使記憶胞區塊的源極電壓為第一電壓(步驟S220)。也就是說,當記憶胞區塊中有一個記憶胞為被選取狀態,源極電壓產生器110輸出第一電壓至所述記憶胞區塊中所有記憶胞的源極端。舉例來說,請參照圖1,若記憶胞區塊130中記憶胞131為未被選取狀態,記憶胞132為被選取狀態,源極電壓產生器110輸出為第一電壓的源極電壓Vs至記憶胞區塊130。值得一提的,關於記憶胞的未被選取狀態及被選取狀態將於圖3進一步說明。First, the source voltage generator 110 makes the source voltage of the memory cell block the first voltage according to the selected state of a memory cell in each memory cell block (step S220). That is, when one memory cell in the memory cell block is selected, the source voltage generator 110 outputs the first voltage to the source terminals of all the memory cells in the memory cell block. For example, referring to FIG. 1, if the memory cell 131 in the memory cell block 130 is in the unselected state and the memory cell 132 is in the selected state, the source voltage generator 110 outputs the source voltage Vs to the first voltage. Memory cell block 130. It is worth mentioning that the unselected state and the selected state of the memory cell will be further illustrated in FIG. 3.

隨後,源極電壓產生器110依據每一記憶胞區塊中所有記憶胞為未被選取狀態,使記憶胞區塊的源極電壓為第二電壓(步驟S240)。特別是,第一電壓的絕對值小於第二電壓的絕對值。也就是說,當記憶胞區塊中所有記憶胞皆為未被選取狀態,源極電壓產生器110輸出絕對值大於第一電壓的第二電壓至所述記憶胞區塊中所有記憶胞的源極端。舉例來說,請再次參照圖1,若記憶胞區塊120中記憶胞121及記憶胞122皆為未被選取狀態,源極電壓產生器110輸出為第二電壓的源極電壓Vs至記憶胞區塊120。相同地,若記憶胞區塊140中記憶胞141及記憶胞142皆為未被選取狀態,源極電壓產生器110亦輸出為第二電壓的源極電壓Vs至記憶胞區塊140。Subsequently, the source voltage generator 110 sets the source voltage of the memory cell block to the second voltage according to the unselected state of all the memory cells in each memory cell block (step S240). In particular, the absolute value of the first voltage is smaller than the absolute value of the second voltage. That is, when all memory cells in the memory cell block are not selected, the source voltage generator 110 outputs a second voltage whose absolute value is greater than the first voltage to the source of all memory cells in the memory cell block. extreme. For example, referring to FIG. 1 again, if both the memory cell 121 and the memory cell 122 in the memory cell block 120 are not selected, the source voltage generator 110 outputs the source voltage Vs of the second voltage to the memory cell Block 120. Similarly, if both the memory cell 141 and the memory cell 142 in the memory cell block 140 are not selected, the source voltage generator 110 also outputs the source voltage Vs of the second voltage to the memory cell block 140.

在此,步驟S220與步驟S240可同時進行或互換,所述之步驟順序僅為本實施例之一實施方式,本發明不以此為限。Here, step S220 and step S240 can be performed at the same time or interchanged, and the sequence of steps described is only an implementation manner of this embodiment, and the present invention is not limited thereto.

圖3繪示本發明一實施例的記憶胞的示意圖。請參照圖3,記憶胞300包括選擇電晶體310及浮動閘極電晶體320,選擇電晶體310具有第一端N1、第二端N2及閘極端G1,浮動閘極電晶體320具有第三端N3、第四端N4及閘極端G2,浮動閘極電晶體320的第三端N3耦接選擇電晶體310的第二端N2,第四端N4耦接位元線BL。FIG. 3 is a schematic diagram of a memory cell according to an embodiment of the invention. 3, the memory cell 300 includes a select transistor 310 and a floating gate transistor 320. The select transistor 310 has a first terminal N1, a second terminal N2, and a gate terminal G1. The floating gate transistor 320 has a third terminal. N3, the fourth terminal N4 and the gate terminal G2, the third terminal N3 of the floating gate transistor 320 is coupled to the second terminal N2 of the selection transistor 310, and the fourth terminal N4 is coupled to the bit line BL.

在本實施例中,第一端N1接收源極電壓Vs,閘極端G1接收選擇訊號SEL,並且閘極端G2接收控制訊號CRL。當閘極端G1接收為電壓0的選擇訊號SEL,記憶胞300為未被選取狀態;相反地,當閘極端G1接收為電壓Vcc的選擇訊號SEL,記憶胞300為被選取狀態。值得注意的,記憶體裝置100中僅能有一個記憶胞為被選取狀態,其餘的記憶胞皆為未被選取狀態。In this embodiment, the first terminal N1 receives the source voltage Vs, the gate terminal G1 receives the selection signal SEL, and the gate terminal G2 receives the control signal CRL. When the gate terminal G1 receives the selection signal SEL of the voltage 0, the memory cell 300 is in the unselected state; on the contrary, when the gate terminal G1 receives the selection signal SEL of the voltage Vcc, the memory cell 300 is in the selected state. It is worth noting that only one memory cell in the memory device 100 can be in the selected state, and the remaining memory cells are all in the unselected state.

圖4繪示本發明一實施例的記憶體裝置的多個記憶胞區塊的示意圖。請參照圖4,圖4中多個記憶胞區塊類似於圖1中多個記憶胞區塊。兩者不同之處僅在於,圖4的每一記憶胞區塊具有至少兩個記憶胞,然而相同於圖1,為易於描述,本實施例的每一記憶胞區塊具有兩個記憶胞。4 is a schematic diagram of multiple memory cell blocks of a memory device according to an embodiment of the invention. Please refer to FIG. 4. The multiple memory cell blocks in FIG. 4 are similar to the multiple memory cell blocks in FIG. 1. The only difference between the two is that each memory cell block in FIG. 4 has at least two memory cells. However, the same as in FIG. 1, for ease of description, each memory cell block in this embodiment has two memory cells.

以下將詳細說明本實施例每一記憶胞區塊中記憶胞相互連接的架構。以記憶胞區塊130為例,記憶胞區塊130具有記憶胞131及記憶胞132,記憶胞131中選擇電晶體311的第一端N11耦接記憶胞132中選擇電晶體312的第一端N12,以共同接收源極電壓Vs。記憶胞131中浮動閘極電晶體321的第四端N41以及記憶胞132中浮動閘極電晶體322的第四端N42皆耦接位元線BL。記憶胞區塊120及記憶胞區塊140中記憶胞相互連接的架構相同於記憶胞區塊130中記憶胞相互連接的架構,在此便不多贅述。The following describes in detail the interconnection structure of memory cells in each memory cell block of this embodiment. Take the memory cell block 130 as an example. The memory cell block 130 has a memory cell 131 and a memory cell 132. The first end N11 of the select transistor 311 in the memory cell 131 is coupled to the first end of the select transistor 312 in the memory cell 132. N12 to jointly receive the source voltage Vs. The fourth terminal N41 of the floating gate transistor 321 in the memory cell 131 and the fourth terminal N42 of the floating gate transistor 322 in the memory cell 132 are both coupled to the bit line BL. The interconnection structure of the memory cells in the memory cell block 120 and the memory cell block 140 is the same as the interconnection structure of the memory cells in the memory cell block 130, which will not be repeated here.

在本實施例中,記憶胞132為被選取狀態,其餘的記憶胞皆為未被選取狀態。因此,在記憶胞區塊130中,記憶胞131中選擇電晶體311的閘極端G11接收為電壓0的選擇訊號,記憶胞132中選擇電晶體312的閘極端G12接收為電壓Vcc的選擇訊號,源極電壓產生器110輸出為電壓V1的源極電壓Vs至記憶胞區塊130。且在記憶胞區塊120及記憶胞區塊140中,記憶胞121、記憶胞122、記憶胞141及記憶胞142中選擇電晶體的閘極端皆接收為電壓0的選擇訊號,源極電壓產生器110輸出為電壓V2的源極電壓Vs至記憶胞區塊120及記憶胞區塊140。In this embodiment, the memory cell 132 is in the selected state, and the remaining memory cells are in the unselected state. Therefore, in the memory cell block 130, the gate terminal G11 of the selection transistor 311 in the memory cell 131 receives the selection signal of voltage 0, and the gate terminal G12 of the selection transistor 312 in the memory cell 132 receives the selection signal of the voltage Vcc. The source voltage generator 110 outputs the source voltage Vs as the voltage V1 to the memory cell block 130. And in the memory cell block 120 and the memory cell block 140, the gate terminals of the selection transistors in the memory cell 121, the memory cell 122, the memory cell 141, and the memory cell 142 all receive the selection signal of voltage 0, and the source voltage is generated The device 110 outputs the source voltage Vs as the voltage V2 to the memory cell block 120 and the memory cell block 140.

值得一提的,在本實施例中,記憶胞131中浮動閘極電晶體321的閘極端G21及記憶胞132中浮動閘極電晶體322的閘極端G22皆接收為電壓0的控制訊號。並且,記憶胞121、記憶胞122、記憶胞141及記憶胞142中浮動閘極電晶體的閘極端亦皆接收為電壓0的控制訊號。此外,在本實施例中,電壓V1的絕對值小於電壓V2的絕對值。It is worth mentioning that in this embodiment, the gate terminal G21 of the floating gate transistor 321 in the memory cell 131 and the gate terminal G22 of the floating gate transistor 322 in the memory cell 132 both receive the control signal of voltage 0. In addition, the gate terminals of the floating gate transistors in the memory cell 121, the memory cell 122, the memory cell 141, and the memory cell 142 also receive the control signal of the voltage 0. In addition, in this embodiment, the absolute value of the voltage V1 is smaller than the absolute value of the voltage V2.

在一實施中,電壓V1為0伏特,電壓V2大於0伏特,使得未被選取的記憶胞(記憶胞121、記憶胞122、記憶胞141及記憶胞142)的Vgs小於0伏特,並且強烈關閉未被選取的記憶胞(記憶胞121、記憶胞122、記憶胞141及記憶胞142)。因此,在進行記憶體裝置的資料讀寫操作時,可減少記憶體裝置中的關斷電流Ioff,以改善被選取記憶胞的開啟電流Ion被累積的未被選取記憶胞的關斷電流Ioff干擾的狀況,亦改善臨界電壓邊限惡化的情形,而提升記憶體裝置的讀寫正確性。In one implementation, the voltage V1 is 0 volts, and the voltage V2 is greater than 0 volts, so that the Vgs of the unselected memory cells (memory cell 121, memory cell 122, memory cell 141, and memory cell 142) are less than 0 volts and are strongly turned off Unselected memory cells (memory cell 121, memory cell 122, memory cell 141, and memory cell 142). Therefore, during data reading and writing operations of the memory device, the off current Ioff in the memory device can be reduced to improve the interference of the on current Ion of the selected memory cell by the accumulated off current Ioff of the unselected memory cell The situation also improves the deterioration of the threshold voltage margin, and improves the read and write accuracy of the memory device.

請再次參照圖1,在一實施例中,當每一記憶胞區塊具有至少兩個記憶胞,源極電壓產生器110包括邏輯運算電路111,邏輯運算電路111針對記憶胞區塊120、記憶胞區塊130及記憶胞區塊140進行一邏輯運算,以產生源極電壓Vs。Please refer to FIG. 1 again. In one embodiment, when each memory cell block has at least two memory cells, the source voltage generator 110 includes a logic operation circuit 111. The logic operation circuit 111 targets the memory cell block 120 and the memory cell. The cell block 130 and the memory cell block 140 perform a logic operation to generate the source voltage Vs.

圖5繪示本發明一實施例的邏輯運算電路的示意圖。請參照圖5,邏輯運算電路500包括多個反或閘及多個多工器。然而,在本實施中,僅以一個反或閘(反或閘510)及一個多工器(多工器520)為例。反或閘510耦接記憶胞區塊,多工器520耦接反或閘510。反或閘510接收每一記憶胞區塊中所有記憶胞的選擇訊號(在此以選擇訊號SEL1及選擇訊號SEL2為例),並輸出控制訊號CL至多工器520。多工器520依據控制訊號CL選擇輸出電壓V1或電壓V2至記憶胞區塊中所有記憶胞的源極端。FIG. 5 is a schematic diagram of a logic operation circuit according to an embodiment of the invention. Please refer to FIG. 5, the logic operation circuit 500 includes a plurality of NOR gates and a plurality of multiplexers. However, in this implementation, only one inverted OR gate (inverted OR gate 510) and one multiplexer (multiplexer 520) are taken as examples. The inverter gate 510 is coupled to the memory cell block, and the multiplexer 520 is coupled to the inverter gate 510. The inverter 510 receives the selection signals of all the memory cells in each memory cell block (here, the selection signal SEL1 and the selection signal SEL2 are taken as examples), and outputs the control signal CL to the multiplexer 520. The multiplexer 520 selects the output voltage V1 or the voltage V2 to the source terminals of all the memory cells in the memory cell block according to the control signal CL.

在本實施例中,邏輯運算可以為反或邏輯運算。然而,在另一實施例中,邏輯運算亦可為等效反或邏輯運算的邏輯運算,本發明並不加以限制。另,在本實施例中,電壓V1的絕對值小於電壓V2的絕對值。然而,在其他實施例中,邏輯運算為或邏輯運算時,電壓V1的絕對值可大於電壓V2的絕對值。此外,在本實施例中,多工器520可以是透過硬體描述語言(Hardware Description Language,HDL)或是其他任意本領域具通常知識者所熟知的數位電路的設計方式來進行設計,並且為本領域具有通常知識者所熟知的多工器。In this embodiment, the logical operation may be an inverse OR logical operation. However, in another embodiment, the logical operation may also be a logical operation equivalent to the inverse OR logical operation, and the present invention is not limited. In addition, in this embodiment, the absolute value of the voltage V1 is smaller than the absolute value of the voltage V2. However, in other embodiments, when the logic operation is an OR logic operation, the absolute value of the voltage V1 may be greater than the absolute value of the voltage V2. In addition, in this embodiment, the multiplexer 520 can be designed through a hardware description language (Hardware Description Language, HDL) or any other digital circuit design method known to those with ordinary knowledge in the art, and is A multiplexer known to those with ordinary knowledge in the art.

特別是,圖5的邏輯運算電路可運用在圖4的記憶體裝置的多個記憶胞區塊,以針對圖4中多個記憶胞區塊進行邏輯運算,以產生源極電壓Vs。In particular, the logic operation circuit of FIG. 5 can be applied to multiple memory cell blocks of the memory device of FIG. 4 to perform logic operations on the multiple memory cell blocks of FIG. 4 to generate the source voltage Vs.

值得一提的,本發明實施例的記憶體裝置可以為二維架構的快閃記憶體或為三維架構的快閃記憶體。以下請分別參照圖6至圖9,圖6及圖7繪示本發明一實施例的二維架構的記憶體裝置的示意圖。圖8及圖9繪示本發明一實施例的三維架構的記憶體裝置的示意圖。需特別注意,圖6至圖9繪示每一記憶胞區塊具有兩個記憶胞的記憶體裝置。It is worth mentioning that the memory device of the embodiment of the present invention may be a two-dimensional flash memory or a three-dimensional flash memory. Please refer to FIGS. 6 to 9 respectively. FIGS. 6 and 7 are schematic diagrams of a memory device with a two-dimensional architecture according to an embodiment of the present invention. 8 and 9 are schematic diagrams of a memory device with a three-dimensional architecture according to an embodiment of the present invention. It should be noted that FIGS. 6 to 9 illustrate a memory device with two memory cells per memory cell block.

在圖6中,記憶體裝置600為二維架構的快閃記憶體。記憶體裝置600具有字元線WL1至WL6、位元線BL1至BL10、選擇訊號線GSL1至GSL6以及源極線SL1至SL3。字元線WL1、選擇訊號線GSL1、源極線SL1、選擇訊號線GSL2及字元線WL2依序縱向排列。源極電壓產生器110用以產生源極電壓Vs以驅動多條源極線SL1至SL3。在圖6中,位元線BL1與字元線WL1、選擇訊號線GSL1及源極線SL1的交錯位置上,可設置記憶胞,以及位元線BL1與源極線SL1、選擇訊號線GSL2及字元線WL2的交錯位置上,可設置另一記憶胞,此兩個記憶胞即構成記憶體裝置600中的一個記憶胞區塊,並藉由同一條源極線SL1接收源極電壓Vs。In FIG. 6, the memory device 600 is a two-dimensional flash memory. The memory device 600 has word lines WL1 to WL6, bit lines BL1 to BL10, selection signal lines GSL1 to GSL6, and source lines SL1 to SL3. The word line WL1, the selection signal line GSL1, the source line SL1, the selection signal line GSL2, and the word line WL2 are vertically arranged in sequence. The source voltage generator 110 is used to generate a source voltage Vs to drive a plurality of source lines SL1 to SL3. In FIG. 6, at the interleaved positions of the bit line BL1 and the word line WL1, the selection signal line GSL1 and the source line SL1, memory cells, as well as the bit line BL1 and the source line SL1, the selection signal line GSL2 and At the interleaved position of the word line WL2, another memory cell can be provided. The two memory cells constitute a memory cell block in the memory device 600 and receive the source voltage Vs through the same source line SL1.

在本實施例中,記憶體裝置600具有多個記憶胞區塊,所述多個記憶胞區塊的結構皆如上所述,在此便不多贅述。此外,在本實施例中,字元線、位元線、選擇訊號線及源極線的數量並不以圖6的記憶體裝置600中字元線、位元線、選擇訊號線及源極線的數量為限。In this embodiment, the memory device 600 has a plurality of memory cell blocks, and the structures of the plurality of memory cell blocks are all as described above, and will not be repeated here. In addition, in this embodiment, the number of word lines, bit lines, select signal lines, and source lines is not as large as the number of word lines, bit lines, select signal lines, and source lines in the memory device 600 of FIG. 6 The number is limited.

圖7為記憶體裝置600的側面示意圖,亦可為記憶體裝置100的側面示意圖。在圖7中,配置多個N型的重摻雜區(N+)作為記憶胞121中電晶體、記憶胞122中電晶體、記憶胞131中電晶體、記憶胞132中電晶體、記憶胞141中電晶體及記憶胞142中電晶體的源極與汲極。並且,利用圖5的邏輯運算電路500針對記憶胞區塊120、記憶胞區塊130及記憶胞區塊140進行一邏輯運算,以產生源極電壓Vs。具體而言,反或閘710、反或閘720及反或閘730分別耦接記憶胞區塊120、記憶胞區塊130及記憶胞區塊140,多工器712、多工器722及多工器732分別耦接反或閘710、反或閘720及反或閘730。反或閘710接收記憶胞121的選擇訊號SEL11及記憶胞122的選擇訊號SEL12並輸出控制訊號CS1,接著,多工器712依據控制訊號CS1以選擇輸出電壓V1或電壓V2至記憶胞區塊120中記憶胞121及記憶胞122的源極端。相同地,反或閘720接收記憶胞131的選擇訊號SEL21及記憶胞132的選擇訊號SEL22並輸出控制訊號CS2,接著,多工器722依據控制訊號CS2以選擇輸出電壓V1或電壓V2至記憶胞區塊130中記憶胞131及記憶胞132的源極端。反或閘730接收記憶胞141的選擇訊號SEL31及記憶胞142的選擇訊號SEL32並輸出控制訊號CS3,接著,多工器732依據控制訊號CS3以選擇輸出電壓V1或電壓V2至記憶胞區塊140中記憶胞141及記憶胞142的源極端。FIG. 7 is a schematic side view of the memory device 600 and may also be a side view of the memory device 100. In FIG. 7, multiple N-type heavily doped regions (N+) are configured as the transistor in the memory cell 121, the transistor in the memory cell 122, the transistor in the memory cell 131, the transistor in the memory cell 132, and the memory cell 141. The source and drain of the transistor in the transistor and the memory cell 142. In addition, the logic operation circuit 500 of FIG. 5 is used to perform a logic operation on the memory cell block 120, the memory cell block 130, and the memory cell block 140 to generate the source voltage Vs. Specifically, the reverse OR gate 710, the reverse OR gate 720 and the reverse OR gate 730 are respectively coupled to the memory cell block 120, the memory cell block 130 and the memory cell block 140, the multiplexer 712, the multiplexer 722 and the multiplexer The worker 732 is respectively coupled to the reverse OR gate 710, the reverse OR gate 720 and the reverse OR gate 730. The inverter 710 receives the selection signal SEL11 of the memory cell 121 and the selection signal SEL12 of the memory cell 122 and outputs the control signal CS1. Then, the multiplexer 712 selects the output voltage V1 or the voltage V2 to the memory cell block 120 according to the control signal CS1. The source terminal of the middle memory cell 121 and the memory cell 122. Similarly, the inverter 720 receives the selection signal SEL21 of the memory cell 131 and the selection signal SEL22 of the memory cell 132 and outputs the control signal CS2. Then, the multiplexer 722 selects the output voltage V1 or the voltage V2 to the memory cell according to the control signal CS2. The source terminals of the memory cell 131 and the memory cell 132 in the block 130. The inverter 730 receives the selection signal SEL31 of the memory cell 141 and the selection signal SEL32 of the memory cell 142 and outputs the control signal CS3. Then, the multiplexer 732 selects the output voltage V1 or the voltage V2 to the memory cell block 140 according to the control signal CS3. The source terminal of the middle memory cell 141 and the memory cell 142.

在圖8中,記憶體裝置800為三維架構的快閃記憶體。記憶體裝置800具有字元線WL1至WL3、位元線BL1至BL5、多條選擇訊號線GSL(未示出)以及源極線SL1及SL2。源極電壓產生器110用以產生源極電壓Vs以驅動源極線SL1及SL2。相同於圖6,在圖8中,位元線與字元線、選擇訊號線及源極線的交錯位置上,可設置記憶胞。In FIG. 8, the memory device 800 is a flash memory with a three-dimensional structure. The memory device 800 has word lines WL1 to WL3, bit lines BL1 to BL5, multiple selection signal lines GSL (not shown), and source lines SL1 and SL2. The source voltage generator 110 is used to generate a source voltage Vs to drive the source lines SL1 and SL2. Similar to FIG. 6, in FIG. 8, memory cells can be arranged at the interleaved positions of the bit line and the word line, the selection signal line and the source line.

在本實施例中,基於三維架構,字元線WL1至WL3可分別依據不同高度層級來進行配置。各字元線WL1、WL2、WL3並以水平方向進行延伸。位元線BL1至BL5則可與字元線WL1至WL3正交的方式來進行配置。此外,在本實施例中,字元線、位元線、選擇訊號線及源極線的數量並不以圖8的記憶體裝置800中字元線、位元線、選擇訊號線及源極線的數量為限。In this embodiment, based on the three-dimensional architecture, the word lines WL1 to WL3 can be configured according to different height levels, respectively. The word lines WL1, WL2, and WL3 extend in the horizontal direction. The bit lines BL1 to BL5 can be arranged orthogonally to the word lines WL1 to WL3. In addition, in this embodiment, the number of word lines, bit lines, select signal lines, and source lines are not as large as the number of word lines, bit lines, select signal lines, and source lines in the memory device 800 of FIG. 8. The number is limited.

圖9為記憶體裝置800的側面示意圖。在圖9中,位元線BL1位於位元線BL2的前側,此外,配置多個N型的重摻雜區(N+)作為記憶胞中電晶體的源極。電晶體的汲極通過垂直通道耦合到位元線。並且,利用圖5的邏輯運算電路500針對多個記憶胞區塊進行一邏輯運算,以產生源極電壓Vs。由於所述邏輯運算類似於圖7,在此便不多贅述。FIG. 9 is a schematic side view of the memory device 800. In FIG. 9, the bit line BL1 is located on the front side of the bit line BL2. In addition, a plurality of N-type heavily doped regions (N+) are configured as the source of the transistor in the memory cell. The drain of the transistor is coupled to the bit line through a vertical channel. In addition, the logic operation circuit 500 of FIG. 5 is used to perform a logic operation on a plurality of memory cell blocks to generate the source voltage Vs. Since the logic operation is similar to that of FIG. 7, it will not be repeated here.

圖10繪示本發明一實施例在記憶體裝置進行資料讀寫操作時,改善臨界電壓邊限惡化情況的差異圖。請參照圖10,在本實施例中,記憶體裝置通過源極偏置方法來減少關閉電流loff。詳細來說,在記憶體裝置尺寸變大的情況下,臨界電壓Vt的範圍會由寬度W變為寬度W’。因此,本發明實施例在記憶胞中選擇電晶體的閘極電壓Vg等於0伏特,源極電壓Vs大於0伏特的條件下,由於Vgs小於0伏特,臨界電壓Vt可以向左移動以增大過驅動(over-drive),也就是使寬度Won及寬度Woff分別變為寬度Won’及寬度Woff’,為更高的開啟電流Ion保留更多的餘量,並且大大壓制了關斷電流Ioff,以改善被選取記憶胞的開啟電流Ion被累積的未被選取記憶胞的關斷電流Ioff干擾的狀況,同時改善因尺寸變大而導致臨界電壓邊限惡化的情形,提升記憶體裝置的讀寫正確性。FIG. 10 is a diagram showing the difference in improving the deterioration of the threshold voltage margin when the memory device performs data reading and writing operations according to an embodiment of the present invention. Referring to FIG. 10, in this embodiment, the memory device uses a source bias method to reduce the off current loff. In detail, when the size of the memory device becomes larger, the range of the threshold voltage Vt will change from the width W to the width W'. Therefore, the embodiment of the present invention selects the gate voltage Vg of the transistor in the memory cell to be equal to 0 volts, and the source voltage Vs is greater than 0 volts. Since Vgs is less than 0 volts, the threshold voltage Vt can be moved to the left to increase Over-drive, that is, to make the width Won and the width Woff become the width Won' and the width Woff' respectively, to reserve more margin for the higher turn-on current Ion, and greatly suppress the turn-off current Ioff to Improve the situation where the turn-on current Ion of the selected memory cell is interfered by the accumulated turn-off current Ioff of the unselected memory cell, and at the same time improve the situation where the threshold voltage margin deteriorates due to the increase in size, and improve the read and write accuracy of the memory device Sex.

綜上所述,本發明所提供的記憶體裝置及其操作方法藉由當記憶胞區塊中存在被選取狀態的記憶胞,選擇輸出第一電壓至所述記憶胞區塊中所有記憶胞的源極端;當記憶胞區塊中未存在被選取狀態的記憶胞,選擇輸出絕對值大於第一電壓的第二電壓至所述記憶胞區塊中所有記憶胞的源極端。如此一來,可壓制關閉電流的產生,以改善關斷電流干擾的狀況,並同時改善臨界電壓邊限惡化的情形,而提升記憶體裝置的讀寫正確性。In summary, the memory device and its operating method provided by the present invention select and output the first voltage to all memory cells in the memory cell block when there are memory cells in the selected state. Source terminal; when there is no memory cell in the selected state in the memory cell block, select and output a second voltage whose absolute value is greater than the first voltage to the source terminal of all memory cells in the memory cell block. In this way, the generation of the shutdown current can be suppressed to improve the interruption of the shutdown current, and at the same time improve the deterioration of the threshold voltage margin, and improve the accuracy of reading and writing of the memory device.

雖然本發明已以實施例揭露如上,然其並非用以限定本發明,任何所屬技術領域中具有通常知識者,在不脫離本發明的精神和範圍內,當可作些許的更動與潤飾,故本發明的保護範圍當視後附的申請專利範圍所界定者為準。Although the present invention has been disclosed in the above embodiments, it is not intended to limit the present invention. Anyone with ordinary knowledge in the technical field can make some changes and modifications without departing from the spirit and scope of the present invention. The scope of protection of the present invention shall be determined by the scope of the attached patent application.

100、600、800:記憶體裝置100, 600, 800: memory device

110:源極電壓產生器110: Source voltage generator

111、500:邏輯運算電路111, 500: logic operation circuit

120、130、140:記憶胞區塊120, 130, 140: memory cell block

121、122、131、132、141、142、300:記憶胞121, 122, 131, 132, 141, 142, 300: memory cells

200:操作方法200: How to operate

310、311、312:選擇電晶體310, 311, 312: select transistors

320、321、322:浮動閘極電晶體320, 321, 322: floating gate transistor

510、710、720、730:反或閘510, 710, 720, 730: reverse or gate

520、712、722、732:多工器520, 712, 722, 732: multiplexer

BL1、BL2、BL3、BL4、BL5、BL6、BL7、BL8、BL9、BL10:位元線BL1, BL2, BL3, BL4, BL5, BL6, BL7, BL8, BL9, BL10: bit lines

CRL、CS1、CS2、CS3:控制訊號CRL, CS1, CS2, CS3: control signal

G1、G2、G11、G12、G21、G22:閘極端G1, G2, G11, G12, G21, G22: gate terminal

GSL1、GSL2、GSL3、GSL4、GSL5、GSL6:選擇訊號線GSL1, GSL2, GSL3, GSL4, GSL5, GSL6: select signal line

Ioff:關斷電流Ioff: shutdown current

Ion:開啟電流Ion: Turn on current

N1、N11、N12:第一端N1, N11, N12: first end

N2:第二端N2: second end

N3:第三端N3: third end

N4、N41、N42:第四端N4, N41, N42: the fourth end

S220、S240:步驟S220, S240: steps

SEL、SEL1、SEL2、SEL11、SEL12、SEL21、SEL22、SEL31、SEL32:選擇訊號SEL, SEL1, SEL2, SEL11, SEL12, SEL21, SEL22, SEL31, SEL32: select signal

SL1、SL2、SL3:源極線SL1, SL2, SL3: source line

V1、V2、Vcc:電壓V1, V2, Vcc: voltage

Vg:閘極電壓Vg: Gate voltage

Vs:源極電壓Vs: source voltage

Vt:臨界電壓Vt: critical voltage

W、W’、Woff、Woff’、Won、Won’:寬度W, W’, Woff, Woff’, Won, Won’: width

WL1、WL2、WL3、WL4、WL5、WL6:字元線WL1, WL2, WL3, WL4, WL5, WL6: character lines

圖1繪示本發明一實施例的記憶體裝置的示意圖。 圖2繪示本發明一實施例的記憶體裝置的操作方法的詳細流程圖。 圖3繪示本發明一實施例的記憶胞的示意圖。 圖4繪示本發明一實施例的記憶體裝置的多個記憶胞區塊的示意圖。 圖5繪示本發明一實施例的邏輯運算電路的示意圖。 圖6及圖7繪示本發明一實施例的二維架構的記憶體裝置的示意圖。 圖8及圖9繪示本發明一實施例的三維架構的記憶體裝置的示意圖。 圖10繪示本發明一實施例在記憶體裝置進行資料讀寫操作時,改善臨界電壓邊限惡化情況的差異圖。 FIG. 1 is a schematic diagram of a memory device according to an embodiment of the invention. FIG. 2 shows a detailed flowchart of the operation method of the memory device according to an embodiment of the invention. FIG. 3 is a schematic diagram of a memory cell according to an embodiment of the invention. 4 is a schematic diagram of multiple memory cell blocks of a memory device according to an embodiment of the invention. FIG. 5 is a schematic diagram of a logic operation circuit according to an embodiment of the invention. 6 and 7 are schematic diagrams of a memory device with a two-dimensional structure according to an embodiment of the present invention. 8 and 9 are schematic diagrams of a memory device with a three-dimensional architecture according to an embodiment of the present invention. FIG. 10 is a diagram showing the difference in improving the deterioration of the threshold voltage margin when the memory device performs data reading and writing operations according to an embodiment of the present invention.

200:操作方法 200: How to operate

S220、S240:步驟 S220, S240: steps

Claims (8)

一種記憶體裝置,包括:多個記憶胞區塊,每一記憶胞區塊具有至少一個記憶胞;以及一源極電壓產生器,所述源極電壓產生器耦接所述多個記憶胞區塊,用以:依據每一所述記憶胞區塊中一記憶胞為被選取狀態,使所述記憶胞區塊的一源極電壓為一第一電壓,依據每一所述記憶胞區塊中所有記憶胞為未被選取狀態,使所述記憶胞區塊的所述源極電壓為一第二電壓,其中,所述第一電壓的絕對值小於所述第二電壓的絕對值,其中每一所述記憶胞區塊具有至少兩個記憶胞,所述源極電壓產生器包括一邏輯運算電路,其中該邏輯運算電路包括:多個反或閘,所述多個反或閘分別耦接所述多個記憶胞區塊,所述多個反或閘分別接收所述多個記憶胞區塊中所述至少兩個記憶胞的選擇訊號,並分別輸出多個控制訊號;以及多個多工器,分別耦接所述多個反或閘,所述多個多工器分別依據所述多個控制訊號選擇輸出所述第一電壓或所述第二電壓至所述多個記憶胞區塊中所述至少兩個記憶胞的源極端。 A memory device includes: a plurality of memory cell blocks, each memory cell block has at least one memory cell; and a source voltage generator coupled to the plurality of memory cell regions Block for: making a source voltage of the memory cell block a first voltage according to a memory cell in each of the memory cell blocks as a selected state, according to each memory cell block All memory cells in the memory cell are not selected, so that the source voltage of the memory cell block is a second voltage, wherein the absolute value of the first voltage is smaller than the absolute value of the second voltage, wherein Each of the memory cell blocks has at least two memory cells, and the source voltage generator includes a logic operation circuit, wherein the logic operation circuit includes a plurality of inverted OR gates, and the plurality of inverted OR gates are respectively coupled Connected to the plurality of memory cell blocks, the plurality of inverters or gates respectively receive selection signals of the at least two memory cells in the plurality of memory cell blocks, and respectively output a plurality of control signals; and Multiplexers are respectively coupled to the plurality of inverters or gates, and the plurality of multiplexers respectively select and output the first voltage or the second voltage to the plurality of memory cells according to the plurality of control signals The source terminals of the at least two memory cells in the block. 如申請專利範圍第1項所述的記憶體裝置,其中所述邏輯運算電路針對所述多個記憶胞區塊進行一邏輯運算,以產生所 述源極電壓。 The memory device according to claim 1, wherein the logic operation circuit performs a logic operation on the plurality of memory cell blocks to generate all The source voltage. 如申請專利範圍第2項所述的記憶體裝置,其中該邏輯運算為反或邏輯運算。 As for the memory device described in item 2 of the scope of patent application, the logical operation is an inverse OR logical operation. 如申請專利範圍第2項所述的記憶體裝置,其中所述至少兩個記憶胞各自包括:一選擇電晶體,具有一第一端、一第二端及一第一閘極端,所述第一端接收所述源極電壓,所述第一閘極端接收所述選擇訊號;以及一浮動閘極電晶體,具有一第三端、一第四端及一第二閘極端,所述第三端耦接所述第二端,所述第四端耦接一位元線,所述第二閘極端接收一控制訊號。 The memory device according to claim 2, wherein each of the at least two memory cells includes: a select transistor having a first end, a second end and a first gate terminal, and the first One end receives the source voltage, the first gate terminal receives the selection signal; and a floating gate transistor having a third terminal, a fourth terminal and a second gate terminal, the third The terminal is coupled to the second terminal, the fourth terminal is coupled to a bit line, and the second gate terminal receives a control signal. 如申請專利範圍第4項所述的記憶體裝置,其中每一記憶胞區塊具有第一記憶胞及第二記憶胞,其中所述第一記憶胞中所述選擇電晶體的所述第一端耦接所述第二記憶胞中所述選擇電晶體的所述第一端,以共同接收所述源極電壓,其中所述第一記憶胞中所述浮動閘極電晶體的所述第四端以及所述第二記憶胞中所述浮動閘極電晶體的所述第四端皆耦接所述位元線。 The memory device according to claim 4, wherein each memory cell block has a first memory cell and a second memory cell, wherein the first memory cell of the selection transistor in the first memory cell Terminal is coupled to the first terminal of the selection transistor in the second memory cell to jointly receive the source voltage, wherein the first terminal of the floating gate transistor in the first memory cell Both the four terminals and the fourth terminal of the floating gate transistor in the second memory cell are coupled to the bit line. 如申請專利範圍第1項所述的記憶體裝置,其中所述記憶體裝置為二維架構的快閃記憶體或為三維架構的快閃記憶體。 The memory device according to the first item of the scope of patent application, wherein the memory device is a two-dimensional flash memory or a three-dimensional flash memory. 一種記憶體裝置的操作方法,包括: 提供一源極電壓產生器以依據多個記憶胞區塊中每一記憶胞區塊中一記憶胞為被選取狀態,使所述記憶胞區塊的一源極電壓為一第一電壓;以及依據每一所述記憶胞區塊中所有記憶胞為未被選取狀態,使所述記憶胞區塊的所述源極電壓為一第二電壓,其中,所述第一電壓的絕對值小於所述第二電壓的絕對值,其中每一所述記憶胞區塊具有至少兩個記憶胞,且提供所述源極電壓產生器的步驟更包括提供一邏輯運算電路,其中提供所述邏輯運算電路的步驟更包括,提供多個反或閘以分別接收所述多個記憶胞區塊中所述至少兩個記憶胞的閘極電壓,並分別輸出多個控制訊號;以及提供多個多工器以分別依據所述多個控制訊號選擇輸出所述第一電壓或所述第二電壓至所述多個記憶胞區塊中所述至少兩個記憶胞的源極端。 An operating method of a memory device includes: Providing a source voltage generator to make a source voltage of the memory cell block a first voltage based on a memory cell in each memory cell block of the plurality of memory cell blocks being selected; and According to the unselected state of all the memory cells in each of the memory cell blocks, the source voltage of the memory cell block is a second voltage, wherein the absolute value of the first voltage is less than the For the absolute value of the second voltage, each of the memory cell blocks has at least two memory cells, and the step of providing the source voltage generator further includes providing a logic operation circuit, wherein the logic operation circuit is provided The steps further include providing a plurality of inverters to respectively receive the gate voltages of the at least two memory cells in the plurality of memory cell blocks, and respectively output a plurality of control signals; and providing a plurality of multiplexers To selectively output the first voltage or the second voltage to the source terminals of the at least two memory cells in the plurality of memory cell blocks respectively according to the plurality of control signals. 如申請專利範圍第7項所述的操作方法,其中提供所述邏輯運算電路的步驟更包括,提供所述邏輯運算電路以針對所述多個記憶胞區塊進行一邏輯運算,以產生所述源極電壓。 According to the operation method described in claim 7, wherein the step of providing the logic operation circuit further includes providing the logic operation circuit to perform a logic operation on the plurality of memory cell blocks to generate the Source voltage.
TW108123706A 2019-07-05 2019-07-05 Memory device and operating method thereof TWI711044B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
TW108123706A TWI711044B (en) 2019-07-05 2019-07-05 Memory device and operating method thereof

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
TW108123706A TWI711044B (en) 2019-07-05 2019-07-05 Memory device and operating method thereof

Publications (2)

Publication Number Publication Date
TWI711044B true TWI711044B (en) 2020-11-21
TW202103172A TW202103172A (en) 2021-01-16

Family

ID=74202484

Family Applications (1)

Application Number Title Priority Date Filing Date
TW108123706A TWI711044B (en) 2019-07-05 2019-07-05 Memory device and operating method thereof

Country Status (1)

Country Link
TW (1) TWI711044B (en)

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5581503A (en) * 1992-03-17 1996-12-03 Hitachi, Ltd. Data line disturbance free memory block divided flash memory and microcomputer having flash memory therein
US5978278A (en) * 1997-11-24 1999-11-02 Aplus Integrated Circuits, Inc. Flash memory having low threshold voltage distribution
US20080239810A1 (en) * 2007-03-29 2008-10-02 Hynix Semiconductor Inc. Cell array of semiconductor memory device and method of driving the same
US9711235B2 (en) * 2015-10-23 2017-07-18 Samsung Electronics Co., Ltd. Nonvolatile memory device, storage device having the same, operating method thereof
US9847137B2 (en) * 2013-03-12 2017-12-19 Cypress Semiconductor Corporation Method to reduce program disturbs in non-volatile memory cells

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5581503A (en) * 1992-03-17 1996-12-03 Hitachi, Ltd. Data line disturbance free memory block divided flash memory and microcomputer having flash memory therein
US5978278A (en) * 1997-11-24 1999-11-02 Aplus Integrated Circuits, Inc. Flash memory having low threshold voltage distribution
US20080239810A1 (en) * 2007-03-29 2008-10-02 Hynix Semiconductor Inc. Cell array of semiconductor memory device and method of driving the same
US9847137B2 (en) * 2013-03-12 2017-12-19 Cypress Semiconductor Corporation Method to reduce program disturbs in non-volatile memory cells
US9711235B2 (en) * 2015-10-23 2017-07-18 Samsung Electronics Co., Ltd. Nonvolatile memory device, storage device having the same, operating method thereof

Also Published As

Publication number Publication date
TW202103172A (en) 2021-01-16

Similar Documents

Publication Publication Date Title
US9196367B2 (en) Non-volatile memory apparatus and erasing method thereof
US9042177B2 (en) Semiconductor device and method of operating the same
KR101384316B1 (en) Semiconductor memory devices
KR101370465B1 (en) Semiconductor memory device
US9842653B2 (en) Semiconductor memory device and operating method of biasing memory blocks
US9449691B2 (en) Memory device including memory blocks and decoders to output memory block selection signals
US10607701B2 (en) Semiconductor storage device
US8644081B2 (en) Flash memory device and programming method thereof
US10497448B2 (en) Semiconductor memory device
US7616486B2 (en) Cell array of semiconductor memory device and method of driving the same
TWI711044B (en) Memory device and operating method thereof
US9520199B2 (en) Memory device and reading method thereof
JP2013161512A (en) Nonvolatile semiconductor memory device
US8441854B2 (en) Nonvolatile memory apparatus capable of reducing current consumption and related driving method
US10950290B2 (en) Memory device and operating method thereof that reduce off current to reduce errors in reading and writing data which have plurality of memory cell blocks and a source voltage generator
KR100833422B1 (en) Circuit of page buffer for memory device
US20180081542A1 (en) Memory system
KR20150048426A (en) Semiconductor system and operating method thereof
US9747989B1 (en) Memory device and control method thereof
KR20040085616A (en) Semiconductor memory device
JP2016012661A (en) Semiconductor memory device
US20240096413A1 (en) Semiconductor memory device
US20230268012A1 (en) Semiconductor memory device
TWI463497B (en) Memory access method and flash memory using the same
US9275739B2 (en) Semiconductor memory device, reading method, and programming method