TWI488246B - Method for integrating testing resources and ic testing - Google Patents
Method for integrating testing resources and ic testing Download PDFInfo
- Publication number
- TWI488246B TWI488246B TW101138728A TW101138728A TWI488246B TW I488246 B TWI488246 B TW I488246B TW 101138728 A TW101138728 A TW 101138728A TW 101138728 A TW101138728 A TW 101138728A TW I488246 B TWI488246 B TW I488246B
- Authority
- TW
- Taiwan
- Prior art keywords
- test
- wafer
- resource
- basic
- component
- Prior art date
Links
Landscapes
- Testing Or Measuring Of Semiconductors Or The Like (AREA)
- Tests Of Electronic Circuits (AREA)
Description
本發明是有關於一種用於半導體製程的晶片測試方法,且特別是有關於一種具備資源整合功能,據以提昇晶片測試效率的晶片測試方法。The present invention relates to a wafer test method for a semiconductor process, and more particularly to a wafer test method having a resource integration function for improving wafer test efficiency.
積體電路(Integrated Circuit,IC)工業基本上是由積體電路設計、晶圓製造、晶圓測試與晶圓封裝四大主幹體系所組成之高科技產業。一般積體電路在製造完成之後,都必須經過一連串的測試,以確保下線量產的晶片能符合應用目標的需求,並且可藉由這些測試結果來修正積體電路的製程。除此之外,於晶片製造完成之後,通常都會進行許多晶片測試步驟。若經過測試後發現晶片上的線路出現瑕疵或不符合要求時,通常會再進行一雷射修補(Repair)製程,以修補晶片之缺陷。積體電路晶片的半導體測試,在半導體製程的不同階段都是必要的。每一個IC晶片在晶圓與封裝型態都必須接受測試以確保其電性功能。測試產品的需求來自以下兩個因素:晶片的新設計與單位產量的提高。隨著晶片功能的加強與複雜化,高速與精確的測試需求也就更加重要。The Integrated Circuit (IC) industry is basically a high-tech industry consisting of four major systems: integrated circuit design, wafer fabrication, wafer testing and wafer packaging. After the manufacturing process is completed, a series of tests must be performed to ensure that the off-line production of the wafer can meet the requirements of the application target, and the process of the integrated circuit can be corrected by these test results. In addition, many wafer testing steps are typically performed after wafer fabrication is complete. If after testing, it is found that the line on the wafer is defective or does not meet the requirements, a laser repair process is usually performed to repair the defects of the wafer. Semiconductor testing of integrated circuit chips is necessary at different stages of the semiconductor process. Each IC wafer must be tested in both wafer and package form to ensure its electrical function. The demand for test products comes from two factors: the new design of the wafer and the increase in unit yield. As wafer functions become more complex and complex, high-speed and precise test requirements are even more important.
晶片測試之參數測試(Parametric Test)可分為晶圓規格(Wafer spec)、測試規格(Test spec)與界限規格(Limit spec)三部份。在晶圓規格中將電路製成一測試晶片模組以用來驗證電路之正確性,然後再撰寫一測試程式供測試規格時 檢驗此測試晶片電路之正確性,最後輸出之測試數據即可作為供給界限規格之參數以大量製造晶圓。晶圓接受度測試(Wafer Acceptance Testing,WAT)即是一種驗證晶片上電路之正確性的測試方法,其目的為找出晶圓上線路之瑕疵與錯誤並加以更正,以確保所生產之晶圓的品質。在晶圓接受度測試中所使用的儀器,本身已經有一套主程式來負責測試晶圓上之元件的各種特性,其測試方式為在晶圓上欲量測的晶粒(Die)周圍,提供多個測試鍵(Testing key),這些測試鍵形成在晶粒之間的切割道(Scribe line)上,以接觸墊(Pad)電性連接外部。然後,選擇一模組(Module)的測試鍵,分別用以量測不同的晶片特性與讀取訊號,例如臨界電壓VTH(threshold voltage)或是飽和電流IDSAT(saturation current)等。接著,操作者或是測試人員必須撰寫連結主程式與資料庫的連結程式。由操作者或是測試人員開始撰寫程式,操作者必須了解與熟悉程式語言與各種參數所代表的意義。最後,再利用人機介面的控制方式,來控制在測試鍵上所需加上的電壓,並讀出所欲量測的電流訊號。The Parametric Test for wafer testing can be divided into three parts: Wafer spec, Test spec and Limit spec. In the wafer specification, the circuit is fabricated into a test wafer module to verify the correctness of the circuit, and then a test program is written for testing specifications. Verify the correctness of the test chip circuit, and finally output the test data as a parameter to the supply limit specification to mass-produce the wafer. Wafer Acceptance Testing (WAT) is a test method for verifying the correctness of circuits on a wafer. The purpose is to find out the defects and corrections on the wafers to ensure the wafers produced. Quality. The instrument used in the wafer acceptance test already has a main program to test the various characteristics of the components on the wafer, which is measured around the die to be measured on the wafer. A plurality of test keys are formed on the Scribe line between the dies, and the contact pads (Pad) are electrically connected to the outside. Then, a module test button is selected to measure different wafer characteristics and read signals, such as threshold voltage VTH (threshold voltage) or saturation current IDSAT (saturation current). Then, the operator or tester must write a link program that links the main program to the database. The programmer or tester begins to write the program, and the operator must understand and be familiar with the meaning of the programming language and various parameters. Finally, the control mode of the human-machine interface is used to control the voltage to be applied on the test button, and the current signal to be measured is read.
然而,在參數測試中的各項規格之間並無相互關聯性,當測試晶片或程式有錯誤時,無法藉由測試晶片與程式之合作以快速找出問題。測試人員會在測試晶片送交機台測試其電路之正確性時,才撰寫測試程式以供測試晶片測試。當測試晶片在送交機台測試時往往只能藉由量測之電流訊號發現晶片之電路可能有問題,而不能找出此問題點之所在。例如,測試人員在耗費數天的時間撰寫連結主 程式與資料庫的連結程式後並不能保證測試程式之演算法完全無誤,若使用錯誤之測試程式驗證測試晶片,則必然會得到非預期的測試結果。又例如,測試人員經常在費時檢查測試程式之演算法又無法找出問題所在後,轉而檢查測試晶片之測試元件與接腳資訊,而發現問題發生在缺少部分晶片元件或是測試程式的晶片接腳資訊等參數輸入錯誤。However, there is no correlation between the specifications in the parametric test. When the test chip or program is wrong, it is impossible to quickly find the problem by testing the cooperation between the chip and the program. The tester will write a test program for testing the wafer test when the test wafer is sent to the machine to test the correctness of the circuit. When the test chip is sent to the machine for testing, it is often only possible to find out that the circuit of the chip may have a problem by measuring the current signal, and it is impossible to find out the problem. For example, testers spend a few days writing a link master The connection between the program and the database does not guarantee that the test program is completely correct. If the test chip is verified by the wrong test program, unintended test results will be obtained. For example, testers often check the test program's algorithm after time-consuming, and then can not find the problem, and then check the test chip and pin information of the test chip, and find that the problem occurs in the wafer missing part of the chip component or test program. Parameter input such as pin information is incorrect.
此外,測試人員在撰寫測試程式時亦必須預先指定好需要的測試資源,如此一來可能會產生資源分配不當而造成無法測試的情況產生。上述情況都將對晶片測試的效率造成相當大的影響,往往會增加晶片測試所需要的時間與成本。In addition, the tester must pre-designate the required test resources when writing the test program, which may result in improper resource allocation and untestable conditions. All of the above will have a considerable impact on the efficiency of wafer testing, often increasing the time and cost of wafer testing.
有鑑於此,本發明提供一種資源整合及晶片測試方法,除了透過基本元件組來建立測試晶片及測試程式,以提昇晶片測試的效率,同時更能根據晶片測試所需要的測試資源及通道進行分配,據以達到有效運用測試資源及通道之目的。In view of the above, the present invention provides a resource integration and wafer testing method, in addition to establishing a test chip and a test program through a basic component group to improve the efficiency of the wafer test, and at the same time, according to the test resources and channels required for the wafer test. According to the purpose of effectively using test resources and channels.
本發明提出一種資源整合及晶片測試方法,此方法包括下列步驟:首先,提供具有多個基本元件的基本元件組,其中每個基本元件具有基本參數表。接著,利用此基本元件組建立測試晶片,在此測試晶片中包括多個測試元件,且每個測試元件分別對應至基本元件。並根據測試元件及 每個測試元件對應之基本元件的基本參數表,建立用以測試測試晶片的測試程式。依據此測試程式判斷每個測試元件所需要之測試資源,再根據測試資源配置規則取得上述測試資源,若能取得需要之所有測試資源,則根據測試通道配置規則連結每個測試資源所需要之測試通道。若能取得上述測試通道,利用測試資源及測試通道以測試程式對測試晶片進行電路特性測試。The present invention provides a resource integration and wafer testing method. The method includes the following steps: First, a basic component group having a plurality of basic components, wherein each basic component has a basic parameter table, is provided. Next, a test wafer is created using this basic component set, in which a plurality of test components are included in the test wafer, and each test component corresponds to a basic component. And based on the test components and Each test component corresponds to a basic parameter table of the basic component, and a test program for testing the test wafer is established. According to the test program, the test resources required for each test component are determined, and the test resources are obtained according to the test resource configuration rules. If all the test resources required are obtained, the test required for each test resource is linked according to the test channel configuration rule. aisle. If the above test channel can be obtained, the test component is tested for circuit characteristics by using the test resource and the test channel.
在本發明之一實施例中,上述之基本參數表記錄了基本元件之物理參數及接腳資訊。In an embodiment of the invention, the basic parameter table records physical parameters and pin information of the basic components.
在本發明之一實施例中,在根據測試元件及每個測試元件對應之基本元件的基本參數表,建立用以測試測試晶片的測試程式後,更包括判斷測試晶片之每個測試元件是否與建立此測試程式所用之測試元件相同,若兩者不同則停止此資源整合及晶片測試方法並產生警示訊號。In an embodiment of the present invention, after the test program for testing the test wafer is established according to the test component and the basic parameter table of the basic component corresponding to each test component, it further includes determining whether each test component of the test wafer is The test components used to build this test program are the same. If they are different, the resource integration and wafer test methods are stopped and a warning signal is generated.
在本發明之一實施例中,其中判斷此測試晶片之每個測試元件是否與建立此測試程式所用之測試元件相同,更包括判斷此測試晶片之每個測試元件的類別與設定值是否與建立此測試程式時所用的每個測試元件的類別及設定值相同。若兩者相同則判斷此測試晶片之每個測試元件與建立測試程式所用之測試元件相同。In an embodiment of the invention, it is determined whether each test component of the test chip is the same as the test component used to establish the test program, and further includes determining whether a category and a set value of each test component of the test chip are established. The type and setting of each test component used in this test program are the same. If the two are the same, it is judged that each test component of the test chip is the same as the test component used to establish the test program.
在本發明之一實施例中,在根據測試元件及每個測試元件對應之基本元件的基本參數表,建立用以測試此測試晶片的測試程式後,更包括根據基本參數表以取得每個測試元件所對應之類別的設定參數及設定值。接著,根據此 設定參數及設定值來設定測試程式,據以判斷此測試程式之測試對象所分別對應之設定參數與設定值是否符合測試晶片所用之測試元件對應之類別的設定參數及設定值。若兩者不同則停止此資源整合及晶片測試方法並產生警示訊號;若兩者相同則利用測試資源及測試通道進行電路特性測試。In an embodiment of the present invention, after the test program for testing the test chip is established according to the basic parameter table of the test component and the basic component corresponding to each test component, the test is further performed according to the basic parameter table to obtain each test. The setting parameters and setting values of the category corresponding to the component. Then, according to this The parameter and the set value are set to set the test program, and it is determined whether the set parameter and the set value corresponding to the test object of the test program meet the set parameter and the set value of the type corresponding to the test component used for the test chip. If the two are different, the resource integration and the wafer test method are stopped and a warning signal is generated; if the two are the same, the test resource and the test channel are used for the circuit characteristic test.
在本發明之一實施例中,其中測試資源配置規則包括在每個測試元件對應之類別中,選取等級最低之測試資源。In an embodiment of the invention, the test resource configuration rule includes selecting the test resource with the lowest rank among the categories corresponding to each test component.
在本發明之一實施例中,其中測試資源配置規則包括連結符合測試資源之需求但等級最低之測試通道。In an embodiment of the invention, the test resource configuration rule includes a test channel that meets the requirements of the test resource but has the lowest rank.
在本發明之一實施例中,其中在根據測試資源配置規則取得上述測試資源之後,更包括若無法取得需要之所有測試資源,則停止此資源整合及晶片測試方法並產生警示訊號。In an embodiment of the present invention, after obtaining the test resource according to the test resource configuration rule, the method further includes stopping the resource integration and the chip test method and generating a warning signal if all the test resources are not available.
在本發明之一實施例中,其中在根據測試通道配置規則連結每個測試資源所需要之測試通道之後,更包括若無法取得需要之所有測試通道,則停止此資源整合及晶片測試方法並產生警示訊號。In an embodiment of the present invention, after the test channel required for linking each test resource according to the test channel configuration rule, and further including if all the test channels required are not obtained, the resource integration and the wafer test method are stopped and generated. Warning signal.
在本發明之一實施例中,其中基本元件為電子元件。In an embodiment of the invention, wherein the basic element is an electronic component.
在本發明之一實施例中,其中基本元件包括由多個電子元件所組成的功能性電路。In an embodiment of the invention, wherein the base element comprises a functional circuit comprised of a plurality of electronic components.
本發明是利用基本元件組來建立測試晶片及測試程式,據此在兩者之間建立一定的關聯性,進而提高晶片測試的可信度及效率。除此之外,本發明亦依據測試程式先 判斷出晶片測試所需要的測試資源及測試通道,並依據測試資源及通道的類別加以分配,據以達到資源分配最佳化之目的。The invention utilizes a basic component group to establish a test wafer and a test program, thereby establishing a certain correlation between the two, thereby improving the reliability and efficiency of the wafer test. In addition, the present invention is also based on a test program. The test resources and test channels required for the wafer test are judged and allocated according to the test resources and the types of channels, so as to optimize the resource allocation.
為讓本發明之上述特徵和優點能更明顯易懂,下文特舉較佳實施例,並配合所附圖式,作詳細說明如下。The above described features and advantages of the present invention will be more apparent from the following description.
一般來說,在晶片測試時若能建立測試晶片與測試程式之間的關連性,勢必能節省在晶片測試流程發生錯誤時所需要的除錯時間。此外,若是能有效地管理測試資源,僅分配需要的測試資源以供晶片測試使用,將可減少不必要的資源浪費。本發明便是基於上述觀點進而提出的一種能提昇晶片測試效率,並有效運用測試資源的資源整合及晶片測試方法。為了使本發明之內容更為明瞭,以下特舉實施例作為本發明確實能夠據以實施的範例。In general, if the relationship between the test chip and the test program can be established during wafer testing, it will inevitably save the debugging time required in the event of an error in the wafer test process. In addition, if the test resources can be effectively managed and only the required test resources are allocated for wafer testing, unnecessary resource waste will be reduced. The invention is based on the above viewpoint and further provides a resource integration and wafer testing method capable of improving wafer testing efficiency and effectively using test resources. In order to clarify the content of the present invention, the following specific examples are given as examples in which the present invention can be implemented.
圖1是依照本發明之一較佳實施例所繪示之資源整合及晶片測試方法之流程圖。請參閱圖1,首先如步驟100所示,提供包括了多個基本元件的基本元件組。在本實施例中,基本元件例如是一個構成晶片或元件的最小電子元件、由多個電子元件所組成且具有基礎功能的功能性電路(例如邏輯閘、放大器、正反器或加法器)等等,在此並不限制其範圍。1 is a flow chart of a resource integration and wafer testing method in accordance with a preferred embodiment of the present invention. Referring to FIG. 1, first, as shown in step 100, a basic component group including a plurality of basic components is provided. In this embodiment, the basic element is, for example, a minimum electronic component constituting a wafer or component, a functional circuit composed of a plurality of electronic components and having a basic function (for example, a logic gate, an amplifier, a flip-flop or an adder), and the like. Etc., the scope is not limited herein.
基本元件組中的每個基本元件都具有一個基本參數表。在基本參數表中記錄了足以辨識與代表此基本元件的相關資訊,好比像是基本元件的類別、物理參數,以及接腳資訊等等。其中,物理參數包括基本元件的長寬比、基本元件的驅動電壓,或是基本元件的接腳資訊等等。其中,接腳資訊記錄了基本元件所使用之各個接腳的個數或編號。圖2是依照本發明之一較佳實施例所繪示之基本參數表的示意圖。請參閱圖2,在本實施例中,對應基本參數表200的基本元件其類別為CMOS,且基本元件的長寬比、驅動電壓,以及接腳資訊等資訊均記錄在基本參數表200中。Each of the basic components in the basic component group has a basic parameter list. Information about enough to identify and represent this basic component is recorded in the basic parameter table, such as the category of the basic component, physical parameters, and pin information. Among them, the physical parameters include the aspect ratio of the basic component, the driving voltage of the basic component, or the pin information of the basic component. Among them, the pin information records the number or number of each pin used by the basic component. 2 is a schematic diagram of a basic parameter table in accordance with a preferred embodiment of the present invention. Referring to FIG. 2, in the present embodiment, the basic components corresponding to the basic parameter table 200 are of the CMOS type, and information such as the aspect ratio of the basic components, the driving voltage, and the pin information are recorded in the basic parameter table 200.
接下來如步驟110所示,利用基本元件組來建立測試晶片。在本實施例中,測試晶片包括了多個測試元件,且每個測試元件可分別對應至基本元件組中的基本元件。也就是說,測試元件可以是一個以上之基本元件的集合,或者是進一步包括由多個電子元件所組成且具有基礎功能的功能性電路。在建立測試晶片上的測試元件時,需同時設定測試元件所對應之各個基本元件的設定值。舉例來說,當建立一個對應至CMOS這種基本元件的測試元件時,則必須設定其長寬比、驅動電壓,以及接腳資訊的數值。Next, as shown in step 110, the test chip is built using the basic component set. In this embodiment, the test wafer includes a plurality of test elements, and each test element can correspond to a basic element in the basic element set, respectively. That is, the test component can be a collection of more than one basic component, or a functional circuit further comprising a plurality of electronic components and having a basic function. When establishing test components on the test wafer, it is necessary to simultaneously set the set values of the respective basic components corresponding to the test components. For example, when building a test component corresponding to a basic component such as CMOS, the aspect ratio, drive voltage, and pin information must be set.
在步驟120中,根據每個測試元件所對應之基本元件的基本參數表,以及先前所設定的設定值,建立用來測試此測試晶片的測試程式。其中,在測試程式裡編列了晶 片測試的各項測試需求及測試方法,據以針對測試晶片上各個基本元件的資訊(例如:基本元件的類別、物理參數及接腳資訊)以及電路特性進行測試。In step 120, a test program for testing the test wafer is established based on the basic parameter table of the basic component corresponding to each test component and the previously set value. Among them, the crystal is listed in the test program. The test requirements and test methods of the chip test are based on testing the information of each basic component on the test chip (for example, basic component type, physical parameters and pin information) and circuit characteristics.
然而,在透過測試程式對測試晶片進行測試之前,首先如步驟123所示,必須判斷測試晶片中各個測試元件是否與測試程式中模擬測試晶片的所有虛擬的測試元件相同。由於測試晶片上的測試元件以及測試程式中模擬測試晶片的虛擬測試元件皆是由基本元件組中的基本元件所構成,因此僅需要檢查兩者之基本元件的類別、數量以及基本元件的耦接關係便可判斷出兩者是否相同。舉例來說,假設測試程式會對CMOS這個測試元件進行測試,此時必須檢查測試晶片上是否存在類別為CMOS的測試元件,並檢查兩者的設定值是否相同,據此判定測試晶片中各個測試元件與建立測試程式時使用的所有測試元件是否相同。若判斷結果顯示兩者並不相同,表示測試晶片可能缺少了部份的測試元件,又或是測試程式撰寫錯誤,此時如步驟170所示,停止整個晶片測試流程並發出警示訊號以提醒測試人員。測試人員在收到警示訊號後,可藉由核對測試晶片的線路是否正確或判斷程式所模擬之測試元件是否完整,來更正測試晶片或測試程式的錯誤,以重新展開晶片測試動作。However, prior to testing the test wafer through the test program, first, as shown in step 123, it must be determined whether each test component in the test wafer is identical to all of the virtual test components of the test test wafer in the test program. Since the test components on the test wafer and the virtual test components of the test test wafer in the test program are composed of the basic components in the basic component group, it is only necessary to check the types, the number of basic components of the two components, and the coupling of the basic components. The relationship can determine whether the two are the same. For example, suppose the test program tests the test component of CMOS. At this time, it is necessary to check whether there is a test component of the CMOS type on the test wafer, and check whether the set values of the two are the same, thereby determining each test in the test wafer. The component is the same as all the test components used in building the test program. If the judgment result shows that the two are not the same, it means that the test chip may be missing some test components, or the test program is written incorrectly. At step 170, the whole wafer test process is stopped and a warning signal is issued to remind the test. personnel. After receiving the warning signal, the tester can correct the error of the test chip or the test program by checking whether the test chip is correct or whether the test component is complete, to re-expand the wafer test action.
在認定測試晶片中的各測試元件與建立測試程式時模擬測試晶片所使用的虛擬之測試元件相同後,開始對測試晶片上測試元件所對應之基本元件的設定值進行判斷。 在本實施例中,例如是根據基本參數表來取得每個測試元件所對應的類別、設定參數,以及設定值,透過基本參數表將可查閱出各個基本元件的物理特性、驅動元件所需之最低電壓,以及各個接腳之功能等資訊。After determining that each test component in the test wafer is identical to the virtual test component used to simulate the test wafer when the test program is established, the determination of the set value of the basic component corresponding to the test component on the test wafer is started. In this embodiment, for example, the category, the setting parameter, and the setting value corresponding to each test component are obtained according to the basic parameter table, and the physical characteristics of each basic component and the required components of the driving component can be referred to through the basic parameter table. The lowest voltage, as well as the function of each pin.
接下來在步驟125中,依據每個測試元件的設定參數以及設定值來設定測試程式,據以判斷測試程式所模擬的測試對象(即測試晶片)所用之模擬基本元件的設定參數與相對應之設定值是否與測試晶片所使用之基本元件的設定參數與相對應的設定值相同。若兩者不同,則如步驟170所示,停止晶片測試動作並發出警示訊號以提醒測試人員。Next, in step 125, the test program is set according to the setting parameters and the set values of each test component, and the setting parameters of the analog basic components used for the test object (ie, the test wafer) simulated by the test program are determined accordingly. Whether the set value is the same as the set parameter of the basic component used in the test wafer and the corresponding set value. If the two are different, as shown in step 170, the wafer test action is stopped and a warning signal is issued to alert the tester.
在一實施例中,假設測試程式所模擬測試晶片中的測試元件為對應CMOS這個基本元件,且其四個接腳D、G、S、B編號分別為1、2、3、4。此時例如可以透過查閱基本參數表,以找尋測試晶片上同樣對應至CMOS這個基本元件的測試元件其設定值的數值,據此驗證此測試程式的設定參數是否正確。倘若在基本參數表中找到的設定參數包括D、G、S、B,則表示測試程式之設定參數與測試晶片之測試元件的設定參數相同。此時便可進行接下來的晶片測試步驟。In one embodiment, it is assumed that the test component in the test chip is a corresponding component of the CMOS, and the four pins D, G, S, and B are numbered 1, 2, 3, and 4, respectively. At this time, for example, the basic parameter table can be consulted to find the value of the set value of the test component corresponding to the basic component of the CMOS on the test wafer, thereby verifying whether the setting parameters of the test program are correct. If the setting parameters found in the basic parameter table include D, G, S, B, it means that the setting parameters of the test program are the same as the setting parameters of the test components of the test chip. The next wafer test step can now be performed.
在上述檢查通過之後,接下來在步驟130中,依據測試程式判斷測試晶片上各個測試元件所需要的測試資源有哪些,並如步驟140所示,按照測試資源配置規則依序取得各項測試元件所需要的測試資源。在本實施例中,測試資源已經預先被歸類成各種不同的類別,例如電流電 壓單元(Current-Voltage Unit,IVU)、電容量測單元(Capacitance Measurement Unit,CMU)、脈衝產生單元(Pulse Generation Unit,PGU)等等。而屬於相同類別的測試資源又可細分為數個不同的等級。因此,每次在選取測試元件所需要的測試資源時,例如可以在每個測試元件所對應的類別中選取等級最低的測試資源以供晶片測試之用。如此一來不但提升了測試資源之分配方法的彈性,又可避免測試資源的浪費,據以達到因應同時測試多個晶片的目的。After the above-mentioned check is passed, in step 130, according to the test program, which test resources are required for each test component on the test wafer, and as shown in step 140, the test components are sequentially obtained according to the test resource configuration rule. The test resources needed. In this embodiment, test resources have been previously classified into various categories, such as current Current-Voltage Unit (IVU), Capacitance Measurement Unit (CMU), Pulse Generation Unit (PGU), and the like. Test resources belonging to the same category can be subdivided into several different levels. Therefore, each time the test resource required for the test component is selected, for example, the lowest level test resource can be selected for the wafer test in the category corresponding to each test component. This not only improves the flexibility of the distribution method of test resources, but also avoids the waste of test resources, so as to achieve the purpose of testing multiple wafers simultaneously.
接著如步驟150所示,判斷測試晶片上每個測試元件所需要的測試資源是否都已經順利取得。若需要的測試資源被他人(例如其他的晶片測試流程)佔用則無法繼續進行晶片測試動作,則如步驟170所示,此時發出一個警示訊號提醒測試人員並停止晶片測試。Next, as shown in step 150, it is determined whether the test resources required for each test component on the test wafer have been successfully obtained. If the required test resources are occupied by others (such as other wafer test processes), the wafer test operation cannot be continued. As shown in step 170, a warning signal is issued to alert the tester and stop the wafer test.
倘若所有需要的測試資源都已經順利取得,則如步驟160所示,根據測試通道配置規則,將測試資源連結至需要的測試通道。測試通道的作用在於將測試資源連結至受測物(即測試元件)的受測點。在本實施例中,測試通道也已經預先被劃分為不同的等級,因此在選用連結測試資源及受測物的測試通道時,例如可以先選取符合測試資源之需求,但等級最低的測試通道來進行連結。If all the required test resources have been successfully obtained, as shown in step 160, the test resources are linked to the required test channels according to the test channel configuration rules. The role of the test channel is to link the test resource to the point of measurement of the test object (ie, the test component). In this embodiment, the test channels are also pre-divided into different levels. Therefore, when the test channel connecting the test resources and the test object is selected, for example, the test channel that meets the test resource requirements, but the lowest level test channel can be selected first. Make a link.
在一部測試機台中通常具有許多測試通道可供晶片測試使用,以往在進行晶片測試時往往需要等待測試機台的測試通道完全空閒之後才能進行測試動作。舉例來說, 假設測試晶片上某個測試元件具有D、G、S、B等四個接腳,那麼唯有當測試機台對應此四個接腳的測試通道都空閒後才可進行測試。倘若連接至其中一個接腳的測試通道被其他的晶片測試動作所佔用時,便無法對目前這個晶片進行測試動作。然而在本發明中,倘若測試元件所需要的測試通道被其他晶片測試流程所佔據(即晶片測試需要使用的某一測試通道被佔據而無法使用),測試程式會嘗試搜尋符合測試元件的需求且空閒的測試通道以繼續進行晶片測試,而不需閒置等待直到取得所有測試通道後再動作,據此可以增進晶片測試之效率。In a test machine, there are usually many test channels for wafer testing. In the past, when testing a wafer, it was often necessary to wait for the test channel of the test machine to be completely idle before testing. for example, Assuming that a test component on the test chip has four pins of D, G, S, B, etc., the test can only be performed after the test channel corresponding to the four pins is free. If the test channel connected to one of the pins is occupied by other wafer test actions, the current test operation of the wafer cannot be performed. However, in the present invention, if the test channel required for the test component is occupied by other wafer test processes (ie, one of the test channels required for the wafer test is occupied and cannot be used), the test program attempts to search for the requirements of the test component and The idle test channel continues the wafer test without waiting for idle until all test channels are taken, thereby increasing the efficiency of the wafer test.
在步驟180中,判斷是否每個測試資源所需要的測試通道皆已經順利取得,若有測試通道被佔用而無法提供連結,則如步驟170所示,停止晶片測試動作並產生警示訊號以提醒測試人員。In step 180, it is determined whether the test channel required for each test resource has been successfully obtained. If the test channel is occupied and the link cannot be provided, then as shown in step 170, the wafer test action is stopped and a warning signal is generated to remind the test. personnel.
倘若每個測試資源所需要的測試通道都已經順利取得,最後如步驟190所示,利用已取得的測試資源及測試通道,以測試程式對此測試晶片進行電路特性測試。If the test channel required for each test resource has been successfully obtained, finally, as shown in step 190, using the obtained test resources and test channels, the test program performs circuit characteristic test on the test chip.
綜上所述,本發明之資源整合及晶片測試方法為採用基本元件組來建構測試晶片與測試程式,並且依據測試程式判別晶片測試所需要的測試資源以進行分配。此方法至少具有下列優點:In summary, the resource integration and wafer testing method of the present invention uses a basic component group to construct a test wafer and a test program, and discriminates test resources required for wafer testing according to a test program for distribution. This method has at least the following advantages:
1.利用基本元件組建立測試晶片與測試程式之間的關連性,藉由比對測試晶片上的測試元件以及測試程式中模擬之測試晶片的測試元件,據此在進行電路特性之測試前 找出測試晶片或測試程式的錯誤,使晶片測試變的更有效率。1. Using the basic component set to establish the connection between the test wafer and the test program, by comparing the test components on the test wafer and the test components of the test wafer simulated in the test program, according to which the test of the circuit characteristics is performed before Find errors in test wafers or test programs to make wafer testing more efficient.
2.藉由比對測試程式中測試元件的設定參數以及基本元件之基本參數表所記錄的設定參數等資訊,可以排除測試程式之設定參數輸入錯誤等問題。2. By comparing the setting parameters of the test components in the test program and the setting parameters recorded in the basic parameter table of the basic components, it is possible to eliminate problems such as input parameter errors of the test program.
3.依據測試晶片上各個測試元件的需求,有效地分配測試資源以避免測試資源的浪費,進而達到資源分配最佳化的目的。3. According to the requirements of each test component on the test chip, the test resources are effectively allocated to avoid the waste of test resources, thereby achieving the purpose of optimizing resource allocation.
4.自行搜尋符合測試元件需求的測試通道來進行晶片測試,無需等待所有測試通道釋放,因此能節省晶片測試時間。4. Self-search for test channels that meet the test component requirements for wafer testing, without waiting for all test channels to be released, thus saving wafer test time.
5.透過測試資源與測試通道的有效分配,據此達到以單一測試機台來因應同時進行多個晶片測試之目的。5. Through the effective allocation of test resources and test channels, it is achieved by a single test machine to perform multiple wafer tests simultaneously.
雖然本發明已以較佳實施例揭露如上,然其並非用以限定本發明,任何所屬技術領域中具有通常知識者,在不脫離本發明之精神和範圍內,當可作些許之更動與潤飾,因此本發明之保護範圍當視後附之申請專利範圍所界定者為準。Although the present invention has been disclosed in the above preferred embodiments, it is not intended to limit the invention, and any one of ordinary skill in the art can make some modifications and refinements without departing from the spirit and scope of the invention. Therefore, the scope of the invention is defined by the scope of the appended claims.
100~190‧‧‧本發明的較佳實施例所述之資源整合及晶片測試方法之各步驟100~190‧‧‧ steps of the resource integration and wafer testing method described in the preferred embodiment of the invention
200‧‧‧基本參數表200‧‧‧Basic Parameter Table
圖1是依照本發明之一較佳實施例所繪示之資源整合及晶片測試方法之流程圖。1 is a flow chart of a resource integration and wafer testing method in accordance with a preferred embodiment of the present invention.
圖2是依照本發明又一較佳實施例所繪示之基本參數表之示意圖。2 is a schematic diagram of a basic parameter table according to another preferred embodiment of the present invention.
100~190‧‧‧本發明的較佳實施例所述之資源整合及晶片測試方法之各步驟100~190‧‧‧ steps of the resource integration and wafer testing method described in the preferred embodiment of the invention
Claims (12)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW101138728A TWI488246B (en) | 2012-10-19 | 2012-10-19 | Method for integrating testing resources and ic testing |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW101138728A TWI488246B (en) | 2012-10-19 | 2012-10-19 | Method for integrating testing resources and ic testing |
Publications (2)
Publication Number | Publication Date |
---|---|
TW201417200A TW201417200A (en) | 2014-05-01 |
TWI488246B true TWI488246B (en) | 2015-06-11 |
Family
ID=51293919
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW101138728A TWI488246B (en) | 2012-10-19 | 2012-10-19 | Method for integrating testing resources and ic testing |
Country Status (1)
Country | Link |
---|---|
TW (1) | TWI488246B (en) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI575371B (en) * | 2015-12-10 | 2017-03-21 | 英業達股份有限公司 | Device and method for signal detection |
CN116774990B (en) * | 2023-08-25 | 2023-11-28 | 合肥晶合集成电路股份有限公司 | Product program management system and management method for semiconductor machine |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TW201241454A (en) * | 2011-04-15 | 2012-10-16 | Primax Electronics Ltd | Testing system of illuminating element and method for testing illuminating element |
TW201241741A (en) * | 2011-04-07 | 2012-10-16 | Via Tech Inc | Efficient conditional ALU instruction in read-port limited register file microprocessor |
-
2012
- 2012-10-19 TW TW101138728A patent/TWI488246B/en active
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TW201241741A (en) * | 2011-04-07 | 2012-10-16 | Via Tech Inc | Efficient conditional ALU instruction in read-port limited register file microprocessor |
TW201241454A (en) * | 2011-04-15 | 2012-10-16 | Primax Electronics Ltd | Testing system of illuminating element and method for testing illuminating element |
Also Published As
Publication number | Publication date |
---|---|
TW201417200A (en) | 2014-05-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6185707B1 (en) | IC test software system for mapping logical functional test data of logic integrated circuits to physical representation | |
CN101169465B (en) | Iterative test generation and diagnostic method based on modeled and unmodeled faults | |
US6853177B2 (en) | Semiconductor device with process monitor circuit and test method thereof | |
Li et al. | Chapter 1: introduction | |
CN112382582A (en) | Wafer test classification method and system | |
US7870519B2 (en) | Method for determining features associated with fails of integrated circuits | |
US7047174B2 (en) | Method for producing test patterns for testing an integrated circuit | |
CN101561474B (en) | Testing method with dynamically changed test procedure | |
CN103367189A (en) | Test system and test method thereof | |
CN113779919A (en) | Tool and method for checking integrated circuit layout design rule file | |
KR20010040210A (en) | Disorder checking method and layout method of semiconductor assembly circuit | |
US6707313B1 (en) | Systems and methods for testing integrated circuits | |
CN103364660A (en) | Test method of multiple transistors in target chip | |
US6128757A (en) | Low voltage screen for improving the fault coverage of integrated circuit production test programs | |
CN117727650A (en) | Multi-site wafer testing method | |
CN104422801A (en) | Load board, automated test equipment and IC test method | |
TWI488246B (en) | Method for integrating testing resources and ic testing | |
CN102662092A (en) | Device and method for testing wafer | |
Mittal et al. | Test chip design for optimal cell-aware diagnosability | |
JP5567322B2 (en) | Test flow presentation computer program, test flow presentation computer system | |
US6785413B1 (en) | Rapid defect analysis by placement of tester fail data | |
CN103165405A (en) | Mutli-dimensional variable code real-time generation method through general purpose interface bus (GPIB) interface | |
CN111782695B (en) | MPW multi-product joint measurement data processing method, storage medium and computer equipment | |
US20070113136A1 (en) | Detection rate calculation method of test pattern, recording medium, and detection rate calculation apparatus of test pattern | |
CN114646864A (en) | Test method and system based on automatic test equipment |