TWI475690B - Multi-gate semiconductor devices - Google Patents
Multi-gate semiconductor devices Download PDFInfo
- Publication number
- TWI475690B TWI475690B TW099136741A TW99136741A TWI475690B TW I475690 B TWI475690 B TW I475690B TW 099136741 A TW099136741 A TW 099136741A TW 99136741 A TW99136741 A TW 99136741A TW I475690 B TWI475690 B TW I475690B
- Authority
- TW
- Taiwan
- Prior art keywords
- gate
- resistive element
- conductive region
- electrode
- contact point
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 title claims description 15
- 239000000758 substrate Substances 0.000 claims description 13
- 229910052751 metal Inorganic materials 0.000 claims description 9
- 239000002184 metal Substances 0.000 claims description 9
- 230000005669 field effect Effects 0.000 claims description 8
- 229910002601 GaN Inorganic materials 0.000 claims 1
- JMASRVWKEDWRBT-UHFFFAOYSA-N Gallium nitride Chemical compound [Ga]#N JMASRVWKEDWRBT-UHFFFAOYSA-N 0.000 claims 1
- 230000009977 dual effect Effects 0.000 description 10
- 229910000980 Aluminium gallium arsenide Inorganic materials 0.000 description 8
- 238000003780 insertion Methods 0.000 description 7
- 230000037431 insertion Effects 0.000 description 7
- 229910002704 AlGaN Inorganic materials 0.000 description 4
- 238000000034 method Methods 0.000 description 4
- 238000004804 winding Methods 0.000 description 4
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 3
- 230000008901 benefit Effects 0.000 description 3
- 238000005530 etching Methods 0.000 description 3
- 238000002955 isolation Methods 0.000 description 3
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 230000006872 improvement Effects 0.000 description 2
- 125000006850 spacer group Chemical group 0.000 description 2
- 229910000530 Gallium indium arsenide Inorganic materials 0.000 description 1
- 230000004888 barrier function Effects 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 238000005468 ion implantation Methods 0.000 description 1
- 230000009191 jumping Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000001451 molecular beam epitaxy Methods 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/778—Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface
- H01L29/7782—Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface with confinement of carriers by at least two heterojunctions, e.g. DHHEMT, quantum well HEMT, DHMODFET
- H01L29/7783—Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface with confinement of carriers by at least two heterojunctions, e.g. DHHEMT, quantum well HEMT, DHMODFET using III-V semiconductor material
- H01L29/7785—Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface with confinement of carriers by at least two heterojunctions, e.g. DHHEMT, quantum well HEMT, DHMODFET using III-V semiconductor material with more than one donor layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76895—Local interconnects; Local pads, as exemplified by patent document EP0896365
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/778—Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface
- H01L29/7786—Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface with direct single heterostructure, i.e. with wide bandgap layer formed on top of active layer, e.g. direct single heterostructure MIS-like HEMT
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/20—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only AIIIBV compounds
- H01L29/2003—Nitride compounds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/417—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions carrying the current to be rectified, amplified or switched
- H01L29/41725—Source or drain electrodes for field effect devices
- H01L29/41758—Source or drain electrodes for field effect devices for lateral devices with structured layout for source or drain region, i.e. the source or drain region having cellular, interdigitated or ring structure or being curved or angular
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Junction Field-Effect Transistors (AREA)
- Electrodes Of Semiconductors (AREA)
- Semiconductor Integrated Circuits (AREA)
Description
本發明係關於半導體場效電晶體,尤指關於一種場效電晶體之開關元件,其元件之導通與不導通可被控制。The present invention relates to a semiconductor field effect transistor, and more particularly to a switching element of a field effect transistor whose conduction and non-conduction can be controlled.
開關元件已經被廣泛的應用於多功能積體無線電路上,可做為切換射頻(RF)信號在電路元件各路徑間之開關元件。天線開關是這種射頻開關元件之典型應用,而其中,開關元件則連接於天線與發射器及接收器之間。為了避免發射信號之損失及溢漏到接收部份,天線開關元件需要在“打開狀態”(ON-state)時具有低的插入損耗(insertion loss),而在“關閉狀態”(OFF=state)時則必須具有高度的訊號隔離能力。雖然有許多裝置或元件可提供這種功能,但在單石微波積體電路(monolithic microwave integrated circuits;MMIC’s)中,多半是以多閘極場效電晶體(FET)來做為天線開關元件,尤其是多閘極高電子遷移電晶體(high-electron-mobility transistors;HEMT),或偽高電子遷移電晶體(pseudomorphic HEMT;pHEMT)。Switching elements have been widely used on multi-functional integrated radios as switching elements for switching radio frequency (RF) signals between paths of circuit components. An antenna switch is a typical application of such an RF switching element, wherein a switching element is connected between the antenna and the transmitter and receiver. In order to avoid the loss of the transmitted signal and the leakage to the receiving portion, the antenna switching element needs to have a low insertion loss in the "ON-state" and a "off state" (OFF = state). It must have a high degree of signal isolation. Although there are many devices or components that provide this function, in monolithic microwave integrated circuits (MMIC's), most of them are multi-gate field effect transistors (FETs) as antenna switching elements. In particular, high-electron-mobility transistors (HEMT) or pseudomorphic HEMTs (pHEMT).
以多閘極FET做為開關元件之主要問題在於開關元件在關閉狀態時之線性度問題。圖1顯示一典型雙閘極FET元件結構之橫切面,其一般包括一基板101,一緩衝層102,一通道層103,一低導電層104,一高導電層105,二個歐姆電極106,及二個配置在二個歐姆電極106之間的蕭特基(Schottky)電極107,該二個歐姆電極106經由高導電層105與通道層103形成歐姆性接觸,而做為FET之源極與汲極。另一方面,該二個蕭特基電極107做為FET之多閘極電極,其藉由凹槽蝕刻來與低導電層104形成蕭基接觸。在雙閘極FET元件中,在二個相鄰的閘電極107之間有一導電區域108。當雙閘極FET處於打開狀態時,此導電區域108對元件的特性影響並不大。然而,當雙閘極FET處於關閉狀態時,此時通道被關閉,且二個相鄰的閘極107之間的導電區域108的電位變成浮動。因此在關閉狀態時,不論施加於閘極與歐姆電極間之的反向電壓多大,該導電區域108的浮動電位將被偏壓至通道臨界電壓(threshold voltage)之下。因此,對於防止較大輸入訊號漏經FET,將會形成一最低的電壓操作範圍。此外,由於元件電容值在臨界電壓附近會隨電壓產生大幅度變化,故當FET元件處於關閉狀態時,會引生較大的非線性特性;也因此,天線開關在處理高功率射頻訊號時,常會造成明顯的訊號失真。The main problem with multi-gate FETs as switching elements is the linearity of the switching elements in the off state. 1 shows a cross-section of a typical dual gate FET device structure, which generally includes a substrate 101, a buffer layer 102, a channel layer 103, a low conductive layer 104, a high conductive layer 105, and two ohmic electrodes 106. And two Schottky electrodes 107 disposed between the two ohmic electrodes 106. The two ohmic electrodes 106 form an ohmic contact with the channel layer 103 via the high conductive layer 105, and serve as a source of the FET. Bungee jumping. On the other hand, the two Schottky electrodes 107 serve as multiple gate electrodes of the FET, which are recessed by contact with the low conductive layer 104 by recess etching. In the dual gate FET device, there is a conductive region 108 between two adjacent gate electrodes 107. When the dual gate FET is in an open state, this conductive region 108 has little effect on the characteristics of the component. However, when the double gate FET is in the off state, the channel is turned off at this time, and the potential of the conductive region 108 between the two adjacent gates 107 becomes floating. Therefore, in the off state, regardless of the reverse voltage applied between the gate and the ohmic electrode, the floating potential of the conductive region 108 will be biased below the channel threshold voltage. Therefore, to prevent large input signals from leaking through the FET, a minimum voltage operating range will be formed. In addition, since the component capacitance value varies greatly with voltage in the vicinity of the threshold voltage, when the FET element is in the off state, a large nonlinear characteristic is induced; therefore, when the antenna switch processes the high-power RF signal, Often it will cause significant signal distortion.
為改進多閘極FET開關元件處於關閉狀態時的線性度問題,閘極間導電區域必需以導線或電阻元件連接在一起。然而,閘極間之間隔寬度通常小於電阻元件或導線的寬度。若為了方便連接導線或電阻器而將閘極間隔寬度增加,則元件處於打開狀態時的電阻以及插入損耗也將會隨之增加。因此,閘極間隔寬度必需儘可能的小。為解決此問題,在過去通常會在閘極電極的一端可以製作一間隔較寬的區域,以便將導電區域連接到電阻器來平衡電位,如圖2A及2B之所示。藉由與電阻器的連接,閘極間導電區域的電壓在關閉狀態時將被固定在一與源極與汲極接近的電壓值,藉此將可改善關閉狀態時的線性度問題。另一方面,若將閘極間隔寬度減縮,二個相鄰閘極間的導電區域的電阻將會隨之變大。此將使得因閘極漏電流所造成沿導電區域之電壓降變得更加明顯,導致元件於關閉狀態時之線性度減低。此外,當元件操作溫度過高時,因閘極漏電流會變大,也將使元件關閉狀態之線性度變差。In order to improve the linearity of the multi-gate FET switching element in the off state, the conductive areas between the gates must be connected together by wires or resistive elements. However, the spacing between the gates is typically less than the width of the resistive element or wire. If the gate spacing is increased for the convenience of connecting wires or resistors, the resistance and insertion loss of the component when it is open will also increase. Therefore, the gate spacing width must be as small as possible. To solve this problem, in the past, a wide interval may be formed at one end of the gate electrode to connect the conductive region to the resistor to balance the potential, as shown in Figs. 2A and 2B. By the connection with the resistor, the voltage of the conductive region between the gates is fixed in a closed state to a voltage value close to the source and the drain, whereby the linearity problem in the closed state can be improved. On the other hand, if the gate interval width is reduced, the resistance of the conductive region between two adjacent gates will become larger. This will make the voltage drop along the conductive region more pronounced due to the gate leakage current, resulting in a decrease in linearity of the component in the off state. In addition, when the operating temperature of the element is too high, the leakage current of the gate becomes large, and the linearity of the off state of the element is also deteriorated.
因此,有需要提供一種關於多閘極FET的新設計,其中閘極間導電區域可被連接到平衡電阻器,其既可改善關閉狀態的線性度問題,亦可同時維持低的插入損耗及小的總晶片尺寸。Therefore, there is a need to provide a new design for a multi-gate FET in which a conductive region between gates can be connected to a balancing resistor, which can improve the linearity of the off state, while maintaining low insertion loss and small. Total wafer size.
本發明之一目的在於提供一種關於多閘極FET開關元件的新設計,其將多閘極FET之閘極間導電區域連接到平衡電阻器,以減少沿導電區域之電壓降,藉此改善關閉狀態之元件線性度,同時仍維持低的插入損耗及小的總晶片尺寸。It is an object of the present invention to provide a new design for a multi-gate FET switching element that connects the inter-gate conductive region of a multi-gate FET to a balancing resistor to reduce voltage drop along the conductive region, thereby improving shutdown The state of the component is linear, while still maintaining low insertion loss and small total wafer size.
為了達成上述之目的,本發明將平衡電阻器與閘極間導電區域的連接點配置於曲折纏繞之閘極電極之二端,其較佳位置係位於接近曲折纏繞之閘極的中間。平衡電阻器與閘極間導電區域的連接點係設置於曲折纏繞之閘極電極的轉彎區域。平衡電阻器可被配置於FET區域之周圍,其較佳位於與源極連接或與汲極連接的金屬層下方,藉此可使電阻器所佔之區域為最小。平衡電阻器較佳由平台式(mesa-type)電阻器所構成。In order to achieve the above object, the present invention arranges the connection point of the balance resistor and the conductive region between the gates at both ends of the zigzag-wrapped gate electrode, and the preferred position is located in the middle of the zigzag-wrapped gate. The connection point between the balance resistor and the conductive region between the gates is set in the turning region of the zigzag-wrapped gate electrode. The balancing resistor can be placed around the FET region, preferably below the metal layer connected to the source or to the drain, thereby minimizing the area occupied by the resistor. The balancing resistor is preferably constructed of a mesa-type resistor.
本發明所提供關於多閘極FET開關元件的設計,其優點包括:The present invention provides a design for a multi-gate FET switching element, the advantages of which include:
1.減少沿導電區域之電壓降,且在元件平面配置有最小的改變;1. Reduce the voltage drop along the conductive area and have minimal changes in the component plane configuration;
2.改善元件處於關閉狀態時之線性度,同時仍可維持低的訊號插入損耗;2. Improve the linearity of the component when it is off, while still maintaining low signal insertion loss;
3.使電阻器所佔之區域及總晶片尺寸最小化。3. Minimize the area occupied by the resistor and the total wafer size.
為對於本發明之特點與作用能有更深入之瞭解,茲藉實施例配合圖式詳述於後。For a better understanding of the features and functions of the present invention, the embodiments are described in detail below with reference to the drawings.
圖3係為本發明之磊晶層結構。基本上,此結構是形成於基板310上之多層結構。該基板係一半絕緣基板,其較佳為半絕緣砷化鎵(GaAs)基板,或是其它適合磊晶生長多層結構之基板。在準備好基板310之後,利用熟知技術,像分子束磊晶(molecular beam epitaxy;MBE),或是金屬有機化學氣相沉積(metalorganic chemical vapor deposition;MOCVD)等,在基板310上生長多層結構320。多層結構一般包括一緩衝層321,一通道層322,一低導電層323,及一高導電層324等。Figure 3 is the epitaxial layer structure of the present invention. Basically, this structure is a multilayer structure formed on the substrate 310. The substrate is a semi-insulating substrate, preferably a semi-insulating gallium arsenide (GaAs) substrate, or other substrate suitable for epitaxially grown multilayer structures. After the substrate 310 is prepared, the multilayer structure 320 is grown on the substrate 310 by well-known techniques such as molecular beam epitaxy (MBE) or metalorganic chemical vapor deposition (MOCVD). . The multilayer structure generally includes a buffer layer 321, a channel layer 322, a low conductive layer 323, a high conductive layer 324, and the like.
多層結構320可被設計成HEMT結構,或是pHEMT結構。下面將簡要說明pHEMT之多層結構。The multilayer structure 320 can be designed as a HEMT structure or as a pHEMT structure. The multilayer structure of pHEMT will be briefly explained below.
一典型pHEMT多層結構包括一緩衝層,該緩衝層一般由AlGaAs層或AlGaAs/GaAs多層堆疊結構所形構成;一底部之AlGaAs調制掺雜層,該調制掺雜層含有一厚度約10 nm的高度N型掺雜層;一未掺雜的AlGaAs底部間隔層;一厚度約在5nm到20nm之間的InGaAs通道層;一未掺雜的AlGaAs頂部間隔層;一頂部之AlGaAs調制掺雜層,該調制掺雜層亦含有一厚度約10nm的高度N型掺雜層;一未掺雜的AlGaAs頂部能障層;以及,一高度掺雜的AlGaAs接觸層,該接觸層係用來做為源極或汲極之毆姆接觸層。本發明之另一較佳實施結構係為氮化鎵(GaN)之FET結構。一典型的GaN FET多層結構係包含一緩衝層,一GaN層,以及一AlGaN層,依序形成於基板上。閘極電極可由金屬與最頂端AlGaN層形成蕭基(Schottky)接觸,或形成金屬-絕緣體-半導體(metal-insulator-semiconductor;MIS)接觸所構成。源極與汲極則是利用位於閘極電極兩邊的金屬與AlGaN層上形成歐母接觸,並連接至形成於或接近於AlGaN/GaN界面之通道層。A typical pHEMT multilayer structure includes a buffer layer generally formed of an AlGaAs layer or an AlGaAs/GaAs multilayer stack structure; a bottom AlGaAs modulation doped layer having a height of about 10 nm in thickness N-type doped layer; an undoped AlGaAs bottom spacer layer; an InGaAs channel layer having a thickness between about 5 nm and 20 nm; an undoped AlGaAs top spacer layer; and a top AlGaAs modulation doped layer, The modulation doping layer also includes a highly N-doped layer having a thickness of about 10 nm; an undoped AlGaAs top barrier layer; and a highly doped AlGaAs contact layer used as a source Or the bungee contact layer. Another preferred embodiment of the invention is a GaN (GaN) FET structure. A typical GaN FET multilayer structure includes a buffer layer, a GaN layer, and an AlGaN layer, which are sequentially formed on the substrate. The gate electrode may be formed by a metal forming a Schottky contact with the topmost AlGaN layer or forming a metal-insulator-semiconductor (MIS) contact. The source and the drain are formed by the metal on both sides of the gate electrode and the AlGaN layer, and connected to the channel layer formed at or close to the AlGaN/GaN interface.
在磊晶生長多層結構320之後,晶圓可被處理成多閘FET裝置做為開關之用。下面將說明一些依據本發明之實施例。After epitaxially growing the multilayer structure 320, the wafer can be processed into a multi-gate FET device for use as a switch. Some embodiments in accordance with the present invention are described below.
在此實施例中,依據本發明,雙閘極FET具有一接觸點,連接閘極間導電區域及電阻元件。圖4A是本實施例之示意圖,說明本發明之雙閘極FET的元件配置。該雙閘極FET包括二個相鄰的由複數個指形電極(finger electrode)所形成的歐姆電極,其一做為源極401而另一做為汲極402,以及設置於指形源極401及指形汲極402之間的雙閘極電極403;該雙閘極電極係由兩個相鄰之閘極 電極所構成,且曲折纏繞在指形源極與汲極之邊緣;該指形源極401與汲極402直接接觸高導電層324;而該雙閘極電極403則經由凹槽蝕刻移除高導電層324後與低導電層323形成蕭基接觸。因此,在兩相鄰閘極電極403之間有一閘極間導電性區域404。為了得到較好的關閉狀態之線性度,同時也維持較低的訊號插入損耗,一電阻元件405被連接到閘極間導電性區域404。該電阻元件405可由平台式半導體層或薄膜電阻器來形成。在本實施例中,以平台式半導體層電阻器較佳。在電阻元件405及閘極間導電性區域404之間的電性連接點係位於接近曲線纏繞閘極之中間的轉彎區域4061。圖4B顯示圖4A中沿AA’線接近轉彎區域4061之橫切面圖,其進一步解釋閘極間導電區域404與電阻元件405之間如何形成電性連接。如圖4B之所示,電阻元件405係由多層結構本身來形成,其大小由周圍之隔離區域407來決定。該隔離區域407可利用蝕刻多層結構,或者利用離子佈植來形成,所形成之平台式電阻器與FET裝置之多層結構為電性絕緣。由於閘極間導電區域404與電阻元件405之間的電性連接係設置於曲折纏繞閘極403之轉彎區域4061,因此可刻意在轉彎處設計成具有較寬的閘極間隔,藉此,閘極間導電區域404與電阻元件405之間的連接,將可於製造指形源極401與汲極402之製程步驟中一起完成。閘極間導電區域404與電阻元件405之間,係於轉彎區域4061利用金屬導線層408來達成電性連接。圖4C顯示圖4A中沿BB’線之橫切面,其亦位於轉彎區域4062,但沒有電性連接到電阻元件405。圖中可以清楚看到閘極間隔較窄,且金屬導線層408沒有連接到其下之電阻元件405。電阻元件405亦連接到指形源極與指形汲極之最外指電極,藉此使導電區域之電壓可被穩定。In this embodiment, in accordance with the present invention, the dual gate FET has a contact point that connects the conductive region between the gates and the resistive element. Fig. 4A is a schematic view showing the element configuration of the double gate FET of the present invention. The double gate FET includes two adjacent ohmic electrodes formed by a plurality of finger electrodes, one as a source 401 and the other as a drain 402, and disposed on a finger source a double gate electrode 403 between the 401 and the finger drain 402; the double gate electrode is composed of two adjacent gates The electrode is formed and zigzag wound around the edge of the finger source and the drain; the finger source 401 and the drain 402 directly contact the high conductive layer 324; and the double gate electrode 403 is removed by the groove etching The conductive layer 324 is then in contact with the low conductive layer 323. Therefore, there is an inter-gate conductive region 404 between two adjacent gate electrodes 403. In order to obtain a better linearity of the off state while maintaining a low signal insertion loss, a resistive element 405 is connected to the inter-gate conductive region 404. The resistive element 405 can be formed from a planar semiconductor layer or a thin film resistor. In the present embodiment, a planar semiconductor layer resistor is preferred. The electrical connection point between the resistive element 405 and the inter-gate conductive region 404 is located in a turn region 4061 near the middle of the curved winding gate. 4B shows a cross-sectional view of the turn-around region 4061 along line AA' of FIG. 4A, which further illustrates how an electrical connection is made between the inter-gate conductive region 404 and the resistive element 405. As shown in FIG. 4B, the resistive element 405 is formed by the multilayer structure itself, the size of which is determined by the surrounding isolation region 407. The isolation region 407 can be formed by etching a multilayer structure or by ion implantation, and the formed planar resistor is electrically insulated from the multilayer structure of the FET device. Since the electrical connection between the inter-gate conductive region 404 and the resistive element 405 is disposed in the turning region 4061 of the meandering winding gate 403, it can be deliberately designed to have a wider gate spacing at the turn, whereby the gate The connection between the inter-electrode conductive region 404 and the resistive element 405 will be accomplished in a process step of fabricating the finger source 401 and the drain 402. Between the inter-gate conductive region 404 and the resistive element 405, the metal wire layer 408 is used to make an electrical connection in the turning region 4061. 4C shows a cross-section along line BB' in FIG. 4A, which is also located in the turn region 4062, but is not electrically connected to the resistive element 405. It can be clearly seen that the gate spacing is narrow and the metal wiring layer 408 is not connected to the resistive element 405 thereunder. Resistive element 405 is also coupled to the finger source and the outermost finger electrode of the finger drain, thereby allowing the voltage of the conductive region to be stabilized.
雖然為了方便形成歐姆接觸電極而在轉彎處加寬閘極間距,但FET沿指形源極與汲極之主體仍維持其原來的閘極間距;因此,對元件特性的影響(如電阻)將減至最低。Although the gate pitch is widened at the turn to facilitate the formation of the ohmic contact electrode, the FET maintains its original gate pitch along the body of the finger source and the drain; therefore, the effect on the component characteristics (such as resistance) will Minimized to a minimum.
此外,電阻元件係設置於FET之周圍,因此可減少電阻元件所佔之面積。電阻元件也可設置於金屬導電層之下面,藉此保持導線金屬到源電極與汲極電極之良好的電性連接。In addition, the resistive element is disposed around the FET, thereby reducing the area occupied by the resistive element. The resistive element can also be disposed beneath the metal conductive layer, thereby maintaining a good electrical connection of the wire metal to the source electrode and the drain electrode.
由下面簡單的估算,可了解將閘極間導電區域與電阻元件之連接點設計在靠近閘極電極中間的優點。例如,以閘極間隔為1 μm,而閘極寬為4 mm之三閘極HEMT而言,其閘極間導電區域係由高度掺雜的GaAs覆蓋層及下面之通道層所形成,具有電阻率約Rs=150Ω/□,故由導電區域之一端到另一端之總電阻約R=600 kΩ。當電阻元件連接到曲折閘極之中點時,由連接點所看到之總電阻將減少一半,亦即,R=300kΩ。此意謂著,對相同之漏電流而言,與將電阻元件連接到閘極之一端時相比,其電壓降可減少一半。當此三閘極元件操作於Vg=-2.5V之閘極電壓時,其漏電流於室溫下約0.1μA/mm。然而,當其操作溫度上升到85℃時,漏電流會上升到1.3μA/mm。這樣大的漏電流將產生更大的電壓降,而導至裝置線性度降低。將電阻元件連接到曲折纏繞閘極之中點可使電壓降減少一半,藉此將可維持良好的元件線性度,尤其操作於較高之溫度時。From the simple estimation below, the advantage of designing the connection point between the conductive region of the gate and the resistive element close to the middle of the gate electrode can be understood. For example, in a three-gate HEMT with a gate interval of 1 μm and a gate width of 4 mm, the conductive region between the gates is formed by a highly doped GaAs cap layer and a channel layer underneath, with resistance. The rate is about Rs = 150 Ω / □, so the total resistance from one end of the conductive region to the other end is about R = 600 kΩ. When the resistive element is connected to the midpoint of the tortuous gate, the total resistance seen by the junction will be reduced by half, ie, R = 300 kΩ. This means that for the same leakage current, the voltage drop can be reduced by half compared to when the resistance element is connected to one of the gates. When the three-gate device operates at a gate voltage of Vg=-2.5V, its leakage current is about 0.1 μA/mm at room temperature. However, when its operating temperature rises to 85 ° C, the leakage current rises to 1.3 μA / mm. Such a large leakage current will result in a larger voltage drop, which leads to a decrease in linearity of the device. Connecting the resistive element to the midpoint of the meandering wound gate reduces the voltage drop by half, thereby maintaining good component linearity, especially at higher temperatures.
應注意到,平衡電阻元件之電阻值一般介於10kΩ到20kΩ之間,其比閘極間導電區域之電阻小很多。It should be noted that the resistance value of the balancing resistor element is generally between 10 kΩ and 20 kΩ, which is much smaller than the resistance of the conductive region between the gates.
如上所示,閘極間導電區域與電阻元件間之接觸點並不必然設置於閘電極之中點。而且,接觸點之數目也不限制為一點;利用設置於閘電極不同位置之複數個接觸點及複數個電阻元件也是可行。下面將說明本發明其它可能的實施例:不同數目的閘極電極及電阻元件接觸點的組合。As described above, the contact point between the conductive region between the gate and the resistive element is not necessarily provided at a midpoint of the gate electrode. Moreover, the number of contact points is not limited to one point; it is also possible to utilize a plurality of contact points and a plurality of resistance elements disposed at different positions of the gate electrode. Further possible embodiments of the invention will be described below: a combination of different numbers of gate electrodes and contact points of resistive elements.
2. 閘極間區域具有二個接觸點的雙閘極FET(1):2. Double gate FET (1) with two contact points in the inter-gate region:
圖5顯示一具有二個接觸點電性連接至二個平台式電阻器之雙閘極FET實施例。在此實施例中,連接閘極間導電區域與第一個平台式電阻元件之第一個接觸點設置於第一個轉彎處,其位於離開閘電極一端之閘極寬度的三分之一附近。連接閘極間導電區域與第二個平台式電阻元件的第二個接觸點設置於第二個轉彎處,其位於離開閘電極另一端之閘極寬度的三分之一附近。在第一個及第二個轉彎處,二個閘極電極有較寬的閘極間隔,有助於閘極間導電區域與平台式電阻元件之間的接觸。在本實施例中,第一個電阻元件由最外面之指形汲極電極連接到第一個接觸點,而後連接到源極電極之端點。另一方面,第一個接觸點另將第二個電阻元件連接到第二個接觸點。Figure 5 shows an embodiment of a dual gate FET having two contact points electrically connected to two planar resistors. In this embodiment, the first contact point between the conductive region connecting the gate and the first planar resistive element is disposed at the first turn, which is located near one third of the width of the gate from the end of the gate electrode. . A second contact point connecting the conductive region between the gate and the second planar resistive element is disposed at a second turn located near one third of the width of the gate from the other end of the gate electrode. At the first and second turns, the two gate electrodes have a wider gate spacing to facilitate contact between the conductive regions between the gates and the planar resistive elements. In this embodiment, the first resistive element is connected to the first contact point by the outermost finger-shaped drain electrode and then to the end of the source electrode. On the other hand, the first contact point connects the second resistive element to the second contact point.
3. 閘極間區域具有二個接觸點之雙閘極FET(2):3. Double gate FET (2) with two contact points in the inter-gate region:
圖6顯示一具有二個接觸點電性連接到二個平台式電阻器之雙閘FET之另一實施例。在此實施例中,連接閘極間導電區域與第一個平台式電阻元件的第一個接觸點設置於第一個轉彎處,其位於閘極電極之一端點附近。連接閘極間導電區域與第二個平台式電阻元件的第二個接觸點係設置於第二個轉彎處,其位於閘極電極之另一端點附近。在第一及第二轉彎處,二個閘電極具有較寬之閘極間隔,有助於閘極間導電區域與平台式電阻元件之間的電性接觸。在此實施例中,第一個電阻元件由最外面的汲極電極指連接到第一個接觸點,而第二個電阻元件則由最外面的源電極指連接到第二個接觸點。源極與汲極經由第一個電阻元件,第二個電阻元件及連接第一個與第二個電阻元件之閘極間導電區域而形成電性連接。故,縱使FET處於關閉狀態,亦可確保源極、汲極、及閘極間導電區域具有相同的穩定電壓。Figure 6 shows another embodiment of a dual gate FET having two contact points electrically connected to two planar resistors. In this embodiment, the first contact point connecting the conductive region between the gate and the first planar resistive element is disposed at the first turn, which is located near one end of the gate electrode. A second contact point connecting the conductive region between the gate and the second planar resistive element is disposed at a second turn located adjacent the other end of the gate electrode. At the first and second turns, the two gate electrodes have a wider gate spacing to facilitate electrical contact between the conductive regions between the gates and the planar resistive elements. In this embodiment, the first resistive element is connected to the first contact point by the outermost drain electrode finger and the second resistive element is connected to the second contact point by the outermost source electrode finger. The source and the drain are electrically connected via a first resistive element, a second resistive element and a conductive region connecting the gates of the first and second resistive elements. Therefore, even if the FET is turned off, it is ensured that the source, drain, and gate conductive regions have the same stable voltage.
4. 單一接觸點連接到單一電阻元件之雙閘極FET:4. A single gate is connected to a single gate FET of a single resistor element:
圖7顯示一具有單一接觸點電性連接到單一電阻元件之雙閘FET實施例。在此實施例中,將閘極間導電區域連接到一平台式電阻元件之第一接觸點係設置於第一轉彎處,其位於閘極電極之一端附近。在此第一轉彎處,二個閘極具有較寬的閘極間隔,有助於閘極間導電區域與平台式電阻元件間之電性接觸。在此實施例中,該第一電阻元件由最外面之汲極電極指連接到第一接觸點。在圖7所示之配置中,在源極與閘極間導電區域之間並沒有經由電阻元件連接。在源極與汲極之間可增設一電阻元件,用來確保縱使在FET處在關閉狀態時,源極、汲極,與閘極間導電區域均具有近乎相同的電壓。Figure 7 shows an embodiment of a dual gate FET having a single contact point electrically connected to a single resistive element. In this embodiment, the first contact point connecting the inter-gate conductive region to a planar resistive element is disposed at a first turn located adjacent one end of the gate electrode. At this first turn, the two gates have a wider gate spacing to facilitate electrical contact between the conductive regions between the gates and the planar resistive elements. In this embodiment, the first resistive element is connected to the first contact point by the outermost drain electrode finger. In the configuration shown in FIG. 7, there is no connection between the source and the inter-gate conductive region via the resistive element. A resistor element can be added between the source and the drain to ensure that the source, drain, and gate conductive regions have nearly the same voltage even when the FET is in the off state.
5. 各閘極間區域具有單一接觸點的三閘極FET(3):5. Three-gate FET (3) with a single contact point between each gate:
圖8顯示一各閘極間導電區域僅有單一接觸點連接到單一平台式電阻器之三閘極FET之一實施例。對三閘極FET而言,在三個閘極電極之間具有二個閘極間導電區域。因此,較佳之連接方式是將此二個導電區域均連接到電阻元件。在本實施例中,設於第一轉彎處之第一接觸點連接第一閘極間導電區域與平台式電阻元件。設於第二轉彎處之第二接觸點連接第二閘極間導電區域與平台式電阻元件。為了幫助各閘極間導電區域與平台式電阻元件之間的電性連接,第一閘極間導電區域在第一轉彎處具有一較寬的閘極間隔,而第二閘極間導電區域在第二轉彎處具有一較寬的閘極間隔。在本實施例中,只有使用一個平台式電阻元件,該電阻元件由最外面之汲極電極指連接到與第一閘極間導電區域相連的第一接觸點,而後再連接到與第二閘極間導電區域相連的第二接觸點,最後連接到最外面的源極電極指。值得注意的是,該二個轉彎處不必要位於離開閘極各端之閘極寬度三分之一處,如圖8所示。例如,它們可設置於位於曲折纏繞閘極之中點附近的二個相鄰的轉彎處。Figure 8 shows an embodiment of a three-gate FET with a single contact point connecting the conductive regions of each gate to a single platform resistor. For a three-gate FET, there are two inter-gate conductive regions between the three gate electrodes. Therefore, a preferred method of connection is to connect both of the conductive regions to the resistive element. In this embodiment, the first contact point disposed at the first turn connects the first inter-gate conductive region and the planar resistive element. The second contact point disposed at the second turn connects the second inter-gate conductive region and the planar resistive element. In order to help the electrical connection between the conductive regions between the gates and the planar resistive elements, the first inter-gate conductive region has a wider gate spacing at the first turn, and the second gate conductive region is The second turn has a wider gate spacing. In this embodiment, only one platform type resistive element is used, which is connected from the outermost drain electrode finger to the first contact point connected to the conductive region between the first gates, and then connected to the second gate. A second contact point to which the conductive regions of the poles are connected is finally connected to the outermost source electrode fingers. It is worth noting that the two turns are not necessarily located at one third of the gate width from each end of the gate, as shown in FIG. For example, they may be placed at two adjacent turns located near the midpoint of the meandering winding gate.
6. 各閘極間區域有一接觸點的三閘FET(2):6. A three-gate FET (2) with a contact point between each gate:
圖9顯示一三閘極FET之另一實施例,其各閘極間導電區域各具有一個接觸點。在此實施例中,設置於第一轉彎處之第一接觸點連接第一閘極間導電區域與第一電阻元件。設置於第二轉彎處之第二接觸點連接第二閘極間導電區域與第二電阻元件。為了幫助各閘極間導電區域與平台式電阻元件間的電性接觸,第一閘極間導電區域在第一轉彎處有較寬的閘極間隔,而第二閘極間導電區域在第二轉彎處亦有一較寬的閘極間隔。在本實施例中,使用了二個平台式電阻元件。第一電阻元件由最外面的汲極電極指連接到與第一閘極間導電區域連接的第一接觸點,而第二電阻元件則由最外面的源極電極指連接到與第二閘極間導電區域連接的第二接觸點,在圖9中,在第一閘極間導電區域與第二閘極間導電區域並無電阻元件連接。在源極與汲極之間可增設一電阻元件,用來確保縱使FET在關閉狀態時,源極、汲極、第一閘極間導電區域,與第二閘極間導電區域仍然具有幾乎相同的穩定電壓。Figure 9 shows another embodiment of a three-gate FET having a contact point between each of the gate conductive regions. In this embodiment, the first contact point disposed at the first turn connects the first inter-gate conductive region with the first resistive element. The second contact point disposed at the second turn connects the second inter-gate conductive region and the second resistive element. In order to help the electrical contact between the conductive regions between the gates and the platform-type resistive elements, the conductive region between the first gates has a wider gate interval at the first turn, and the conductive region between the second gates is at the second There is also a wider gate spacing at the turn. In the present embodiment, two flat type resistive elements are used. The first resistive element is connected by an outermost drain electrode finger to a first contact point connected to the first gate conductive region, and the second resistive element is connected to the second gate by an outermost source electrode finger In the second contact point where the conductive region is connected, in FIG. 9, there is no resistance element connection between the first gate conductive region and the second gate conductive region. A resistor element may be added between the source and the drain to ensure that the conductive region between the source, the drain and the first gate is almost the same as the conductive region between the second gate even when the FET is in the off state. Stable voltage.
7. 各閘極間區域各具有一個接觸點的三閘極FET(3):7. Three-gate FET (3) with one contact point in each gate region:
圖10顯示一三閘極FET之另一實施例,其中各閘極間導電區域各具有一個接觸點。在本實施例中,設置於第一轉彎處之第一接觸點連接第一閘極間導電區域與第一電阻元件。設置於第二轉彎處之第二接觸點連接第二閘極間導電區域與第二電阻元件。為了幫助各閘極間導電區域與平台式電阻元件間的電性接觸,第一閘極間導電區域在第一轉彎處有較寬的閘極間隔,而第二閘極間導電區域在第二轉彎處有一較寬的閘極間隔。在本實施例中,使用到二個平台式電阻元件。第一電阻元件由最外面的汲極電極指連接到與第一閘極間導電區域連接的第一接觸點,而第二電阻元件由第一電阻元件二端之間的一點連接到與第二閘極間導電區域連接的第二接觸點。第二閘極間導電區域經由第二電阻元件,及第一電阻元件之部份電性連接到最外面的汲極電極指。或者,第二電阻元件可直接連接到最外面的汲極電極指。在圖10中,第二閘極間導電區域與源極之間並沒有連接的電阻元件。在源極與汲極之間可增設一電阻元件,用來確保縱使FET在關閉狀態時,源極、汲極、第一閘極間導電區域,與第二閘極間導電區域仍然具有近乎相同的穩定電壓。Figure 10 shows another embodiment of a three-gate FET in which each of the inter-gate conductive regions has a contact point. In this embodiment, the first contact point disposed at the first turn connects the first inter-gate conductive region with the first resistive element. The second contact point disposed at the second turn connects the second inter-gate conductive region and the second resistive element. In order to help the electrical contact between the conductive regions between the gates and the platform-type resistive elements, the conductive region between the first gates has a wider gate interval at the first turn, and the conductive region between the second gates is at the second There is a wider gate spacing at the turn. In this embodiment, two flat type resistive elements are used. The first resistive element is connected by the outermost drain electrode finger to a first contact point connected to the first gate conductive region, and the second resistive element is connected to the second by a point between the two ends of the first resistive element A second contact point to which the conductive regions between the gates are connected. The second inter-gate conductive region is electrically connected to the outermost drain electrode finger via the second resistive element and a portion of the first resistive element. Alternatively, the second resistive element can be directly connected to the outermost drain electrode finger. In FIG. 10, there is no connected resistance element between the second inter-gate conductive region and the source. A resistor element may be added between the source and the drain to ensure that the conductive region between the source, the drain and the first gate is still nearly the same as the conductive region between the second gate even when the FET is in the off state. Stable voltage.
8. 二個閘極間區域之一具有二個接觸點的三閘FET:8. A three-gate FET with two contact points in one of the two gate regions:
圖11顯示一三閘極FET之另一實施例,其中二個閘極間導電區域之一具有二個接觸點連接到平台式電阻器,且有一個接觸點由另一個閘極間導電區域連接到另一個平台式電阻器。在本實施例中,第一接觸點與第二接觸點設置於第一閘極間導電區域,但分別設置於第一轉彎處及第二轉彎處,它們經由第一平台式電阻元件連接在一起。第三接觸點設置於第三轉彎處,其由第二閘極間導電區域連接到第二平台式電阻元件。為幫助各接觸點與電阻元件電性連接,第一閘極間導電區域在第一及第二轉彎處有一較寬的閘極間隔,而第二閘極間導電區域在第三轉彎處亦有一較寬的閘極間隔。第二電阻元件由最外面的汲極電極指連接到第一閘極間導電區域的第一接觸點,而後再連接到與第二閘極間導電區域連接的第三接觸點,最後再連接到源極的端點。Figure 11 shows another embodiment of a three-gate FET in which one of the two inter-gate conductive regions has two contact points connected to the planar resistor and one contact point connected by another inter-gate conductive region. Go to another platform resistor. In this embodiment, the first contact point and the second contact point are disposed in the first inter-gate conductive region, but are respectively disposed at the first turn and the second turn, and they are connected together via the first platform type resistance element. . The third contact point is disposed at the third turn, which is connected to the second planar resistive element by the second inter-gate conductive region. In order to help the contact points to be electrically connected to the resistive element, the first inter-gate conductive region has a wider gate spacing at the first and second turns, and the second inter-gate conductive region also has a third turn. Wider gate spacing. The second resistive element is connected to the first contact point of the conductive region between the first gates by the outermost drain electrode finger, and then connected to the third contact point connected to the conductive region between the second gates, and finally connected to The endpoint of the source.
9. 各閘極間區域有一接觸點的四閘極FET(1):9. A four-gate FET (1) with a contact point between each gate:
圖12顯示一四閘FET之一實施例,其中各閘極間導電區域各有一連接到平台式電阻器的接觸點。在四閘FET中,有三個閘極間導電區域,它們係位於四個閘電極中兩兩相鄰的電極之間。在本實施例中,第一接觸點、第二接觸點,及第三接觸點分別設置於第一閘極間導電區域之第一轉彎處,第二閘極間導電區域之第二轉彎處,以及第三閘極間導電區域之第三轉彎處。在各轉彎處,各別的閘極間導電區域有一較寬的閘極間隔,使得各轉彎處容易形成與電阻元件電性連接的接觸點。電阻元件由最外面的汲極電極指連接到與第一閘極間導電區域連接的第一接觸點,而後再連接到分別在第二及第三轉彎處與第三閘極間導電區域連接的第二及第三接觸點,而最後再連接到最外面的源極電極指。Figure 12 shows an embodiment of a four-gate FET in which the conductive regions between the gates each have a contact point connected to a planar resistor. In a four-gate FET, there are three inter-gate conductive regions that are located between two adjacent electrodes of the four gate electrodes. In this embodiment, the first contact point, the second contact point, and the third contact point are respectively disposed at a first turn of the first gate conductive region, and a second turn of the second gate conductive region. And a third turn of the conductive region between the third gates. At each turn, the respective conductive regions between the gates have a wider gate spacing, so that each turn easily forms a contact point electrically connected to the resistive element. The resistive element is connected by the outermost drain electrode finger to a first contact point connected to the conductive region between the first gates, and then to the conductive region between the second and third turns respectively and the third gate. The second and third contact points are finally connected to the outermost source electrode fingers.
10. 各閘極間區域有一接觸點的四閘FET(2):10. Four-gate FET (2) with contact points in each gate region:
圖13顯示一四閘FET之另一實施例,其中各閘極間導電區域各有一接觸點連接平台式電阻器。在本實施例中,第一接觸點、第二接觸點,以及第三接觸點分別設置於第一閘極間導電區域之第一轉彎處,第二閘極間導電區域之第二轉彎處,及第三閘極間導電區域之第三轉彎處。在各轉彎處,各別的閘極間導電區域有一較寬的閘極間隔,使得容易形成各轉彎處到電阻元件的電性接觸點。第一電阻元件由最外面的汲極電極指連接到第一接觸點的第一閘極間導電區域。第二電阻元件由第一電阻元件二端之間一點連接到第二接觸點的第二閘極間導電區域。第三閘極間導電區域經由第二電阻元件及第一電阻元件之部份連接到最外面的汲極電極指。或者,第二電阻元件可直接連接到最外面的汲極電極指。第三電阻元件由最外面的源極電極指連接到第三接觸點的第三閘極間導電區域。在圖13中,第二閘極間導電區域及第三閘極間導電區域之間並沒有電阻元件連接。在源極與汲極之間可增設一電阻元件,用來確保縱使FET在關閉狀態時,源極、汲極、第一閘極間導電區域、第二閘極間導電區域,及第三閘極間導電區域均具有幾乎相同的電壓。Figure 13 shows another embodiment of a four-gate FET in which the conductive regions between the gates each have a contact point to connect the platform resistor. In this embodiment, the first contact point, the second contact point, and the third contact point are respectively disposed at a first turn of the first inter-gate conductive region, and a second turn of the second inter-gate conductive region, And a third turn of the conductive region between the third gates. At each turn, the respective conductive regions between the gates have a wider gate spacing, making it easy to form electrical contacts to the resistive elements at each turn. The first resistive element is connected by the outermost drain electrode finger to the first inter-gate conductive region of the first contact point. The second resistive element is connected from a point between the two ends of the first resistive element to a second inter-gate conductive region of the second contact point. The third inter-gate conductive region is connected to the outermost drain electrode finger via a second resistive element and a portion of the first resistive element. Alternatively, the second resistive element can be directly connected to the outermost drain electrode finger. The third resistive element is connected by the outermost source electrode finger to the third inter-gate conductive region of the third contact point. In FIG. 13, there is no resistance element connection between the second inter-gate conductive region and the third inter-gate conductive region. A resistor element may be added between the source and the drain to ensure the source, the drain, the first gate conductive region, the second gate conductive region, and the third gate even when the FET is in the off state. The inter-electrode conductive regions all have almost the same voltage.
11. 各閘極間區域有一接觸點之四閘FET(3):11. A gate FET (3) with a contact point between each gate:
圖14顯示一四閘極FET之另一個實施例,其中各閘極間導電區域有一接觸點連接到平台式電阻器。在本實施例中,第一接觸點、第二接觸點,與第三接觸點分別設置於第一閘極間導電區域之第一轉彎處,第二閘極間導電區域之第二轉彎處,及第三閘極間導電區域之第三轉彎處。在各轉彎處,各別的閘極間導電區域有一較寬的閘極間隔,使得各轉彎處容易形成連接到電阻元件之電性接觸點。第一電阻元件由最外面的汲極電極指連接到第一接觸點的第一閘極間導電區域。第二電阻元件由第一電阻元件二端間的一點連接到第二接觸點的第二閘極間導電區域。第二閘極間導電區域經由第二電阻元件,及第一電阻元件之部份連接到最外面的汲極電極指。或者,第二電阻元件可直接連接到最外面的汲極電極指。此與圖13所示之實施例之不同點在於第一接觸點與第二接觸點係形成在同一邊的轉彎處。第三電阻元件由最外面的源極電極指連接到第三接觸點的第三閘極間導電區域。在圖14中,第二閘極間導電區域與第三閘極間導電區域之間並沒有連接的電阻元件。在源極與汲極之間可增設一電阻元件,用來確保縱使FET在關閉狀態時,源極、汲極、第一閘極間導電區域、第二閘極間導電區域,及第三閘極間導電區域均具有幾乎相同的電壓。Figure 14 shows another embodiment of a four-gate FET in which the conductive regions between the gates have a contact point connected to the planar resistor. In this embodiment, the first contact point, the second contact point, and the third contact point are respectively disposed at a first turn of the first gate conductive region, and a second turn of the second gate conductive region. And a third turn of the conductive region between the third gates. At each turn, the respective conductive regions between the gates have a wider gate spacing such that each turn readily forms an electrical contact point that is connected to the resistive element. The first resistive element is connected by the outermost drain electrode finger to the first inter-gate conductive region of the first contact point. The second resistive element is connected from a point between the two ends of the first resistive element to a second inter-gate conductive region of the second contact point. The second inter-gate conductive region is connected to the outermost drain electrode finger via the second resistive element and a portion of the first resistive element. Alternatively, the second resistive element can be directly connected to the outermost drain electrode finger. This is different from the embodiment shown in Fig. 13 in that the first contact point and the second contact point are formed at the same side of the turn. The third resistive element is connected by the outermost source electrode finger to the third inter-gate conductive region of the third contact point. In FIG. 14, there is no connected resistance element between the second inter-gate conductive region and the third inter-gate conductive region. A resistor element may be added between the source and the drain to ensure the source, the drain, the first gate conductive region, the second gate conductive region, and the third gate even when the FET is in the off state. The inter-electrode conductive regions all have almost the same voltage.
本發明所設計之多閘極FET元件,其性能已被檢測過。將電阻器連接在曲折閘極之半路上比起將電阻器連接在閘極之一端上,會有較低的交互調制失真(Inter Modulation Distortion;IMD)及較低的諧波失真(Harmonic Distortion;HD)。圖15A及15B分別顯示習知設計與本發明設計,閘極寬度為4 mm的三閘極HEMT元件之IMD隨閘極電壓Vg的變化情形。由該圖可以清楚看到,在一較寬的操作溫度範圍下,本發明之設計有一較低的IMD。操作於85℃及Vg=-2.5V時,本發明之元件的IMD有6dB的改善。另一方面,本發明設計的三閘極HEMT元件,其HD也可大幅改善。圖16A及16B分別顯示習知設計與本發明設計,閘極寬度為4 mm的三閘極HEMT元件,其HD隨輸入射頻(RF)功率(Pin)的變化情形。對於電阻器連接在曲折閘極之半路上的裝置,在操作於85℃時有一較低的HD。此顯示出本發明在較大的操作溫度範圍有較低的HD。The performance of the multi-gate FET device designed by the present invention has been tested. Connecting the resistor to the half of the meandering gate has a lower Inter Modulation Distortion (IMD) and lower harmonic distortion (IMD) than connecting the resistor to one of the gates (Harmonic Distortion; HD). 15A and 15B show the variation of the IMD with the gate voltage Vg of a three-gate HEMT device having a gate width of 4 mm, which is a conventional design and a design of the present invention, respectively. As is clear from this figure, the design of the present invention has a lower IMD over a wide range of operating temperatures. Operating at 85 ° C and Vg = -2.5 V, the IMD of the elements of the present invention has a 6 dB improvement. On the other hand, the HD of the three-gate HEMT device designed by the present invention can be greatly improved. 16A and 16B show a variation of the HD with input radio frequency (RF) power (Pin) for a three-gate HEMT device having a gate width of 4 mm, which is a conventional design and a design of the present invention, respectively. For devices where the resistor is connected to the halfway of the tortuous gate, there is a lower HD when operating at 85 °C. This shows that the invention has a lower HD over a larger operating temperature range.
在上述較佳實施例中,閘極曲折纏繞於指形源極與汲極之間,使得曲折閘極之轉彎區域對元件之貢獻幾乎相等於元件之其它部份。然而,本發明並不侷限於此種情況。只要閘極導電區域形成於包括轉彎區域之閘極間隔,則連接電阻元件之接觸點就可形成於轉彎處,其可用來做為平衡電阻元件與閘極間導電區域之間的電性接觸點。In the preferred embodiment described above, the gate is meandered between the finger source and the drain such that the turning region of the meandering gate contributes almost equal to the rest of the component. However, the invention is not limited to this case. As long as the gate conductive region is formed at the gate interval including the turning region, the contact point connecting the resistance elements can be formed at the turn, which can be used as an electrical contact point between the balanced resistance element and the conductive region between the gates. .
如上所述,本發明所揭露之應用於多閘極FET開關元件的設計,其具有如下之優點:As described above, the design of the multi-gate FET switching element disclosed in the present invention has the following advantages:
1.減少導電區域之電壓降,且對元件之平面配置僅有小幅改變;1. Reduce the voltage drop of the conductive region, and only slightly change the planar configuration of the component;
2.改善關閉狀態時之元件線性度,同時仍維持較低的訊號插入損耗;2. Improve component linearity in the off state while still maintaining low signal insertion loss;
3.使電阻元件所佔之面積及總晶片之尺寸最小化。3. Minimize the area occupied by the resistive element and the size of the total wafer.
雖然本發明之實施例已被詳細說明,但精於本技藝之專業人士仍可由上面所揭露之特徵而對本發明之實施例有所修正與改變。因此,應了解到,等效於本發明之精神的修正與改善仍然被視為被包含於本發明所附之申請專利範圍之內。Although the embodiments of the present invention have been described in detail, the embodiments of the present invention may be modified and changed by those skilled in the art. Therefore, it is to be understood that modifications and improvements equivalent to the spirit of the present invention are still considered to be included in the scope of the appended claims.
101‧‧‧基板101‧‧‧Substrate
102‧‧‧緩衝層102‧‧‧buffer layer
103‧‧‧通道層103‧‧‧Channel layer
104‧‧‧低導電層104‧‧‧Low conductive layer
105‧‧‧高導電層105‧‧‧Highly conductive layer
106‧‧‧歐姆性電極106‧‧‧ Ohmic electrode
322‧‧‧通道層322‧‧‧channel layer
323‧‧‧低導電層323‧‧‧Low conductive layer
324‧‧‧高導電層324‧‧‧High conductivity layer
401‧‧‧源極401‧‧‧ source
402‧‧‧泄極402‧‧‧Discharge
403‧‧‧閘極403‧‧‧ gate
107...蕭特基電極107. . . Schottky electrode
108...導電區域108. . . Conductive area
310...基板310. . . Substrate
320...多層結構320. . . Multilayer structure
321...緩衝層321. . . The buffer layer
404...閘間導電性區域404. . . Inter-gate conductive area
405...電阻元件405. . . Resistance element
4061、4062...轉彎區域4061, 4062. . . Turning area
407...隔離區域407. . . Isolated area
408...導線金屬層408. . . Wire metal layer
圖1是多閘極FET結構之橫切面的示意圖。1 is a schematic illustration of a cross-section of a multi-gate FET structure.
圖2A及2B是習知多閘極FET元件之配置,其電阻元件由指狀閘電極一端之閘極間導電區域連接到源極與汲極電極。2A and 2B are configurations of a conventional multi-gate FET device having a resistive element connected to a source and a drain electrode by a gate-to-electrode conductive region at one end of a finger-shaped gate electrode.
圖3是本發明一實施例之磊晶層結構。3 is a view showing an epitaxial layer structure according to an embodiment of the present invention.
圖4A是本發明雙閘極FET元件之配置示意圖。4A is a schematic view showing the configuration of a double gate FET device of the present invention.
圖4B是圖4A中接近曲折纏繞閘極之轉彎區域沿AA’線之橫切面結構,該閘極間導電區域電性連接到電阻元件。4B is a cross-sectional view of the turn region of the near meandering wound gate of FIG. 4A along the line AA', the inter-gate conductive region being electrically connected to the resistive element.
圖4C是圖4A中沿BB’線之橫切面結構,其也是位於曲折纏繞閘極之一轉彎區域,但該處閘極間導電區域沒有連接到電阻元件。Fig. 4C is a cross-sectional view along line BB' of Fig. 4A, which is also located in a turning region of the meandering winding gate, but where the inter-gate conductive region is not connected to the resistive element.
圖5顯示雙閘極FET之一實施例,其有二個接觸點電性連接到二個平台式電阻器。Figure 5 shows an embodiment of a dual gate FET having two contact points electrically connected to two planar resistors.
圖6顯示雙閘極FET之另一實施例,其有二個接觸點電性連接到二個平台式電阻器。Figure 6 shows another embodiment of a dual gate FET having two contact points electrically connected to two planar resistors.
圖7顯示雙閘極FET之一實施例,其有一接觸點電性連接到一個平台式電阻器。Figure 7 shows an embodiment of a dual gate FET having a contact point electrically connected to a platform resistor.
圖8顯示三閘極FET之一實施例,其有一接觸點由各閘極間導電區域連接到平台式電阻器。Figure 8 shows an embodiment of a three-gate FET having a contact point connected to the planar resistor by a conductive region between the gates.
圖9顯示三閘極FET之另一實施例,其有一接觸點由各閘極間導電區域連接到平台式電阻器。Figure 9 shows another embodiment of a three-gate FET having a contact point connected to the planar resistor by a conductive region between the gates.
圖10顯示三閘極FET之另一實施例,其有一接觸點由各閘極間導電區域連接到平台式電阻器。Figure 10 shows another embodiment of a three-gate FET having a contact point connected to the planar resistor by a conductive region between the gates.
圖11顯示三閘極FET之一實施例,其有二個接觸點由二個閘極間導電區域之一連接到平台式電阻器,及一接觸點由另一個閘極間導電區域連接到另一個平台式電阻器。Figure 11 shows an embodiment of a three-gate FET having two contact points connected to the plate resistor by one of the two inter-gate conductive regions, and one contact point connected to the other via the other inter-gate conductive region. A platform resistor.
圖12顯示四閘極FET之一實施例,其有一接觸點由各閘極間導電區域連接到平台式電阻器。Figure 12 shows an embodiment of a four-gate FET having a contact point connected to a planar resistor by conductive regions between the gates.
圖13顯示四閘極FET之另一實施例,其有一接觸點由各閘極間導電區域連接到平台式電阻器。Figure 13 shows another embodiment of a four-gate FET having a contact point connected to the planar resistor by a conductive region between the gates.
圖14顯示四閘極FET之另一實施例,其有一接觸點由各閘極間導電區域連接到平台式電阻器。Figure 14 shows another embodiment of a four-gate FET having a contact point connected to the planar resistor by a conductive region between the gates.
圖15A及15B分別是比較習知設計與本發明設計之兩組三閘極HEMT開關元件的IMD隨閘極電壓Vg之變化情形。15A and 15B are diagrams showing changes in IMD with gate voltage Vg of two sets of three-gate HEMT switching elements of a conventional design and a design of the present invention, respectively.
圖16A及16B分別是習知設計與本發明設計之三閘極HEMT開關元件的HD隨輸入射頻(RF)功率(Pin)之變化情形。16A and 16B are diagrams showing changes in HD with input radio frequency (RF) power (Pin) of a three-gate HEMT switching element of a conventional design and a design of the present invention, respectively.
401‧‧‧源極401‧‧‧ source
402‧‧‧泄極402‧‧‧Discharge
403‧‧‧閘極403‧‧‧ gate
404‧‧‧閘間導電性區域404‧‧‧Electrical area of the gate
405‧‧‧電阻元件405‧‧‧resistive components
4061、4062‧‧‧轉彎區域4061, 4062‧‧‧ Turning area
Claims (9)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/803,717 US8969973B2 (en) | 2010-07-02 | 2010-07-02 | Multi-gate semiconductor devices |
Publications (2)
Publication Number | Publication Date |
---|---|
TW201203540A TW201203540A (en) | 2012-01-16 |
TWI475690B true TWI475690B (en) | 2015-03-01 |
Family
ID=45399041
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW099136741A TWI475690B (en) | 2010-07-02 | 2010-10-27 | Multi-gate semiconductor devices |
Country Status (3)
Country | Link |
---|---|
US (1) | US8969973B2 (en) |
JP (2) | JP2012015482A (en) |
TW (1) | TWI475690B (en) |
Families Citing this family (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9070755B2 (en) | 2012-02-17 | 2015-06-30 | International Rectifier Corporation | Transistor having elevated drain finger termination |
US9379231B2 (en) * | 2012-02-17 | 2016-06-28 | Infineon Technologies Americas Corp. | Transistor having increased breakdown voltage |
US8970998B2 (en) * | 2012-12-31 | 2015-03-03 | Win Semiconductors Corp. | Compound semiconductor ESD protection devices |
US8964342B2 (en) * | 2012-12-31 | 2015-02-24 | Win Semiconductors Corp. | Compound semiconductor ESD protection devices |
JP2014239201A (en) * | 2013-05-08 | 2014-12-18 | ソニー株式会社 | Semiconductor device, antenna switch circuit, and wireless communication device |
JP6369605B2 (en) * | 2013-05-08 | 2018-08-08 | ソニー株式会社 | Semiconductor device, antenna switch circuit, and wireless communication device |
JP6299665B2 (en) * | 2015-04-30 | 2018-03-28 | 三菱電機株式会社 | Field effect transistor |
US10388743B2 (en) * | 2016-10-17 | 2019-08-20 | Zhanming LI | Power electronic and optoelectronic devices with interdigitated electrodes |
JP6812764B2 (en) * | 2016-11-29 | 2021-01-13 | 日亜化学工業株式会社 | Field effect transistor |
US10615273B2 (en) * | 2017-06-21 | 2020-04-07 | Cree, Inc. | Semiconductor devices having a plurality of unit cell transistors that have smoothed turn-on behavior and improved linearity |
US10978583B2 (en) | 2017-06-21 | 2021-04-13 | Cree, Inc. | Semiconductor devices having a plurality of unit cell transistors that have smoothed turn-on behavior and improved linearity |
US10326440B1 (en) | 2018-02-28 | 2019-06-18 | Nxp Usa, Inc. | RF switches, integrated circuits, and devices with multi-gate field effect transistors and voltage leveling circuits, and methods of their fabrication |
US10784862B1 (en) | 2019-09-10 | 2020-09-22 | Nxp Usa, Inc. | High speed switching radio frequency switches |
US10972091B1 (en) | 2019-12-03 | 2021-04-06 | Nxp Usa, Inc. | Radio frequency switches with voltage equalization |
DE102020112069B4 (en) * | 2020-02-27 | 2022-03-03 | Taiwan Semiconductor Manufacturing Co. Ltd. | SOURCE LEAKAGE CURRENT SUPPRESSION BY SOURCE SURROUNDING GATE STRUCTURE AND METHOD OF MAKING THE GATE STRUCTURE |
US11855198B2 (en) | 2020-04-09 | 2023-12-26 | Qualcomm Incorporated | Multi-gate high electron mobility transistors (HEMTs) employing tuned recess depth gates for improved device linearity |
US11368180B2 (en) | 2020-07-31 | 2022-06-21 | Nxp Usa, Inc. | Switch circuits with parallel transistor stacks and methods of their operation |
US11683028B2 (en) | 2021-03-03 | 2023-06-20 | Nxp Usa, Inc. | Radio frequency switches with voltage equalization |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2008021949A (en) * | 2006-07-14 | 2008-01-31 | Sony Corp | Semiconductor element, and communication equipment provided with the same |
US20100163929A1 (en) * | 2008-12-26 | 2010-07-01 | Fujitsu Limited | Compound semiconductor device and manufacturing method thereof |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2001352043A (en) * | 2000-06-09 | 2001-12-21 | Sony Corp | Semiconductor device and its manufacturing method |
US6642578B1 (en) * | 2002-07-22 | 2003-11-04 | Anadigics, Inc. | Linearity radio frequency switch with low control voltage |
CN1961412B (en) * | 2004-03-30 | 2010-05-26 | 日本电气株式会社 | Semiconductor device |
JP2006093617A (en) * | 2004-09-27 | 2006-04-06 | Matsushita Electric Ind Co Ltd | Semiconductor resistance element and its manufacturing method |
JP4272142B2 (en) * | 2004-12-07 | 2009-06-03 | 株式会社ルネサステクノロジ | Switching element, antenna switch circuit and high-frequency module using the same |
US7982243B1 (en) * | 2006-05-05 | 2011-07-19 | Rf Micro Devices, Inc. | Multiple gate transistor architecture providing an accessible inner source-drain node |
-
2010
- 2010-07-02 US US12/803,717 patent/US8969973B2/en active Active
- 2010-10-27 TW TW099136741A patent/TWI475690B/en active
- 2010-12-15 JP JP2010278707A patent/JP2012015482A/en active Pending
-
2013
- 2013-05-07 JP JP2013097675A patent/JP5649687B2/en active Active
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2008021949A (en) * | 2006-07-14 | 2008-01-31 | Sony Corp | Semiconductor element, and communication equipment provided with the same |
US20100163929A1 (en) * | 2008-12-26 | 2010-07-01 | Fujitsu Limited | Compound semiconductor device and manufacturing method thereof |
Also Published As
Publication number | Publication date |
---|---|
JP5649687B2 (en) | 2015-01-07 |
JP2012015482A (en) | 2012-01-19 |
US8969973B2 (en) | 2015-03-03 |
US20120001230A1 (en) | 2012-01-05 |
TW201203540A (en) | 2012-01-16 |
JP2013175777A (en) | 2013-09-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TWI475690B (en) | Multi-gate semiconductor devices | |
JP4968068B2 (en) | Field effect transistor | |
US5313083A (en) | R.F. switching circuits | |
CN105283958B (en) | The cascode structure of GaN HEMT | |
JP6240898B2 (en) | Semiconductor device | |
US7538394B2 (en) | Compound semiconductor switch circuit device | |
US7899412B2 (en) | Switching element, antenna switch circuit and radio frequency module using the same | |
US9754932B2 (en) | Semiconductor device | |
US7358788B2 (en) | Compound semiconductor switching circuit device | |
US7307298B2 (en) | Semiconductor device | |
US11257938B2 (en) | Group III nitride semiconductor device with first and second conductive layers | |
US8450805B2 (en) | Compound semiconductor switch circuit device | |
US20070114568A1 (en) | Semiconductor device and circuit having multiple voltage controlled capacitors | |
US7193255B2 (en) | Semiconductor device with floating conducting region placed between device elements | |
US20050263822A1 (en) | Semiconductor device and manufacturing method thereof | |
US7339210B2 (en) | Compound semiconductor switching circuit device | |
US20220359669A1 (en) | Nitride semiconductor device and method of manufacturing the same | |
US20090184368A1 (en) | Ic chip | |
JPH02214125A (en) | Wireless frequency switching circuit | |
US8299835B2 (en) | Radio-frequency switch circuit with separately controlled shunt switching device | |
JP2000340580A (en) | Semiconductor device | |
CN115863401B (en) | Normally-off transistor and preparation method thereof | |
WO2024038685A1 (en) | Semiconductor device, semiconductor module, and electronic machine | |
JP2007149885A (en) | Compound semiconductor switch circuit device and manufacturing method thereof | |
JP2005101565A (en) | Semiconductor device for switch, and switching circuit |