TW253947B - A data processing system - Google Patents
A data processing systemInfo
- Publication number
- TW253947B TW253947B TW083109856A TW83109856A TW253947B TW 253947 B TW253947 B TW 253947B TW 083109856 A TW083109856 A TW 083109856A TW 83109856 A TW83109856 A TW 83109856A TW 253947 B TW253947 B TW 253947B
- Authority
- TW
- Taiwan
- Prior art keywords
- bus
- module
- transactions
- data processing
- processing system
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F15/00—Digital computers in general; Data processing equipment in general
- G06F15/16—Combinations of two or more digital computers each having at least an arithmetic unit, a program unit and a register, e.g. for a simultaneous processing of several programs
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/36—Handling requests for interconnection or transfer for access to common bus or bus system
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Software Systems (AREA)
- Memory System Of A Hierarchy Structure (AREA)
- Multi Processors (AREA)
- Information Retrieval, Db Structures And Fs Structures Therefor (AREA)
- Bus Control (AREA)
- Information Transfer Systems (AREA)
- Computer And Data Communications (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/201,185 US6182176B1 (en) | 1994-02-24 | 1994-02-24 | Queue-based predictive flow control mechanism |
Publications (1)
Publication Number | Publication Date |
---|---|
TW253947B true TW253947B (en) | 1995-08-11 |
Family
ID=22744823
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW083109856A TW253947B (en) | 1994-02-24 | 1994-10-24 | A data processing system |
Country Status (6)
Country | Link |
---|---|
US (2) | US6182176B1 (zh) |
EP (1) | EP0674272B1 (zh) |
JP (1) | JPH07306810A (zh) |
KR (1) | KR100371844B1 (zh) |
DE (1) | DE69424272T2 (zh) |
TW (1) | TW253947B (zh) |
Families Citing this family (27)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5528766A (en) * | 1994-03-24 | 1996-06-18 | Hewlett-Packard Company | Multiple arbitration scheme |
US5761444A (en) * | 1995-09-05 | 1998-06-02 | Intel Corporation | Method and apparatus for dynamically deferring transactions |
US6240479B1 (en) * | 1998-07-31 | 2001-05-29 | Motorola, Inc. | Method and apparatus for transferring data on a split bus in a data processing system |
US6836829B2 (en) * | 1998-11-20 | 2004-12-28 | Via Technologies, Inc. | Peripheral device interface chip cache and data synchronization method |
US6732208B1 (en) * | 1999-02-25 | 2004-05-04 | Mips Technologies, Inc. | Low latency system bus interface for multi-master processing environments |
US6460133B1 (en) * | 1999-05-20 | 2002-10-01 | International Business Machines Corporation | Queue resource tracking in a multiprocessor system |
US6728253B1 (en) * | 1999-09-24 | 2004-04-27 | International Business Machines Corporation | Mixed queue scheduler |
US6529990B1 (en) * | 1999-11-08 | 2003-03-04 | International Business Machines Corporation | Method and apparatus to eliminate failed snoops of transactions caused by bus timing conflicts in a distributed symmetric multiprocessor system |
US6651124B1 (en) * | 2000-04-28 | 2003-11-18 | Hewlett-Packard Development Company, L.P. | Method and apparatus for preventing deadlock in a distributed shared memory system |
US6748505B1 (en) * | 2000-07-11 | 2004-06-08 | Intel Corporation | Efficient system bus architecture for memory and register transfers |
US6804736B2 (en) * | 2000-11-30 | 2004-10-12 | Hewlett-Packard Development Company, L.P. | Bus access arbitration based on workload |
US6631440B2 (en) * | 2000-11-30 | 2003-10-07 | Hewlett-Packard Development Company | Method and apparatus for scheduling memory calibrations based on transactions |
US20030095447A1 (en) * | 2001-11-20 | 2003-05-22 | Koninklijke Philips Electronics N.V. | Shared memory controller for display processor |
US6862646B2 (en) * | 2001-12-28 | 2005-03-01 | Thomas J. Bonola | Method and apparatus for eliminating the software generated ready-signal to hardware devices that are not part of the memory coherency domain |
US7546399B2 (en) * | 2002-03-25 | 2009-06-09 | Intel Corporation | Store and forward device utilizing cache to store status information for active queues |
US7024499B2 (en) * | 2003-01-21 | 2006-04-04 | Red Hat, Inc. | Cache only queue option for cache controller |
WO2004107180A1 (ja) * | 2003-05-30 | 2004-12-09 | Fujitsu Limited | マルチプロセッサシステム |
US7165131B2 (en) * | 2004-04-27 | 2007-01-16 | Intel Corporation | Separating transactions into different virtual channels |
US20070082131A1 (en) * | 2005-10-07 | 2007-04-12 | Sulzer Metco (Us), Inc. | Optimized high purity coating for high temperature thermal cycling applications |
US7603503B1 (en) | 2006-09-18 | 2009-10-13 | Nvidia Corporation | Efficiency based arbiter |
US7949813B2 (en) * | 2007-02-06 | 2011-05-24 | Broadcom Corporation | Method and system for processing status blocks in a CPU based on index values and interrupt mapping |
US8019910B2 (en) * | 2007-07-31 | 2011-09-13 | Hewlett-Packard Development Company, L.P. | Transaction flow control in PCI express fabric |
JP5104139B2 (ja) * | 2007-09-07 | 2012-12-19 | 富士通株式会社 | キャッシュシステム |
US8275902B2 (en) * | 2008-09-22 | 2012-09-25 | Oracle America, Inc. | Method and system for heuristic throttling for distributed file systems |
US20130054896A1 (en) * | 2011-08-25 | 2013-02-28 | STMicroelectronica Inc. | System memory controller having a cache |
JP2016173798A (ja) * | 2015-03-18 | 2016-09-29 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
US10423358B1 (en) | 2017-05-31 | 2019-09-24 | FMAD Engineering GK | High-speed data packet capture and storage with playback capabilities |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5257374A (en) * | 1987-11-18 | 1993-10-26 | International Business Machines Corporation | Bus flow control mechanism |
GB8814633D0 (en) * | 1987-11-18 | 1988-07-27 | Ibm | Bus flow control mechanism |
US5204954A (en) * | 1987-11-18 | 1993-04-20 | International Business Machines Corporation | Remote storage management mechanism and method |
US5265235A (en) * | 1990-11-30 | 1993-11-23 | Xerox Corporation | Consistency protocols for shared memory multiprocessors |
US5195089A (en) * | 1990-12-31 | 1993-03-16 | Sun Microsystems, Inc. | Apparatus and method for a synchronous, high speed, packet-switched bus |
-
1994
- 1994-02-24 US US08/201,185 patent/US6182176B1/en not_active Expired - Lifetime
- 1994-08-25 EP EP94113319A patent/EP0674272B1/en not_active Expired - Lifetime
- 1994-08-25 DE DE69424272T patent/DE69424272T2/de not_active Expired - Lifetime
- 1994-10-24 TW TW083109856A patent/TW253947B/zh active
-
1995
- 1995-02-16 JP JP7028066A patent/JPH07306810A/ja active Pending
- 1995-02-23 KR KR1019950003485A patent/KR100371844B1/ko not_active IP Right Cessation
-
2000
- 2000-10-25 US US09/697,560 patent/US6304932B1/en not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
US6182176B1 (en) | 2001-01-30 |
US6304932B1 (en) | 2001-10-16 |
KR950033892A (ko) | 1995-12-26 |
DE69424272D1 (de) | 2000-06-08 |
DE69424272T2 (de) | 2000-11-30 |
EP0674272B1 (en) | 2000-05-03 |
JPH07306810A (ja) | 1995-11-21 |
EP0674272A1 (en) | 1995-09-27 |
KR100371844B1 (ko) | 2003-04-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TW253947B (en) | A data processing system | |
CA2054124A1 (en) | Process for franking mail and a system for carrying out this process | |
CA2038843A1 (en) | Apparatus and methods for performing an application-defined operation ondata as part of a system-defined operation on the data | |
EP0321157A3 (en) | Direct memory access apparatus and methods | |
EP0520769A3 (en) | Computer system manager | |
AU4798793A (en) | Fault-tolerant, high-speed bus system and bus interface for wafer-scale integration | |
EP0458104A3 (en) | Power controller for multiprocessor computing system having shared input/output devices | |
MY105323A (en) | Communications interface adapter. | |
CA2102439A1 (en) | Structure and Method for Combining PCM and Common Control Data on a Backplane Bus | |
CA2179397A1 (en) | A multiprocessor programmable interrupt controller system with processor-integrated interrupt controllers | |
AU6230794A (en) | Power management system for computer device interconnection bus | |
MY114584A (en) | Processor subsystem for use with a universal computer architecture | |
MY115097A (en) | Computer system providing a universal architecture adaptive to a variety of processor types and bus protocols | |
EP0384621A3 (en) | Data transfer operations between two asynchronous buses | |
CA2116826A1 (en) | Data Processing System Using a Non-Multiplexed, Asynchronous Address/Data Bus System | |
CA2141268A1 (en) | High-Speed Synchronization Communication Control Mechanism for Multi-Processor System | |
EP0192894A3 (en) | Integrated office automation system | |
GR3018856T3 (en) | Communications system with a multi-processor system serving as the central control | |
CA2130064A1 (en) | Method and Apparatus for Transferring Data Between a Host Processor and a Subsystem Processor in a Data Processing System | |
EP0174040A3 (en) | Multiprocessor computer system which includes n parallel-operating computer modules and an external apparatus, and computer module for use in such a system | |
CA2163850A1 (en) | Bus Arbitration Between an Input/Output Device and a Processing Device Including a First-In First-Out Type Write-In Buffer | |
AU5351694A (en) | Multiplexed communication protocol between central and distributed peripherals in multiprocessor computer systems | |
CA2070285A1 (en) | Input/output command issuing control system in data processing system | |
EP0344999A3 (en) | Data transmission system | |
IE821135L (en) | Data processing |