SG175669A1 - Hyper thermally enhanced semiconductor package system - Google Patents
Hyper thermally enhanced semiconductor package system Download PDFInfo
- Publication number
- SG175669A1 SG175669A1 SG2011077138A SG2011077138A SG175669A1 SG 175669 A1 SG175669 A1 SG 175669A1 SG 2011077138 A SG2011077138 A SG 2011077138A SG 2011077138 A SG2011077138 A SG 2011077138A SG 175669 A1 SG175669 A1 SG 175669A1
- Authority
- SG
- Singapore
- Prior art keywords
- heat slug
- substrate
- semiconductor chip
- attaching
- slug
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 81
- 239000000758 substrate Substances 0.000 claims abstract description 87
- 229910000679 solder Inorganic materials 0.000 claims description 36
- 239000000853 adhesive Substances 0.000 claims description 10
- 230000001070 adhesive effect Effects 0.000 claims description 10
- 238000007789 sealing Methods 0.000 claims description 7
- 241000237858 Gastropoda Species 0.000 claims description 5
- 239000000565 sealant Substances 0.000 claims description 2
- 238000005476 soldering Methods 0.000 claims 2
- 238000010586 diagram Methods 0.000 description 20
- 230000017525 heat dissipation Effects 0.000 description 8
- 238000000034 method Methods 0.000 description 8
- 239000000463 material Substances 0.000 description 5
- 239000010949 copper Substances 0.000 description 4
- 238000013461 design Methods 0.000 description 4
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 3
- 239000004593 Epoxy Substances 0.000 description 3
- BPQQTUXANYXVAA-UHFFFAOYSA-N Orthosilicate Chemical compound [O-][Si]([O-])([O-])[O-] BPQQTUXANYXVAA-UHFFFAOYSA-N 0.000 description 3
- 238000010276 construction Methods 0.000 description 3
- 229910052802 copper Inorganic materials 0.000 description 3
- 238000005516 engineering process Methods 0.000 description 3
- 230000001965 increasing effect Effects 0.000 description 3
- 229910052751 metal Inorganic materials 0.000 description 3
- 239000002184 metal Substances 0.000 description 3
- JYEUMXHLPRZUAT-UHFFFAOYSA-N 1,2,3-triazine Chemical compound C1=CN=NN=C1 JYEUMXHLPRZUAT-UHFFFAOYSA-N 0.000 description 2
- XQUPVDVFXZDTLT-UHFFFAOYSA-N 1-[4-[[4-(2,5-dioxopyrrol-1-yl)phenyl]methyl]phenyl]pyrrole-2,5-dione Chemical compound O=C1C=CC(=O)N1C(C=C1)=CC=C1CC1=CC=C(N2C(C=CC2=O)=O)C=C1 XQUPVDVFXZDTLT-UHFFFAOYSA-N 0.000 description 2
- 230000006835 compression Effects 0.000 description 2
- 238000007906 compression Methods 0.000 description 2
- 238000001816 cooling Methods 0.000 description 2
- 238000011161 development Methods 0.000 description 2
- 230000018109 developmental process Effects 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 229920001971 elastomer Polymers 0.000 description 2
- 239000000806 elastomer Substances 0.000 description 2
- 230000002708 enhancing effect Effects 0.000 description 2
- 238000007373 indentation Methods 0.000 description 2
- 239000002648 laminated material Substances 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000003909 pattern recognition Methods 0.000 description 2
- 239000005360 phosphosilicate glass Substances 0.000 description 2
- 229920002120 photoresistant polymer Polymers 0.000 description 2
- 229920003192 poly(bis maleimide) Polymers 0.000 description 2
- 229920001721 polyimide Polymers 0.000 description 2
- 229920000642 polymer Polymers 0.000 description 2
- 229910052720 vanadium Inorganic materials 0.000 description 2
- LEONUFNNVUYDNQ-UHFFFAOYSA-N vanadium atom Chemical compound [V] LEONUFNNVUYDNQ-UHFFFAOYSA-N 0.000 description 2
- 239000005749 Copper compound Substances 0.000 description 1
- 229910000881 Cu alloy Inorganic materials 0.000 description 1
- 239000004642 Polyimide Substances 0.000 description 1
- 229910018594 Si-Cu Inorganic materials 0.000 description 1
- 229910008465 Si—Cu Inorganic materials 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 239000004035 construction material Substances 0.000 description 1
- 150000001880 copper compounds Chemical class 0.000 description 1
- 230000001351 cycling effect Effects 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 239000008393 encapsulating agent Substances 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 229910000765 intermetallic Inorganic materials 0.000 description 1
- 238000000465 moulding Methods 0.000 description 1
- 238000013021 overheating Methods 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 239000004033 plastic Substances 0.000 description 1
- 239000009719 polyimide resin Substances 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 230000002787 reinforcement Effects 0.000 description 1
- 229920005989 resin Polymers 0.000 description 1
- 239000011347 resin Substances 0.000 description 1
- 238000012360 testing method Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
- H01L23/367—Cooling facilitated by shape of device
- H01L23/3677—Wire-like or pin-like cooling fins or heat sinks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05617—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/05624—Aluminium [Al] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13147—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/291—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/29198—Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
- H01L2224/29298—Fillers
- H01L2224/29299—Base material
- H01L2224/2939—Base material with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/8119—Arrangement of the bump connectors prior to mounting
- H01L2224/81193—Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed on both the semiconductor or solid-state body and another item or body to be connected to the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/818—Bonding techniques
- H01L2224/81801—Soldering or alloying
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/838—Bonding techniques
- H01L2224/83801—Soldering or alloying
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/838—Bonding techniques
- H01L2224/8385—Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/922—Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
- H01L2224/9222—Sequential connecting processes
- H01L2224/92222—Sequential connecting processes the first connecting process involving a bump connector
- H01L2224/92225—Sequential connecting processes the first connecting process involving a bump connector the second connecting process involving a layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/16—Fillings or auxiliary members in containers or encapsulations, e.g. centering rings
- H01L23/18—Fillings characterised by the material, its physical or chemical properties, or its arrangement within the complete device
- H01L23/24—Fillings characterised by the material, its physical or chemical properties, or its arrangement within the complete device solid or gel at the normal operating temperature of the device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
- H01L23/373—Cooling facilitated by selection of materials for the device or materials for thermal expansion adaptation, e.g. carbon
- H01L23/3736—Metallic materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L24/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L24/80 - H01L24/90
- H01L24/92—Specific sequence of method steps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/06—Polymers
- H01L2924/078—Adhesive characteristics other than chemical
- H01L2924/07802—Adhesive characteristics other than chemical not being an ohmic electrical conductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/36—Material effects
- H01L2924/365—Metallurgical effects
- H01L2924/3651—Formation of intermetallics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/36—Material effects
- H01L2924/365—Metallurgical effects
- H01L2924/3656—Formation of Kirkendall voids
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)
Abstract
HYPER THERMALLY ENHANCED SEMICONDUCTOR PACKAGE SYSTEMA semiconductor package system is provided including mounting a semiconductor chip to a substrate having a substrate opening. A first heat slug is attached to a first surface of the semiconductor chip at least partially encapsulating the semiconductor chip. A second heat slug is attached to the second surface of the semiconductor chip through the substrate opening. (FIG. 1)
Description
HYPER THERMALLY ENHANCED SEMICONDUCTOR PACKAGE SYSTEM
The present invention relates generally to semiconductor package systems, and more particularly to thermally enhanced semiconductor package systems.
The increasing density of electrical connections in semiconductor devices has pushed conventional packages to their design limit. Heat generated by the semiconductor devices needs to be dissipated immediately to prevent them from overheating. As the semiconductor devices become denser, the generated heat also increases correspondingly. More and more packages are now designed with heat sinks or heat slugs to enhance the ability to dissipate heat.
With smaller package footprint, ball grid array (BGA) packages have been introduced and developed several years ago. BGA includes a family of package ‘styles’, differentiated primarily by construction materials and techniques, such as plastic (PBGA) or ceramic (CBGA). Other BGA packages include tape automated bonding ball grid array (TAB-BGA) and cavity down (CD-BGA) type of construction.
Higher device working frequency (3.3MHz and above) with increased clock speed rates have required the creation of other versions of BGA: enhanced BGA (EBGA), thermally enhanced BGA (TEBGA 1 & II), heat spreader BGA (HS-BGA), and micro super BGA (mBGA or m Super-BGA). However, all BGA packages, regardless of package style, utilize solder attachments (balls) located directly underneath the package body. Thus, during reflow, a significant portion of the heat energy required to melt these connections must be conducted through the package body itself. Consequently, the materials and their relative locations within the package can influence the thermal profile of the package.
A BGA package typically includes a substrate, such as printed circuit board, made from reinforced polymer laminate material, i.e. bismaleimide triazine (BT) or a polyimide resin with series of metal traces on the top side. The metal traces are connected by vias to the bottom side of the substrate, and redistributed in an array grid around the periphery of the substrate. The semiconductor chip, having a plurality of bond pads, is mounted to the substrate using soft solder or epoxy. The bond pads are wires bonded to connect the chip to the package substrate or are bonded using solder bump for flip-chips. The whole package is then encapsulated with a molding compound above the top portion of the package substrate.
Lastly, the solder balls are attached and reflowed to enhance electrical conductivity.
However, a need still remains for a low-cost effective design with enhanced heat dissipation capability. In view of cost considerations and the increasingly limited space, it is increasingly critical that answers be found to these problems.
Solutions to these problems have been long sought but prior developments have not taught or suggested any solutions and, thus, solutions to these problems have long eluded those skilled in the art.
The present invention provides a semiconductor package system comprising mounting a semiconductor chip to a substrate having a substrate opening. A first heat slug is attached to a first surface of the semiconductor chip at least partially encapsulating the semiconductor chip. A second heat slug is attached to the second surface of the semiconductor chip through the substrate opening.
Certain embodiments of the invention have other advantages in addition to or in place of those mentioned or obvious from the above. The advantages will become apparent to those skilled in the art from a reading of the following detailed description when taken with reference to the accompanying drawings.
FIG. 1 is a schematic diagram of a cross-sectional view of a hyper thermally enhanced ball grid array package in accordance with a first embodiment of the present invention;
FIG. 2 is a schematic diagram of a cross-sectional view of a hyper thermally enhanced ball grid array package in accordance with a second embodiment of the present invention;
FIG. 3 is a schematic diagram of a cross-sectional view of a hyper thermally enhanced ball grid array package in accordance with a third embodiment of the present invention;
FIG. 4 is a schematic diagram of a bottom view of a hyper thermally enhanced ball grid array package in accordance with a first embodiment of the present invention;
FIG. 5 is a schematic diagram of a bottom view of a hyper thermally enhanced ball grid array package in accordance with a second embodiment of the present invention;
FIG. 6 is a schematic diagram of a bottom view of a hyper thermally enhanced ball grid array package in accordance with a third embodiment of the present invention;
FIG. 7 is a schematic diagram of a top view of a hyper thermally enhanced ball grid array package in accordance with a first embodiment of the present invention;
FIG. 8 is a schematic diagram of a top view of a hyper thermally enhanced ball grid array package in accordance with a second embodiment of the present invention;
FIG. 9 is a schematic diagram of a top view of a hyper thermally enhanced ball grid array package in accordance with a third embodiment of the present invention;
FIG. 10 is a schematic diagram of a cross-sectional view of a hyper thermally enhanced ball grid array package solder bump joint in accordance with one embodiment of the present invention; and
FIG. 11 is a flow chart of a system for thermally enhancing a ball grid array package in accordance with an embodiment of the present invention.
In the following description, numerous specific details are given to provide a thorough understanding of the invention. However, it will be apparent that the invention may be practiced without these specific details. In order to avoid obscuring the present invention, some well-known circuits, system configurations, and process steps are not disclosed in detail.
The term “horizontal” as used herein is defined as a plane parallel to the conventional plane or surface of the top heat slug, regardless of its orientation. The term “vertical” refers to a direction perpendicular to the horizontal as just defined. Terms, such as “on”, “above”, “below”, “bottom”, “top”, “side” (as in “sidewall”), “higher”, “lower”, “upper”, “over”, and “under”, are defined with respect to the horizontal plane.
The term “processing” as used herein includes deposition of material or photoresist, patterning, exposure, development, etching, cleaning, and/or removal of the material or photoresist as required in forming a described structure.
Referring now to FIG. 1, therein is shown a schematic diagram of a cross-sectional view of a hyper thermally enhanced ball grid array (HTEBGA) package 100 in accordance with a first embodiment of the present invention. The HTEBGA package 100 is a chip scale package (CSP) having ball grid array (BGA) input/outputs.
To increase the heat dissipation capability of the HTEBGA package 100, a top heat slug 102 and a bottom heat slug 104 encapsulate and protect a semiconductor chip 106 mounted inside the HTEBGA package 100. The semiconductor chip 106 is shown as a flip- chip but is merely an example of what can be packaged since the semiconductor chip 106 would be understood by those having ordinary skill in the art from the present disclosure to be multiple chips or even other packages. In one example, the semiconductor chip 106 can be as large as 4/5 of the total package case outline with a thickness ranging from 6 to 25mils.
The top heat slug 102 and the bottom heat slug 104 act as thermal dissipation paths for heat to be dissipated. Both the top heat slug 102 and the bottom heat slug 104 are preferably metallic and can be made from materials such as pure copper, copper alloys, or silicate and vanadium doped copper compounds. The silicate doping is used to reduce thermal mismatch between the metallic heat slugs and the semiconductor chip 106. The vanadium doping provides stress relief between the copper and the silicate.
The structure of the top heat slug 102 is made concave with a horizontal top 130 and sidewalls 132 formed downward about 7° to 10° from the vertical. The sidewalls 132 flare at the bottom into a flange or a cap flash 108. The cap flash 108 serves as reinforcement for package sealing as well as minimizing compression stress from thermal mismatches of the semiconductor chip 106 and the top heat slug 102. For chip size packages, the cap flash 108 would be typically 2-3mm in horizontal width.
Arranged in line or in staggered dual rows around the top of the semiconductor chip 106 are bond pads 111, generally made of Al-Si-Cu. Stud bumps 114, generally of copper, are bonded to the bond pads 111. The stud bumps 114 assist in halting the formation of inter- metallic growth due to Kirkendall voids in solder joints caused by thermal mismatch and temperature cycling.
The semiconductor chip 106 is flipped-over for chip-attach using flip-chip bonding to a substrate 116.
The substrate 116 is a multi-layer substrate having a substrate opening 128 and a recessed cavity 119. The substrate opening 128 and the recessed cavity 119 reduce the total package weight and enhance substrate structural flexibility. The substrate is generally a reinforced polymer laminate material, such as organic bismaleimide triazine (BT), or a polymide resin, containing through vias for connecting top and bottom conductive traces.
Solder pillars/ball bumps 110 are formed connected to the top traces and in a solder mask 118, which is pre-plated on non-contact areas of the substrate 116. The substrate 116 also includes vertical build-up wings 124. The vertical build-up wings 124 are designed to control the solder mask structure and solder joint sustainability during chip mount reflow as well as to enhance internal package structural robustness during the second re-flow after ball mounting.
The stud bumps 114 are mounted on the solder pillars/ball bumps 110 and then heat reflow forms interconnections of the semiconductor chip 106 to the substrate 116. During reflow, the solder pillars/ball bumps 110 self-realign to the exact location of the bond pads 111 and the solder mask 118 strengthens the solder pillars/ball bumps 110 after heat reflow.
Once the semiconductor chip 106 is mounted, an adhesive 120 including a non-brittle interconnect material, such as soft solder paste or epoxy, is applied to the formerly bottom surface of the semiconductor chip 106 which is facing upward after chip-attach. The adhesive 120 can be conductive to enhance heat conduction between the semiconductor chip 106 and the top heat slug 102. The cap flash 108 of the top heat slug 102 is coated with a non-conductive adhesive (NCA) 122 or a non-conductive elastomer (NCE) to enhance sealing.
Then, the top heat slug 102 is placed, using a pattern recognition system, on the substrate 116. The cap flash 108 of the top heat slug 102 serves as a platform for sealing against the substrate 116. Heat from about 175°C. and 180°C. is applied in-line during the sealing process to cure the adhesive 120. The semiconductor chip 106 may be hermetically sealed to the substrate 116 using a vacuum applied through the substrate opening 128.
A further sealant or heat conductive epoxy 129 can be injected through the substrate opening 128 to also help provide a hermetic seal around the semiconductor chip 106.
The substrate opening 128 is then used to enable the bottom heat slug 104 to penetrate through the substrate 116 and directly make contact with the semiconductor chip 106 for enhanced heat conduction. Because most of the active circuit layers are in the top of the semiconductor chip 106 adjacent the bond pads 111, there is a need to have a faster heat dissipation path on the top to channel out all heat generated to the package ambient. The bottom heat slug 104 performs this function by under hanging the substrate 116 in the recessed cavity 119 to provide additional heat convention surface area for the HTEBGA package 100.
The under hang feature includes: the thickness of the bottom heat slug 104 exceeding the thickness of the substrate 116, the bottom heat slug 104 protruding from the substrate 116 during flip-over and after mounting. The protrusion of the bottom heat slug 104 is, however, less than the standoff height required after solder balls attachment with a minimum clearance of 1.25mm reserved. The bottom heat slug 104 is engaged with the substrate 116.
The size of the bottom heat slug 104 is almost equal to the size of the opening of the substrate opening 128 in the substrate 116. The bottom heat slug 104 is attached to the bottom surface of the semiconductor chip 106. The bottom surface of the semiconductor chip 106 may include a phosphosilicate glass (PSG) or SiN polyimide capping layer 121 around the stud bumps 114. The bottom heat slug 104 passes through the substrate opening 128 of the substrate 116, using a package flip-over and drop-in method. Connection of the bottom heat slug 104 is achieved using a conductive adhesive 123.
Once connection of the bottom heat slug 104 is made, solder balls 112 are prepared at a blank substrate-mounting template having an exact imprint of the bottom surface of the substrate 116 including metal connector pads 126, which are connected to the bond pads 111 on the semiconductor chip 106. The enclosed package (with the top heat slug 102 and the bottom heat slug 104) is then picked up to be flip-over again, using a pattern recognition system to align the edges of the substrate 116 to the substrate-mounting template edge which contains the solder balls 112 in a pre-determined pattern. Mounting is achieved once the placement is done and subjected to package reflow. The embodiment of the present invention is ready for testing and branding.
Referring now to FIG. 2, therein is shown a schematic diagram of a cross-sectional view of a hyper thermally enhanced ball grid array (HTEBGA) package 200 in accordance with a second embodiment of the present invention. A top heat slug 202 and a bottom heat slug 204 encapsulate and protect the semiconductor chip 106 mounted inside the HTEBGA package 200. The HTEBGA package 200 includes similar elements from the HTEBGA package 100 of FIG. 1.
The top heat slug 202 has a top recess 206 or a reduced top surface thickness, or thinner by 3/5 of the total heat slug thickness, in the form of round or rectangular indentation in the center of the top heat slug 202. The bottom heat slug 204 also has a bottom recess 208, or a reduced surface thickness in the form of a round or rectangular indentation in the center of the bottom heat slug 204. Such embodiment further enhances heat dissipation capability due to larger effective heat dissipation area as well as reducing vertical thermal mismatch loading.
Referring now to FIG. 3, therein is shown a schematic diagram of a cross-sectional view of a hyper thermally enhanced ball grid array (HTEBGA) package 300 in accordance with a third embodiment of the present invention.
A top heat slug 302 and a bottom heat slug 304 encapsulate and protect the semiconductor chip 106 mounted inside the HTEBGA package 300. The HTEBGA package 300 includes similar elements from the HTEBGA package 100 of FIG. 1.
The top heat slug 302 and the bottom heat slug 304 include heat-spreader fins 306 and 308, respectively. The heat-spreader fins 306 and 308 are built-in vertically and appear from the respective top and bottom surfaces of the top heat slug 302 and the bottom heat slug 304 (after mounting) to the inner part of the top heat slug 302 and the bottom heat slug 304 with 3/5 depth of fin length. Such design further enlarges the total effective area for heat dissipation as well as promotes air circulation for faster cooling effect.
Referring now to FIG. 4, therein is shown a schematic diagram of a bottom view of a hyper thermally enhanced ball grid array package in accordance with a first embodiment of the present invention corresponding to FIG. 1. The bottom heat slug 104 is located in the center the substrate 116. The solder balls 112 are shown around the bottom heat slug 104.
Referring now to FIG. 5, therein is shown a schematic diagram of a bottom view of a hyper thermally enhanced ball grid array package in accordance with a second embodiment of the present invention. The bottom heat slug 204 is located in the center the substrate 116.
The bottom heat slug 204 includes the bottom recess 208 in its the center. The solder balls 112 are shown around the bottom heat slug 104.
Referring now to FIG. 6, therein is shown a schematic diagram of a bottom view of a hyper thermally enhanced ball grid array package in accordance with a third embodiment of the present invention. The bottom heat slug 304 is located in the center the substrate 116.
The bottom heat slug 304 includes the heat-spreader fins 308. The solder balls 112 are shown around the bottom heat slug 104.
Referring now to FIG. 7, therein is shown a schematic diagram of a top view of a hyper thermally enhanced ball grid array package in accordance with a first embodiment of the present invention.
Referring now to FIG. 8, therein is shown a schematic diagram of a top view of a hyper thermally enhanced ball grid array package in accordance with a second embodiment of the present invention. The top heat slug 202 includes the top recess 206 in its center.
Referring now to FIG. 9, therein is shown a schematic diagram of a top view of a hyper thermally enhanced ball grid array package in accordance with a third embodiment of the present invention. The top heat slug 302 includes the heat-spreader fins 306.
Referring now to FIG. 10, therein is shown a schematic diagram of a cross-sectional view of a hyper thermally enhanced ball grid array package solder bump joint in accordance with one embodiment of the present invention. The stud bump 114 couples the exposed portion of the bond pad 111 of the semiconductor chip 106 to the solder pillars/ball bumps 110.
Referring now to FIG. 11, therein is shown a flow chart of a semiconductor package system 1100 in accordance with an embodiment of the present invention. The system 1100 includes: mounting a semiconductor chip to a substrate having a substrate opening in a block 1102; attaching a first heat slug to a first surface of the semiconductor chip and at least partially encapsulating the semiconductor chip in a block 1104; and attaching a second heat slug to a second surface of the semiconductor chip through the substrate opening in a block 1106.
It has been discovered that the present invention thus has numerous advantages.
An advantage is that the present invention package construction, a hyper thermally enhanced ball grid array (HTE-BGA), has 80-85% of the total external body covered by heat slugs and solder balls, which is thermally conductive. Such design enhances heat dissipation on all sides of the package. Further the top heat slug 102 and the bottom heat slug 104 provide direct contact with the top and bottom surfaces of the semiconductor chip 106, giving shorter paths for heat to be dissipated. This means faster cooling effect can be achieved.
Another advantage is that extending the aperture on the edges of the top heat slug 102 addressed as the cap flash 108 serves as reinforced structure to enhance encapsulant rigidity, reducing compression and lateral stresses from package chip top, as well as serving as sealing platform to cover the package. The bottom heat slug 104 further enhances effective heat dissipation area of the package.
Another advantage is that non-conductive adhesive (NCA) or non-conductive elastomer (NCE) is used to seal up all exposed areas of the package structure preventing moisture ingression.
Another advantage is that the substrate opening 128 of the substrate 116 has shorter redistributed Cu microvias for eliminating frequency parasitic losses.
Another advantage is that the substrate opening 128 of the substrate 116 also provides a guard ring or the vertical built-up wing 124 on the edges of substrate coiled down area to thinner substrate platform area. This additional feature serves to safeguard the solder mask 118 on the non-contact areas of the top surface of the substrate 116. The solder mask 118 serves to enhance solder bumps rigidity during package second reflow.
Another advantage is that construction of the package required simplified assembly processes as no conventional back end processes and wire bond required. This results in faster time-to-market and shorter assembly cycle time.
Another advantage is that the present invention has small and compact footprint, with chip size housing capability up to 80% of the package case outline.
Another advantage is that the present invention is a hybrid version of Flip-chip, CSP and BGA.
Yet another important advantage of the present invention is that it valuably supports and services the historical trend of reducing costs, simplifying systems, and increasing performance.
These and other valuable aspects of the present invention consequently further the state of the technology to at least the next level.
Thus, it has been discovered that the HTEBGA package system and apparatus of the present invention furnish important and heretofore unknown and unavailable solutions, capabilities, and functional advantages for thermally enhancing BGA packages. The resulting processes and configurations are straightforward, cost-effective, uncomplicated, highly versatile and effective, can be implemented by adapting known technologies, and are thus readily suited for efficiently and economically manufacturing BGA devices.
The resulting processes and configurations are straightforward, cost-effective, uncomplicated, highly versatile and effective, can be implemented by adapting known technologies, and are thus readily suited for efficiently and economically manufacturing large chip IC packaged devices.
While the invention has been described in conjunction with a specific best mode, it is to be understood that many alternatives, modifications, and variations will be apparent to those skilled in the art in light of the aforegoing description. Accordingly, it is intended to embrace all such alternatives, modifications, and variations that fall within the scope of the included claims. All matters hithertofore set forth herein or shown in the accompanying drawings are to be interpreted in an illustrative and non-limiting sense.
Claims (20)
1. A semiconductor package system comprising: mounting a semiconductor chip to a substrate having a substrate opening; attaching a first heat slug to a first surface of the semiconductor chip, the first heat slug at least partially encapsulating the semiconductor chip; and attaching a second heat slug to a second surface of the semiconductor chip through the substrate opening.
2. The system as claimed in claim 1 wherein: mounting the semiconductor chip further comprises reflow soldering stud bumps on the semiconductor chip to solder pillars/ball bumps on the substrate.
3. The system as claimed in claim 1 further comprising: hermetically sealing the first heat slug to the substrate using a vacuum.
4. The system as claimed in claim 1 wherein: attaching the first heat slug further comprises providing the first heat slug with a top recess on a top surface thereof; or attaching the second heat slug further comprises providing the second heat slug with a bottom recess on a bottom surface thereof.
5. The system as claimed in claim 1 wherein: attaching the first heat slug further comprises providing the first heat slug with a first fin on a top surface thereof; or attaching the second heat slug further comprises providing the first heat slug with a second fin on a bottom surface thereof.
6. A semiconductor package system comprising: mounting a semiconductor chip by flipping and electrically connecting former top bonding pads to a substrate having a substrate opening; attaching a top heat slug to a first surface of the semiconductor chip using a conductive bond, the top heat slug at least partially encapsulating the semiconductor chip; and attaching a bottom heat slug using a conductive bond to a second surface of the semiconductor chip through the substrate opening.
7. The system as claimed in claim 6 wherein: mounting the semiconductor chip further comprises reflow soldering stud bumps on the semiconductor chip to solder pillars/ball bumps on the substrate; attaching the top heat slug further comprises attaching the top heat slug with a non- conductive bond to the top of the substrate; and attaching the bottom heat slug further comprises attaching the bottom heat slug with a non-conductive bond to the bottom of the substrate.
8. The system as claimed in claim 6 further comprising: hermetically sealing the top heat slug to the substrate by applying a vacuum or a further sealant through the substrate opening.
9. The system as claimed in claim 6 wherein: attaching the top heat slug further comprises providing the top heat slug with a top recess in the center of a top surface thereof; attaching the bottom heat slug further comprises providing the bottom heat slug with a bottom recess in the center of a bottom surface thereof; or attaching the bottom heat slug further comprises attaching the bottom heat slug in a recessed cavity in the substrate.
10. The system as claimed in claim 6 wherein: attaching the top heat slug further comprises providing the top heat slug with a first plurality of fins on a top surface thereof; attaching the bottom heat slug further comprises providing the bottom heat slug with a second plurality of fins on a bottom surface thereof; or further comprising attaching a ball grid array on the bottom of the substrate electrically connected to the semiconductor chip.
11. A semiconductor package system comprising: a semiconductor chip; a substrate having a substrate opening, the substrate having the semiconductor chip mounted thereon; a first heat slug attached to a first surface of the semiconductor chip, the first heat slug at least partially encapsulating the semiconductor chip; and a second heat slug attached to a second surface of the semiconductor chip through the substrate opening.
12. The system as claimed in claim 11 wherein: the substrate further comprises solder pillars/ball bumps; and the semiconductor chip further comprises stud bumps for conductively connecting the semiconductor chip to the solder pillars/ball bumps on the substrate.
13. The system as claimed in claim 11 wherein: the substrate further comprises a vertical built-up wing; and a solder mask on the substrate within the vertical built-up wing.
14. The system as claimed in claim 11 wherein: the first heat slug further comprises a top recess on a top surface thereof; the second heat slug further comprises a bottom recess on a bottom surface thereof; or the first and second heat slugs provide at least 80% of the surface area of the semiconductor package system.
15. The system as claimed in claim 11 wherein: the first heat slug further comprises a first fin on a top surface thereof; or the second heat slug further comprises a second fin on a bottom surface thereof.
16. A semiconductor package system comprising: a semiconductor chip; a substrate having a substrate opening, the substrate having the semiconductor chip flipped and electrically mounted thereon; a top heat slug to a first surface of the semiconductor chip using a conductive adhesive, the top heat slug at least partially encapsulating the semiconductor chip; and a bottom heat slug using a conductive adhesive to a second surface of the semiconductor chip through the substrate opening.
17. The system as claimed in claim 16 wherein: the semiconductor chip further comprises stud bumps on the semiconductor chip electrically connected to solder pillars/ball bumps on the substrate; the top heat slug further comprises a non-conductive adhesive attaching the top heat slug to the top of the substrate; and the bottom heat slug further comprises a non-conductive adhesive attaching the bottom heat slug to the bottom of the substrate.
18. The system as claimed in claim 16 wherein: the substrate further comprises a vertical built-up wing; and further comprising: a solder mask on the substrate within the vertical built-up wing; and solder pillars/ball bumps on the substrate in openings in the solder mask.
19. The system as claimed in claim 16 wherein: the top heat slug further comprises a top recess in the center of a top surface thereof; the bottom heat slug further comprises a bottom recess in the center of a bottom surface thereof; the bottom heat slug further comprises the bottom heat slug in a recessed cavity in the substrate; or the first and second heat slugs provide at least 85% of the surface area of the semiconductor package system.
20. The system as claimed in claim 16 wherein: the top heat slug further comprises a first plurality of fins on a top surface thereof; the bottom heat slug further comprises a second plurality of fins on a bottom surface thereof; or further comprising a ball grid array on the bottom of the substrate electrically connected to the semiconductor chip.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US62819804P | 2004-11-15 | 2004-11-15 | |
US11/164,209 US8164182B2 (en) | 2004-11-15 | 2005-11-14 | Hyper thermally enhanced semiconductor package system comprising heat slugs on opposite surfaces of a semiconductor chip |
Publications (1)
Publication Number | Publication Date |
---|---|
SG175669A1 true SG175669A1 (en) | 2011-11-28 |
Family
ID=36594643
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
SG200803275-7A SG142327A1 (en) | 2004-11-15 | 2005-11-15 | Hyper thermally enhanced semiconductor package system |
SG200506998A SG122895A1 (en) | 2004-11-15 | 2005-11-15 | Hyper thermally enhanced semiconductor package system |
SG2011077138A SG175669A1 (en) | 2004-11-15 | 2005-11-15 | Hyper thermally enhanced semiconductor package system |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
SG200803275-7A SG142327A1 (en) | 2004-11-15 | 2005-11-15 | Hyper thermally enhanced semiconductor package system |
SG200506998A SG122895A1 (en) | 2004-11-15 | 2005-11-15 | Hyper thermally enhanced semiconductor package system |
Country Status (2)
Country | Link |
---|---|
US (2) | US8164182B2 (en) |
SG (3) | SG142327A1 (en) |
Families Citing this family (53)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI380419B (en) * | 2008-01-16 | 2012-12-21 | Raydium Semiconductor Corp | Integrated circuit package and the method for fabricating thereof |
US8207553B2 (en) * | 2008-03-25 | 2012-06-26 | Bridge Semiconductor Corporation | Semiconductor chip assembly with base heat spreader and cavity in base |
US7948076B2 (en) * | 2008-03-25 | 2011-05-24 | Bridge Semiconductor Corporation | Semiconductor chip assembly with post/base heat spreader and vertical signal routing |
US20110163348A1 (en) * | 2008-03-25 | 2011-07-07 | Bridge Semiconductor Corporation | Semiconductor chip assembly with bump/base heat spreader and inverted cavity in bump |
US8531024B2 (en) * | 2008-03-25 | 2013-09-10 | Bridge Semiconductor Corporation | Semiconductor chip assembly with post/base heat spreader and multilevel conductive trace |
US20100072511A1 (en) * | 2008-03-25 | 2010-03-25 | Lin Charles W C | Semiconductor chip assembly with copper/aluminum post/base heat spreader |
US20100181594A1 (en) * | 2008-03-25 | 2010-07-22 | Lin Charles W C | Semiconductor chip assembly with post/base heat spreader and cavity over post |
US8525214B2 (en) | 2008-03-25 | 2013-09-03 | Bridge Semiconductor Corporation | Semiconductor chip assembly with post/base heat spreader with thermal via |
US8129742B2 (en) * | 2008-03-25 | 2012-03-06 | Bridge Semiconductor Corporation | Semiconductor chip assembly with post/base heat spreader and plated through-hole |
US8310043B2 (en) * | 2008-03-25 | 2012-11-13 | Bridge Semiconductor Corporation | Semiconductor chip assembly with post/base heat spreader with ESD protection layer |
US8269336B2 (en) * | 2008-03-25 | 2012-09-18 | Bridge Semiconductor Corporation | Semiconductor chip assembly with post/base heat spreader and signal post |
US8232576B1 (en) | 2008-03-25 | 2012-07-31 | Bridge Semiconductor Corporation | Semiconductor chip assembly with post/base heat spreader and ceramic block in post |
US8314438B2 (en) * | 2008-03-25 | 2012-11-20 | Bridge Semiconductor Corporation | Semiconductor chip assembly with bump/base heat spreader and cavity in bump |
US8148747B2 (en) * | 2008-03-25 | 2012-04-03 | Bridge Semiconductor Corporation | Semiconductor chip assembly with post/base/cap heat spreader |
US20100052005A1 (en) * | 2008-03-25 | 2010-03-04 | Lin Charles W C | Semiconductor chip assembly with post/base heat spreader and conductive trace |
US8415703B2 (en) * | 2008-03-25 | 2013-04-09 | Bridge Semiconductor Corporation | Semiconductor chip assembly with post/base/flange heat spreader and cavity in flange |
US8378372B2 (en) | 2008-03-25 | 2013-02-19 | Bridge Semiconductor Corporation | Semiconductor chip assembly with post/base heat spreader and horizontal signal routing |
US8067784B2 (en) * | 2008-03-25 | 2011-11-29 | Bridge Semiconductor Corporation | Semiconductor chip assembly with post/base heat spreader and substrate |
US8203167B2 (en) * | 2008-03-25 | 2012-06-19 | Bridge Semiconductor Corporation | Semiconductor chip assembly with post/base heat spreader and adhesive between base and terminal |
US20090284932A1 (en) * | 2008-03-25 | 2009-11-19 | Bridge Semiconductor Corporation | Thermally Enhanced Package with Embedded Metal Slug and Patterned Circuitry |
US20110278638A1 (en) | 2008-03-25 | 2011-11-17 | Lin Charles W C | Semiconductor chip assembly with post/dielectric/post heat spreader |
US8329510B2 (en) * | 2008-03-25 | 2012-12-11 | Bridge Semiconductor Corporation | Method of making a semiconductor chip assembly with a post/base heat spreader with an ESD protection layer |
US8324723B2 (en) * | 2008-03-25 | 2012-12-04 | Bridge Semiconductor Corporation | Semiconductor chip assembly with bump/base heat spreader and dual-angle cavity in bump |
US8212279B2 (en) * | 2008-03-25 | 2012-07-03 | Bridge Semiconductor Corporation | Semiconductor chip assembly with post/base heat spreader, signal post and cavity |
US9018667B2 (en) * | 2008-03-25 | 2015-04-28 | Bridge Semiconductor Corporation | Semiconductor chip assembly with post/base heat spreader and dual adhesives |
US8354688B2 (en) | 2008-03-25 | 2013-01-15 | Bridge Semiconductor Corporation | Semiconductor chip assembly with bump/base/ledge heat spreader, dual adhesives and cavity in bump |
US8193556B2 (en) * | 2008-03-25 | 2012-06-05 | Bridge Semiconductor Corporation | Semiconductor chip assembly with post/base heat spreader and cavity in post |
US8288792B2 (en) * | 2008-03-25 | 2012-10-16 | Bridge Semiconductor Corporation | Semiconductor chip assembly with post/base/post heat spreader |
US8110446B2 (en) * | 2008-03-25 | 2012-02-07 | Bridge Semiconductor Corporation | Method of making a semiconductor chip assembly with a post/base heat spreader and a conductive trace |
US20110156090A1 (en) * | 2008-03-25 | 2011-06-30 | Lin Charles W C | Semiconductor chip assembly with post/base/post heat spreader and asymmetric posts |
US8324653B1 (en) | 2009-08-06 | 2012-12-04 | Bridge Semiconductor Corporation | Semiconductor chip assembly with ceramic/metal substrate |
US8305761B2 (en) * | 2009-11-17 | 2012-11-06 | Apple Inc. | Heat removal in compact computing systems |
KR20120000282A (en) * | 2010-06-25 | 2012-01-02 | 삼성전자주식회사 | Heat spreader and semiconductor package compring the same |
CN103023279B (en) * | 2011-09-27 | 2015-05-13 | 株式会社京浜 | Semiconductor control device |
US9048721B2 (en) * | 2011-09-27 | 2015-06-02 | Keihin Corporation | Semiconductor device |
KR20140029826A (en) * | 2012-08-30 | 2014-03-11 | 삼성전자주식회사 | Semiconductor package and method of manufacturing the same |
US20140117527A1 (en) * | 2012-11-01 | 2014-05-01 | Nvidia Corporation | Reduced integrated circuit package lid height |
US9123685B2 (en) * | 2013-07-15 | 2015-09-01 | Freescale Semiconductor Inc. | Microelectronic packages having frontside thermal contacts and methods for the fabrication thereof |
US9949359B2 (en) | 2014-03-18 | 2018-04-17 | Apple Inc. | Multi-layer thin-film coatings for system-in-package assemblies in portable electronic devices |
US9913412B2 (en) | 2014-03-18 | 2018-03-06 | Apple Inc. | Shielding structures for system-in-package assemblies in portable electronic devices |
US9820373B2 (en) | 2014-06-26 | 2017-11-14 | Apple Inc. | Thermal solutions for system-in-package assemblies in portable electronic devices |
US9589864B2 (en) * | 2015-05-14 | 2017-03-07 | Qorvo Us, Inc. | Substrate with embedded sintered heat spreader and process for making the same |
TWI609465B (en) * | 2015-12-17 | 2017-12-21 | 頎邦科技股份有限公司 | Heat dissipating package structure |
US10504813B2 (en) * | 2016-09-30 | 2019-12-10 | Astec International Limited | Heat sink assemblies for surface mounted devices |
US11430722B2 (en) | 2017-04-12 | 2022-08-30 | Texas Instruments Incorporated | Integration of a passive component in a cavity of an integrated circuit package |
US10734313B2 (en) * | 2017-04-12 | 2020-08-04 | Texas Instruments Incorporated | Integration of a passive component in an integrated circuit package |
US11139223B2 (en) * | 2018-11-29 | 2021-10-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and manufacturing method thereof |
KR102589685B1 (en) | 2019-02-26 | 2023-10-16 | 삼성전자주식회사 | Semiconductor package |
JP7367352B2 (en) * | 2019-06-24 | 2023-10-24 | 富士電機株式会社 | Semiconductor module, vehicle, and method for manufacturing semiconductor module |
CN112714539A (en) * | 2019-10-24 | 2021-04-27 | 伟创力有限公司 | Electronic component and method of manufacturing an electronic component |
US20210134510A1 (en) * | 2019-10-31 | 2021-05-06 | Analog Devices International Unlimited Company | Electronic device |
US11626340B2 (en) | 2019-12-12 | 2023-04-11 | Qorvo Us, Inc. | Integrated circuit (IC) package with embedded heat spreader in a redistribution layer (RDL) |
JP7495902B2 (en) * | 2021-04-01 | 2024-06-05 | 日本特殊陶業株式会社 | Semiconductor Package |
Family Cites Families (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5293301A (en) * | 1990-11-30 | 1994-03-08 | Shinko Electric Industries Co., Ltd. | Semiconductor device and lead frame used therein |
JP3061954B2 (en) * | 1991-08-20 | 2000-07-10 | 株式会社東芝 | Semiconductor device |
US5311402A (en) * | 1992-02-14 | 1994-05-10 | Nec Corporation | Semiconductor device package having locating mechanism for properly positioning semiconductor device within package |
US5991156A (en) * | 1993-12-20 | 1999-11-23 | Stmicroelectronics, Inc. | Ball grid array integrated circuit package with high thermal conductivity |
US5866953A (en) | 1996-05-24 | 1999-02-02 | Micron Technology, Inc. | Packaged die on PCB with heat sink encapsulant |
US5872395A (en) | 1996-09-16 | 1999-02-16 | International Packaging And Assembly Corporation | Bent tip method for preventing vertical motion of heat spreaders during injection molding of IC packages |
US6323065B1 (en) | 1997-05-07 | 2001-11-27 | Signetics | Methods for manufacturing ball grid array assembly semiconductor packages |
US5834839A (en) | 1997-05-22 | 1998-11-10 | Lsi Logic Corporation | Preserving clearance between encapsulant and PCB for cavity-down single-tier package assembly |
US6586829B1 (en) | 1997-12-18 | 2003-07-01 | Si Diamond Technology, Inc. | Ball grid array package |
US6369451B2 (en) * | 1998-01-13 | 2002-04-09 | Paul T. Lin | Solder balls and columns with stratified underfills on substrate for flip chip joining |
US6201301B1 (en) | 1998-01-21 | 2001-03-13 | Lsi Logic Corporation | Low cost thermally enhanced flip chip BGA |
US5977626A (en) | 1998-08-12 | 1999-11-02 | Industrial Technology Research Institute | Thermally and electrically enhanced PBGA package |
US6117797A (en) | 1998-09-03 | 2000-09-12 | Micron Technology, Inc. | Attachment method for heat sinks and devices involving removal of misplaced encapsulant |
JP2000133672A (en) * | 1998-10-28 | 2000-05-12 | Seiko Epson Corp | Semiconductor device, its manufacture, circuit board, and electronic apparatus |
US6130477A (en) * | 1999-03-17 | 2000-10-10 | Chen; Tsung-Chieh | Thin enhanced TAB BGA package having improved heat dissipation |
US6337228B1 (en) | 1999-05-12 | 2002-01-08 | Amkor Technology, Inc. | Low-cost printed circuit board with integral heat sink for semiconductor package |
US6184580B1 (en) * | 1999-09-10 | 2001-02-06 | Siliconware Precision Industries Co., Ltd. | Ball grid array package with conductive leads |
TW445558B (en) | 2000-04-14 | 2001-07-11 | Via Tech Inc | Manufacturing method for cavity-down plastic ball grid array package substrate |
TW495943B (en) | 2001-04-18 | 2002-07-21 | Siliconware Precision Industries Co Ltd | Semiconductor package article with heat sink structure and its manufacture method |
US6599779B2 (en) | 2001-09-24 | 2003-07-29 | St Assembly Test Service Ltd. | PBGA substrate for anchoring heat sink |
US6580611B1 (en) * | 2001-12-21 | 2003-06-17 | Intel Corporation | Dual-sided heat removal system |
US6882041B1 (en) | 2002-02-05 | 2005-04-19 | Altera Corporation | Thermally enhanced metal capped BGA package |
US6573595B1 (en) | 2002-04-24 | 2003-06-03 | Scientek Corp. | Ball grid array semiconductor package with resin coated metal core |
US6781242B1 (en) | 2002-12-02 | 2004-08-24 | Asat, Ltd. | Thin ball grid array package |
US6906413B2 (en) * | 2003-05-30 | 2005-06-14 | Honeywell International Inc. | Integrated heat spreader lid |
US7271479B2 (en) * | 2004-11-03 | 2007-09-18 | Broadcom Corporation | Flip chip package including a non-planar heat spreader and method of making the same |
-
2005
- 2005-11-14 US US11/164,209 patent/US8164182B2/en active Active
- 2005-11-15 SG SG200803275-7A patent/SG142327A1/en unknown
- 2005-11-15 SG SG200506998A patent/SG122895A1/en unknown
- 2005-11-15 SG SG2011077138A patent/SG175669A1/en unknown
-
2012
- 2012-04-03 US US13/438,155 patent/US8415786B2/en active Active
Also Published As
Publication number | Publication date |
---|---|
US20060131735A1 (en) | 2006-06-22 |
SG142327A1 (en) | 2008-05-28 |
US20120187555A1 (en) | 2012-07-26 |
SG122895A1 (en) | 2006-06-29 |
US8164182B2 (en) | 2012-04-24 |
US8415786B2 (en) | 2013-04-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8164182B2 (en) | Hyper thermally enhanced semiconductor package system comprising heat slugs on opposite surfaces of a semiconductor chip | |
US7339278B2 (en) | Cavity chip package | |
US6201302B1 (en) | Semiconductor package having multi-dies | |
US7259448B2 (en) | Die-up ball grid array package with a heat spreader and method for making the same | |
US7749807B2 (en) | Method of fabricating a semiconductor multipackage module including a processor and memory package assemblies | |
US6756684B2 (en) | Flip-chip ball grid array semiconductor package with heat-dissipating device and method for fabricating the same | |
US6507098B1 (en) | Multi-chip packaging structure | |
EP1432033B1 (en) | Multi-chip module and method of forming | |
US6429513B1 (en) | Active heat sink for cooling a semiconductor chip | |
US9184107B2 (en) | Semiconductor package | |
US20020140085A1 (en) | Semiconductor package including passive elements and method of manufacture | |
US20040217485A1 (en) | Stacked flip chip package | |
US20050121765A1 (en) | Multi-chips bumpless assembly package and manufacturing method thereof | |
US20080093733A1 (en) | Chip package and manufacturing method thereof | |
US20060103008A1 (en) | Hyper thermally enhanced semiconductor package system | |
US6448110B1 (en) | Method for fabricating a dual-chip package and package formed | |
US20210202337A1 (en) | Semiconductor device | |
US9252068B2 (en) | Semiconductor package | |
US7187070B2 (en) | Stacked package module | |
US9748157B1 (en) | Integrated circuit packaging system with joint assembly and method of manufacture thereof | |
JP2003158215A (en) | Semiconductor device and its manufacturing method | |
US20080283982A1 (en) | Multi-chip semiconductor device having leads and method for fabricating the same | |
US20230131730A1 (en) | Package substrate and semiconductor package including the same | |
US20080251910A1 (en) | Fabricating method of semiconductor package and heat-dissipating structure applicable thereto | |
US20240274495A1 (en) | Electronic package and manufacturing method thereof |