NZ194611A - Channel zero switching arrangements for digital telecom exchanges - Google Patents

Channel zero switching arrangements for digital telecom exchanges

Info

Publication number
NZ194611A
NZ194611A NZ194611A NZ19461180A NZ194611A NZ 194611 A NZ194611 A NZ 194611A NZ 194611 A NZ194611 A NZ 194611A NZ 19461180 A NZ19461180 A NZ 19461180A NZ 194611 A NZ194611 A NZ 194611A
Authority
NZ
New Zealand
Prior art keywords
channel
synchronisation
pattern
switching
outgoing
Prior art date
Application number
NZ194611A
Inventor
G Chopping
R V Moberly
A S Philip
Original Assignee
Plessey Co Plc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Plessey Co Plc filed Critical Plessey Co Plc
Publication of NZ194611A publication Critical patent/NZ194611A/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04QSELECTING
    • H04Q11/00Selecting arrangements for multiplex systems
    • H04Q11/04Selecting arrangements for multiplex systems for time-division multiplexing

Description

rttyD.U,:,;: Comp!c& Ejiscifisatson Rlotfc Class: h.OMAljQtf-., Pob!ic^D3tK.31M.1.?84..
T'.O, fj~: .. . r^P5 «MU- u* t0 lOStfJlL.
Patents Form No. 5 PATENTS ACT 1935 COMPLETE SPECIFICATION CHANNEL ZEEO SWITCHING ARRANGEMENTS FOR DIGITAL TELECOMMUNICATION EXCHANGES We, THE PLESSEY COMPANY LIMITED, a British Company of Vicarage Lane, IIford, Essex, IG1 4AQ, England, hereby declare this invention, for which we pray that a patent may be granted to us, and the method by which it is .to be performed, to be particularly described in and by the following statement: 1946 TITLE: CHANNEL ZEEO SWITCHING ARRANGEMENTS FOR DIGITAL TELECOMMUNIC ATION EXCHANGES The present invention relates to a method of operating telecommunication exchange systems handling digital information, such as time division multiplex pulse code modulated speech and is more particularly concerned with the switching of channel zero of such a multiplex.
In the internationally accepted standard thirty-two channel multiplex thirty channels are used for encoded speech samples while two channels are used for administration purposes., The two channels used for administration purposes are defined as channels zero and sixteen. Channel sixteen is used as a common signalling channel for the remaining thirty speech channels whereas channel zero is used to convey synchronisation information. The arrangement for channel zero is that its most significant hit is an international "bit and it carries a characteristic "bit pattern in its least significant seven "bits in each even frame. Channel zero in the odd frames carries an international bit, a marker bit, an alarm bit and five spare bits.
It is an emerging international requirement that all thirty-two channels of a pulse code modulation multiplex be switchable.. The switching of channel zero relate to the use of its spare bits not defined for syncloronisation purposes but available as a data bearer for network administration or control purposes.
The passing of channel zero into a digital switching network is hazardous because if this data is passed across •i r ",6 a ^ u- *' ^ the switching network in a time slot other than time slot zero then the equipment handling the outgoing multiplex to which the channel zero information has been switched will transmit a multiplex containing two valid sets of synchronisation patterns. The digital line termination equipment in digital switching exchanges are arranged to search for and to synchronise to the synchronisation pattern handled by channel zero of a p.c.m. multiplex. Obviously the handling of two such patterns in each even frame will lead to synchronisation problems.
According to the invention there is provided a method of switching the incoming channel used to carry synchronisation patterns of a multi-channel time division multiplex pulse code modulated line transmission system to any one of the outgoing channels of a multi-channel time division multiplex pulse code modulated line transmission system in a telecommunications exchange using a digital switching network, the method comprising the steps of (a) amending the pattern in a predetermined manner in the said incoming channel received at the exchange, (b) switching the said incoming channel carrying the amended pattern across the exchange switching network to a selected outgoing channel and (c) transmitting the amended pattern in the selected outgoing channel if that channel is not a channel used to carry synchronisation patterns for the outgoing line transmission system.
The invention will be more readily understood from the following description which should be read in con<junc- - 4- - 1 9461 1 tion with the accompanying drawings. Of the drawings Pig. 1 shows in block diagram form a digital switching network suitable for use in one embodiment of the invention while, Pig. 2 shows a block diagram of a digital line termination unit.
One embodiment of the invention finds application in the family of digital switching exchanges known as "System 2". The basic concept behind this family of 10 exchanges is disclosed in the Post Office Electrical Engineers Journal Vol. 71 Part 4 January 1979 in an article entitled "System X" by J. Martin commencing at page 221. The present invention resides in the digital switching sub-system (DSS) for that exchange family and 15 a block diagram of the switch block for one embodiment of the DSS is shown in Pig. 1. The switch block is made up of receive digital line termination units EDLT1-128, receive time switches RTS1-4-, space switches SSA and SSB, transmit time switches TTS1-4- and transmit digital line 20 termination units TDLT1-128 to provide a switch block with a speech traffic switching capability of 1,000 through erlangs approximately. The time and space switching functions are duplicated and only one plane is shown in Pig. 1 but the leads referenced TP2 indicate the access 25 points to the second plane (i.e. plane 2).
Digital line termination uni ts The incoming p.c.m. line systems EPS 1-128 are each terminated upon an individual receive digital line N.Z. PATENT OFFS? ii ^ ' -L U termination units BDLT 1 to 128. Each receive digital line termination unit provides (i) the interface to the incoming PCM line system (ii) error detection and alarm indications both internal for the DSS and external for 5 the transmission line systems for passage to the alarm monitor unit AMU, (iii) pattern insertion for path checking and loop-back facilities for fault location and diagnostics and (iv) frame alignment using an elastic buffer store to align incoming information to the, exchange 10 clock.
The outgoing p.c.m. line systems TPS 1-128 are fed from the transmit digital line termination units TDLT 1 to 128. Each transmit digital line termination unit provides (i) the interface to the outgoing PCM line system, (ii) 15 signalling injection arrangements for the outgoing line system and (iii) accepts the two samples from the duplicated planes compares the samples and selects for transmission the sample having good parity. The outgoing digital line transmission units also include arrangements allowing 20 the unit to be biased to select one of the planes to the exclusion of the other to supply the speech samples for transmission.
Time Switch There are three phases of timing through the trunking 25 and these are:- (i) time of reception of the sample from the incoming line (ii) time allocated by the control for transfer /5 '*^ of the sample across the exchange and (iii) time of transmission of the sample to the outgoing line.
The receive and transmit speech stores are used to provide the required buffering between these events.
The transmit and receive digital line termination units are of course combined as they serve the outgoing and incoming p.c.m. line systems of a particular exchange junction route. A block diagram of the equipment used in a digital line termination unit is shown in Fig. 2. The digital line termination unit is divided into two basic sections RS (receive section) and TS (transmit section).
Digital line termination unit receive section This section consists of a line decoder/clock recovery circuit CR/LCD, a synchronisation search and recovery circuit SS&R, an adjust synchronisation pattern circuit ASP and an aligner circuit A1G.
The line decoder/clock recovery circuit CR/LCD is used in its line decoder function to convert the line signals into binary signals together with providing isolation between the p.c.m. system incoming line PCMLI and the DLT logic. Typically the line may handle high density bipolar encoded digital signals or so-called HDB3 encoding which is converted into a serial binary string. The p.c.m. system employed typically is described in the Post Office Electrical Engineers Journal "Vol. 71 Part 1 April 1978 in an article entitled "30 Channel 1946 Pulse Code Modulation System" by E. C. Vogel and R. W. McLintock starting on page 5. The HDB3 incoming information is also subject to clock recovery by applying the incoming information to a ringing circuit. The recovered clock signals are shaped and used to provide the clock drive on lead RECL for the remaining circuits of the receive section RS.
The synchronisation search and recovery circuit SS&R is used to search for and to lock on to the synchronisation pattern used in channel 0 of the incoming p.c.m. system. Reference to the article mentioned previously in Vol. 71 Part 1 of the Post Office Electrical Engineers Journal at Pig. 1 of that article shows that in alternate frames the frame, alignment word is Y0011011 where T is reserved for the international bit. The circuit SS&R is used to monitor the output of the line converter circuit CR and to search for and to lock on to the synchronisation pattern and it is used to indicate to the exchange alarm control equipment (not shown) when synchronisation is lost. The output from the SS&R circuit is applied to the adjust synchronisation pattern circuit ASP.
The adjust synchronisation pattern circuit ASP is used to detect and adjust the synchronisation pattern in channel 0 before it is, fed on to the aligner AJLG. Typically the adjust synchronisation pattern circuit is provided with an "in synchronisation signal" IS from the SS&R circuit together with the recovered clock signals. The ASP circuit includes a counter driven by the recovered * 5 ■^r O clock signals and arranged to generate an indication when the data for channel zero is passing through the ASP circuit. This indication is used to control an inversion circuit which inverts the state of "bit 3 of channel zero if bit 2 of channel zero is "0". This means that the synchronisation pattern transmitted in alternate channel zero's is corrupted from a Y0011011 pattern to a Y0111011 pattern before being applied via the aligner A1G to the receive time switch stores of the switch block. This now allows the switch block to switch channel zero information across the network into non channel zero transmit time slot locations allowing up to thirty channel zero's to be assembled into a single outgoing p.c.m. line system. Such a system may then be connected to a spare bit processor allowing the spare bits in every other "non-synchronisation pattern" channel zero of an incoming p.c.m. system to carry network administration or control data. Channel zero when used in a non-synchronisation mode (i.e. every other frame) takes the form of Y1AXX.XXJL where Y is the international bit, A is an alarm bit and X are spare bits which may be used to carry the network administration and control information. The serial data stream output from the adjust-synchronisation pattern circuit ASP is applied to the aligner ALG.
The function of the aligner ALG is to align the incoming binary data stream with the internal exchange clock EXCK. Numerous arrangements are suitable for providing such an arrangement and conceptually the aligner is an "elastic-length" "buffer store -which compensates for the difference between the frame phases of the received multiplex and the DSS exchange clock. The store is written to according to the bit rate and frame start derived from the clock recovery circuit CE and is read under the control of the DSS exchange clock EXCK. The aligner may consist of a single chip containing a set of serial shift registers together with read and write address counters and associated logic. The output from the aligner is used to drive the two plates PI and P2 of the switch block over leads ETSP1 and ETSP2.
Digital line termination unit transmit section This section consists of a comparator COMP receiving the speech samples from the two planes PI and P2, a pair of parity comparators PCP1 and PCP2, a sample select circuit PS, a synchronisation pattern insertion logic SI and a line encoder circuit LCE.
The comparator COMP together with the parity comparators PCP1 and PCP2 are used to compare the two samples produced from the two planes PI and P2 of the switch blociq and to check the parity of each of the samples allowing the sample selector PS to select one or other of the samples for passage to the outgoing p.c.m. line PCMLO dependent upon the results of the comparison and the parity check.
The synchronisation pattern insertion circuit SI 1 946 is used to decide whether the international bit in the synchronisation pattern and the international and spare bits in the non-synchronisation pattern (i.e. alternative channel zero's) should be transmitted to line as data ones or the patterns, if any, being sent across the switch block. Associated with the SI circuit is a synchronisation pattern insertion control circuit SPIC which is programmed with the pattern to be inserted. The synchronisation insertion circuit operates; as follows if the synchronisation pattern supplied from the switch block every other time slot zero is not of the adjusted type then the synchronisation bits are derived from the insertion control circuit SPIC. The alternation of Sync, and Non-Sync, transmitted onto the PCM is determined by the Transmit HDB3 Circuit and the above Bits have to be re^timed before being given to the HDB3 Cir6uit. 1 a This is achieved by using a one bit register and a six bit register. The one bit register is loaded with the International Bit every time an adjusted Sync, pattern is received in Time Slot Zero.
The six bit register is loaded with the other International Bit and the Spare Bits when an adjusted Sync, pattern is not received in Time Slot Zero and an adjusted Sync, pattern was received in the previous Time Slot Zero.
When an adjusted Sync, pattern is not received for two successive Time Slot Zeros, the one bit register and the six bit register are both loaded with ones.
H Cv i A ' b From the above it can be seen that the incorporation of the synchronisation pattern adjustment circuit in the receive path of the digital line termination unit of a digital switching exchange allows the synchronisation 5 channel to be switched across the exchange not only spatially but also to a different channel allowing multiplexes of separate channel zero's to be made up for concentration and the passage of network control and administration information without disturbing the network 10 synchronisation arrangements. 1 94611

Claims (6)

WHAT WE CLAIM IS:-
1. A method of switching the incoming channel used to carry synchronisation patterns of a multi-channel time division multiplex pulse code modulated line transmission system to any one of the outgoing channels of a multichannel time division multiplex pulse code modulated line transmission system in a telecommunications exchange using a digital switching network comprising the steps of a) amending the synchronisation pattern in a predetermined manner in the said incoming channel received at the exchange, "b) switching the said incoming channel carrying the amended pattern across the exchange switching network to a selected outgoing channel and c) transmitting the amended pattern in the
2. A method as claimed in claim 1 in which the pattern is amended by inverting the state of a selected one of the bits in the synchronisation pattern.
3. A telecommunications switching system operating in accordance with the method according to claims 1 or 2 in which the switching network comprises time and space division switching stages and each incoming line selected outgoing channel if that channel is not a channel used to carry synchronisation patterns for the outgoing line transmission system. - 13 - transmission system is terminated on a receive digital line termination unit which, includes means for detecting a synchronisation pattern and means for amending each synchronisation pattern in a predetermined manner.
4. A telecommunications switching system according to claim 3 in which the means for amending comprises a counter arranged to generate an indication when the data for the synchronisation pattern is received and an inversion circuit arranged to invert the state of "bit 3 of the synchronisation channel if bit 2 is in the zero state.
5. A telecommunications switching system according to claim 4- in which each outgoing line transmission system is driven by a transmit digital line termination unit which includes means for inserting a synchronisation pattern in the outgoing channel used to carry synchronisation patterns for the outgoing line transmission system.
6. A telecommunications exchange substantially as described with reference to the accompanying drawings. & CAREY ATTORNEYS FOR THE APPLICANTS
NZ194611A 1979-08-10 1980-08-08 Channel zero switching arrangements for digital telecom exchanges NZ194611A (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
GB7927860 1979-08-10

Publications (1)

Publication Number Publication Date
NZ194611A true NZ194611A (en) 1984-05-31

Family

ID=10507108

Family Applications (1)

Application Number Title Priority Date Filing Date
NZ194611A NZ194611A (en) 1979-08-10 1980-08-08 Channel zero switching arrangements for digital telecom exchanges

Country Status (11)

Country Link
US (1) US4365330A (en)
JP (1) JPS5630396A (en)
AU (1) AU529666B2 (en)
BR (1) BR8004934A (en)
CA (1) CA1149525A (en)
EG (1) EG14397A (en)
FR (1) FR2463561A1 (en)
IE (1) IE50754B1 (en)
NZ (1) NZ194611A (en)
PT (1) PT71680B (en)
ZA (1) ZA804387B (en)

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4435821A (en) 1981-03-24 1984-03-06 Nippon Electric Co., Ltd. Receiver in a frequency hopping communication system
JPS61108286A (en) * 1984-10-31 1986-05-26 Iwatsu Electric Co Ltd Time division information transmitting device
US4817083A (en) * 1987-03-06 1989-03-28 American Telephone And Telegraph Company At&T Bell Laboratories Rearrangeable multiconnection switching networks employing both space division and time division switching
DE68913744T2 (en) * 1988-07-29 1994-08-18 Harley Systems Pty Ltd THREE-DIMENSIONAL FRAME.
CA2025645C (en) * 1989-09-19 1999-01-19 Keiji Fukuda Control channel terminating interface and its testing device for sending and receiving signal
JP3537577B2 (en) * 1996-02-21 2004-06-14 富士通株式会社 Communication line quality measurement system and TDMA device
US6895062B1 (en) * 1999-03-24 2005-05-17 International Business Machines Corporation High speed serial interface
CN1950821A (en) * 2004-03-26 2007-04-18 亚历克斯·马申斯基 Exchange of newly-added information over the internet

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE1297143B (en) * 1967-09-29 1969-06-12 Siemens Ag Method and circuit arrangement for receiving and forwarding PCM message characters in PCM switching equipment
GB1433241A (en) * 1973-02-06 1976-04-22 Plessey Co Ltd Time division multiplex telecommunications switching system
FR2269158B1 (en) * 1974-04-26 1976-10-15 Ibm France
GB1504897A (en) * 1974-08-09 1978-03-22 Ericsson L M Pty Ltd Method for through connection check in digital data systems
US4131763A (en) * 1976-09-16 1978-12-26 L M Ericsson Pty. Ltd. Bit switching of word synchronized data
CA1089962A (en) * 1976-09-16 1980-11-18 Ludwik Herschtal Bit switching of word synchronized data
FR2365922A1 (en) * 1976-09-24 1978-04-21 Materiel Telephonique SIGNALING UNIT FOR TELEPHONE CENTRAL
DE2843275A1 (en) * 1978-10-04 1980-04-17 Siemens Ag METHOD FOR SWITCHING DELTA MODULATED CONNECTIONS IN A PCM TELEPHONE SWITCHING, IN PARTICULAR TELEPHONE SWITCHING

Also Published As

Publication number Publication date
IE801650L (en) 1981-02-10
BR8004934A (en) 1981-02-17
AU6089680A (en) 1981-02-12
US4365330A (en) 1982-12-21
JPS5630396A (en) 1981-03-26
AU529666B2 (en) 1983-06-16
FR2463561B1 (en) 1984-04-13
FR2463561A1 (en) 1981-02-20
CA1149525A (en) 1983-07-05
EG14397A (en) 1983-12-31
ZA804387B (en) 1981-07-29
PT71680B (en) 1981-06-29
IE50754B1 (en) 1986-07-09
PT71680A (en) 1980-09-01

Similar Documents

Publication Publication Date Title
US3908084A (en) High frequency character receiver
CA1239687A (en) Idle period signalling in a packet switching system
US5140611A (en) Pulse width modulated self-clocking and self-synchronizing data transmission and method for a telephonic communication network switching system
US4071692A (en) Data transmission systems
US4996695A (en) Arrangement for accessing and testing telecommunication circuits
US4380810A (en) Loopback test
US4197523A (en) Digital telecommunication switching systems
EP0463808A2 (en) Switching of a digital signal to an alternate channel transmitted via a different route
CA1101970A (en) Time division line interface circuit
US4402074A (en) Switching network test system
US4296492A (en) Continuity verification arrangement
US4804956A (en) Rearrangeable digital signal space division switching system
US4022979A (en) Automatic in-service digital trunk checking circuit and method
US4429391A (en) Fault and error detection arrangement
EP0203150B1 (en) Method and apparatus for looping around a digital transmission line at a channel unit
US4365330A (en) Channel zero switching arrangements for digital telecommunication exchanges
US4675862A (en) Loop around data channel unit
US4403320A (en) Line status detection in a digital concentrator system
US3908087A (en) Time-division telecommunication system for the transmission of data via switched connections
US5305322A (en) Phase alignment circuit for stuffed-synchronized TDM transmission system with cross-connect function
US4394756A (en) Generation of busy signals in a digital concentrator
US4785464A (en) Method and device for regenerating the integrity of the bit rate in a plesiosynchronous system
GB2063620A (en) Channel zero switching arrangements for digital telecommunication exchanges
US4398284A (en) Concentrator in a subscriber loop digital carrier system
US4357701A (en) Digital concentrator terminal synchronization