JPS648760U - - Google Patents
Info
- Publication number
- JPS648760U JPS648760U JP1987101484U JP10148487U JPS648760U JP S648760 U JPS648760 U JP S648760U JP 1987101484 U JP1987101484 U JP 1987101484U JP 10148487 U JP10148487 U JP 10148487U JP S648760 U JPS648760 U JP S648760U
- Authority
- JP
- Japan
- Prior art keywords
- chip
- substrate
- wiring pattern
- thermally conductive
- light emitting
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000000758 substrate Substances 0.000 claims description 3
- 239000002184 metal Substances 0.000 claims description 2
- 230000003287 optical effect Effects 0.000 claims 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L24/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48135—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/48137—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1987101484U JPS648760U (US06633782-20031014-M00005.png) | 1987-07-01 | 1987-07-01 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1987101484U JPS648760U (US06633782-20031014-M00005.png) | 1987-07-01 | 1987-07-01 |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS648760U true JPS648760U (US06633782-20031014-M00005.png) | 1989-01-18 |
Family
ID=31330523
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP1987101484U Pending JPS648760U (US06633782-20031014-M00005.png) | 1987-07-01 | 1987-07-01 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS648760U (US06633782-20031014-M00005.png) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2004119515A (ja) * | 2002-09-24 | 2004-04-15 | Neo Led Technology Co Ltd | 高い放熱性を有する発光ダイオード表示モジュール及びその基板 |
-
1987
- 1987-07-01 JP JP1987101484U patent/JPS648760U/ja active Pending
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2004119515A (ja) * | 2002-09-24 | 2004-04-15 | Neo Led Technology Co Ltd | 高い放熱性を有する発光ダイオード表示モジュール及びその基板 |