JPS6375069U - - Google Patents
Info
- Publication number
- JPS6375069U JPS6375069U JP16970186U JP16970186U JPS6375069U JP S6375069 U JPS6375069 U JP S6375069U JP 16970186 U JP16970186 U JP 16970186U JP 16970186 U JP16970186 U JP 16970186U JP S6375069 U JPS6375069 U JP S6375069U
- Authority
- JP
- Japan
- Prior art keywords
- substrate
- integrated circuit
- circuit device
- hybrid integrated
- view
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000000758 substrate Substances 0.000 claims description 4
- 239000004065 semiconductor Substances 0.000 description 2
- 239000003990 capacitor Substances 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 239000008188 pellet Substances 0.000 description 1
Landscapes
- Combinations Of Printed Boards (AREA)
- Structures For Mounting Electric Components On Printed Circuit Boards (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP16970186U JPS6375069U (US07579456-20090825-P00002.png) | 1986-11-04 | 1986-11-04 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP16970186U JPS6375069U (US07579456-20090825-P00002.png) | 1986-11-04 | 1986-11-04 |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS6375069U true JPS6375069U (US07579456-20090825-P00002.png) | 1988-05-19 |
Family
ID=31103749
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP16970186U Pending JPS6375069U (US07579456-20090825-P00002.png) | 1986-11-04 | 1986-11-04 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS6375069U (US07579456-20090825-P00002.png) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2001015231A1 (fr) * | 1999-08-19 | 2001-03-01 | Seiko Epson Corporation | Panneau de cablage, dispositif semiconducteur, procede de fabrication d'un dispositif semiconducteur, carte a circuit imprime et dispositif electronique |
WO2007072616A1 (ja) * | 2005-12-22 | 2007-06-28 | Murata Manufacturing Co., Ltd. | 部品内蔵モジュールおよびその製造方法 |
-
1986
- 1986-11-04 JP JP16970186U patent/JPS6375069U/ja active Pending
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2001015231A1 (fr) * | 1999-08-19 | 2001-03-01 | Seiko Epson Corporation | Panneau de cablage, dispositif semiconducteur, procede de fabrication d'un dispositif semiconducteur, carte a circuit imprime et dispositif electronique |
US6670700B1 (en) | 1999-08-19 | 2003-12-30 | Seiko Epson Corporation | Interconnect substrate and semiconductor device electronic instrument |
WO2007072616A1 (ja) * | 2005-12-22 | 2007-06-28 | Murata Manufacturing Co., Ltd. | 部品内蔵モジュールおよびその製造方法 |
JPWO2007072616A1 (ja) * | 2005-12-22 | 2009-05-28 | 株式会社村田製作所 | 部品内蔵モジュールおよびその製造方法 |