JPS5776848A - Mounting method for integrated circuit chip - Google Patents

Mounting method for integrated circuit chip

Info

Publication number
JPS5776848A
JPS5776848A JP15252880A JP15252880A JPS5776848A JP S5776848 A JPS5776848 A JP S5776848A JP 15252880 A JP15252880 A JP 15252880A JP 15252880 A JP15252880 A JP 15252880A JP S5776848 A JPS5776848 A JP S5776848A
Authority
JP
Japan
Prior art keywords
chip
hole
substrate
bored
integrated circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP15252880A
Other languages
English (en)
Japanese (ja)
Other versions
JPH0235464B2 (enrdf_load_stackoverflow
Inventor
Akishi Shiraki
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Seiko Epson Corp
Suwa Seikosha KK
Original Assignee
Seiko Epson Corp
Suwa Seikosha KK
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Seiko Epson Corp, Suwa Seikosha KK filed Critical Seiko Epson Corp
Priority to JP15252880A priority Critical patent/JPS5776848A/ja
Publication of JPS5776848A publication Critical patent/JPS5776848A/ja
Publication of JPH0235464B2 publication Critical patent/JPH0235464B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/49171Fan-out arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/8312Aligning
    • H01L2224/83136Aligning involving guiding structures, e.g. spacers or supporting members
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/8319Arrangement of the layer connectors prior to mounting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • H01L2224/8385Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/06Polymers
    • H01L2924/078Adhesive characteristics other than chemical
    • H01L2924/07802Adhesive characteristics other than chemical not being an ohmic electrical conductor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/1015Shape
    • H01L2924/10155Shape being other than a cuboid
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/1015Shape
    • H01L2924/10155Shape being other than a cuboid
    • H01L2924/10158Shape being other than a cuboid at the passive surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1515Shape
    • H01L2924/15158Shape the die mounting substrate being other than a cuboid
    • H01L2924/15162Top view

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Die Bonding (AREA)
JP15252880A 1980-10-30 1980-10-30 Mounting method for integrated circuit chip Granted JPS5776848A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP15252880A JPS5776848A (en) 1980-10-30 1980-10-30 Mounting method for integrated circuit chip

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP15252880A JPS5776848A (en) 1980-10-30 1980-10-30 Mounting method for integrated circuit chip

Publications (2)

Publication Number Publication Date
JPS5776848A true JPS5776848A (en) 1982-05-14
JPH0235464B2 JPH0235464B2 (enrdf_load_stackoverflow) 1990-08-10

Family

ID=15542400

Family Applications (1)

Application Number Title Priority Date Filing Date
JP15252880A Granted JPS5776848A (en) 1980-10-30 1980-10-30 Mounting method for integrated circuit chip

Country Status (1)

Country Link
JP (1) JPS5776848A (enrdf_load_stackoverflow)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6089948A (ja) * 1983-10-24 1985-05-20 Toshiba Corp リ−ドフレ−ム
JPS60181072U (ja) * 1984-05-12 1985-12-02 イビデン株式会社 チツプ搭載用プリント配線基板
JPS62134938A (ja) * 1985-12-04 1987-06-18 フアオ・デ−・オ−・ア−ドルフ・シントリング・アクチエンゲゼルシヤフト 支持プレ−ト

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5144871A (ja) * 1974-10-15 1976-04-16 Nippon Electric Co Handotaisochi
JPS51163867U (enrdf_load_stackoverflow) * 1975-06-19 1976-12-27

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5144871A (ja) * 1974-10-15 1976-04-16 Nippon Electric Co Handotaisochi
JPS51163867U (enrdf_load_stackoverflow) * 1975-06-19 1976-12-27

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6089948A (ja) * 1983-10-24 1985-05-20 Toshiba Corp リ−ドフレ−ム
JPS60181072U (ja) * 1984-05-12 1985-12-02 イビデン株式会社 チツプ搭載用プリント配線基板
JPS62134938A (ja) * 1985-12-04 1987-06-18 フアオ・デ−・オ−・ア−ドルフ・シントリング・アクチエンゲゼルシヤフト 支持プレ−ト

Also Published As

Publication number Publication date
JPH0235464B2 (enrdf_load_stackoverflow) 1990-08-10

Similar Documents

Publication Publication Date Title
EP1030365A4 (en) SUBSTRATE OF A HOUSING
US5413964A (en) Photo-definable template for semiconductor chip alignment
EP1156705A4 (en) PCB, SEMICONDUCTOR AND MANUFACTURING, TESTING AND HOUSING THE SAME AND SYSTEM PANEL AND ELECTRONICS DEVICE
SG115573A1 (en) Electronic device as multichip module and method for producing it
EP0996154A4 (en) SEMICONDUCTOR COMPONENT AND THEIR PRODUCTION METHOD, COMPONENT SUBSTRATE, AND ELECTRONIC COMPONENT
EP0304263A3 (en) Semiconductor chip assembly
WO2003017324A3 (en) Structure and method for fabrication of a leadless chip carrier with embedded inductor
HK32486A (en) Cast solder leads for leadless semiconductor circuits
WO2003010796A8 (en) Structure and method for fabrication of a leadless chip carrier with embedded antenna
EP1061578A4 (en) SEMICONDUCTOR CHIP, SEMICONDUCTOR DEVICE, CIRCUIT BOARD AND ELECTRONIC EQUIPMENT AND METHODS OF PRODUCING THE SAME
MY117421A (en) Integral design features for heatsink attach for electronic packages
EP0645806A1 (en) Semiconductor device
EP0248314A3 (en) Soldering of electronic components
WO2003003797A3 (en) Structure and method for fabrication of a leadless multi-die carrier
MY123937A (en) Process for manufacturing semiconductor package and circuit board assembly
EP1041633A4 (en) SEMICONDUCTOR COMPONENT, ITS PRODUCTION, CIRCUIT BOARD AND ELECTRONIC APPARATUS
KR20030087485A (ko) 솔더 조인트의 신뢰성이 개선된 반도체 패키지
EP0381383A3 (en) Semiconductor device having insulating substrate adhered to conductive substrate
JPS56140646A (en) Method of manufacturing semiconductor circuit on semiconductor silicon substrate
EP0121412A3 (en) Method of forming by projection an integrated circuit pattern on a semiconductor wafer
TW365035B (en) Semiconductor device package having a board, manufacturing method thereof and stack package using the same
JPS5776848A (en) Mounting method for integrated circuit chip
GB2202994B (en) Circuit assembly, e.g. for an electronic timepiece
WO1999059206A3 (en) Semiconductor device and method for making the device
SG49779A1 (en) Method of forming solder bumps on an integrated circuit flip chip