JPS5776848A - Mounting method for integrated circuit chip - Google Patents
Mounting method for integrated circuit chipInfo
- Publication number
- JPS5776848A JPS5776848A JP15252880A JP15252880A JPS5776848A JP S5776848 A JPS5776848 A JP S5776848A JP 15252880 A JP15252880 A JP 15252880A JP 15252880 A JP15252880 A JP 15252880A JP S5776848 A JPS5776848 A JP S5776848A
- Authority
- JP
- Japan
- Prior art keywords
- chip
- hole
- substrate
- bored
- integrated circuit
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000000758 substrate Substances 0.000 abstract 5
- 239000000853 adhesive Substances 0.000 abstract 1
- 230000001070 adhesive effect Effects 0.000 abstract 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4912—Layout
- H01L2224/49171—Fan-out arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8312—Aligning
- H01L2224/83136—Aligning involving guiding structures, e.g. spacers or supporting members
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8319—Arrangement of the layer connectors prior to mounting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/838—Bonding techniques
- H01L2224/8385—Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/06—Polymers
- H01L2924/078—Adhesive characteristics other than chemical
- H01L2924/07802—Adhesive characteristics other than chemical not being an ohmic electrical conductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/1015—Shape
- H01L2924/10155—Shape being other than a cuboid
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/1015—Shape
- H01L2924/10155—Shape being other than a cuboid
- H01L2924/10158—Shape being other than a cuboid at the passive surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1515—Shape
- H01L2924/15158—Shape the die mounting substrate being other than a cuboid
- H01L2924/15162—Top view
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Die Bonding (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP15252880A JPS5776848A (en) | 1980-10-30 | 1980-10-30 | Mounting method for integrated circuit chip |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP15252880A JPS5776848A (en) | 1980-10-30 | 1980-10-30 | Mounting method for integrated circuit chip |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS5776848A true JPS5776848A (en) | 1982-05-14 |
JPH0235464B2 JPH0235464B2 (enrdf_load_stackoverflow) | 1990-08-10 |
Family
ID=15542400
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP15252880A Granted JPS5776848A (en) | 1980-10-30 | 1980-10-30 | Mounting method for integrated circuit chip |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS5776848A (enrdf_load_stackoverflow) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6089948A (ja) * | 1983-10-24 | 1985-05-20 | Toshiba Corp | リ−ドフレ−ム |
JPS60181072U (ja) * | 1984-05-12 | 1985-12-02 | イビデン株式会社 | チツプ搭載用プリント配線基板 |
JPS62134938A (ja) * | 1985-12-04 | 1987-06-18 | フアオ・デ−・オ−・ア−ドルフ・シントリング・アクチエンゲゼルシヤフト | 支持プレ−ト |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5144871A (ja) * | 1974-10-15 | 1976-04-16 | Nippon Electric Co | Handotaisochi |
JPS51163867U (enrdf_load_stackoverflow) * | 1975-06-19 | 1976-12-27 |
-
1980
- 1980-10-30 JP JP15252880A patent/JPS5776848A/ja active Granted
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5144871A (ja) * | 1974-10-15 | 1976-04-16 | Nippon Electric Co | Handotaisochi |
JPS51163867U (enrdf_load_stackoverflow) * | 1975-06-19 | 1976-12-27 |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6089948A (ja) * | 1983-10-24 | 1985-05-20 | Toshiba Corp | リ−ドフレ−ム |
JPS60181072U (ja) * | 1984-05-12 | 1985-12-02 | イビデン株式会社 | チツプ搭載用プリント配線基板 |
JPS62134938A (ja) * | 1985-12-04 | 1987-06-18 | フアオ・デ−・オ−・ア−ドルフ・シントリング・アクチエンゲゼルシヤフト | 支持プレ−ト |
Also Published As
Publication number | Publication date |
---|---|
JPH0235464B2 (enrdf_load_stackoverflow) | 1990-08-10 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP1030365A4 (en) | SUBSTRATE OF A HOUSING | |
US5413964A (en) | Photo-definable template for semiconductor chip alignment | |
EP1156705A4 (en) | PCB, SEMICONDUCTOR AND MANUFACTURING, TESTING AND HOUSING THE SAME AND SYSTEM PANEL AND ELECTRONICS DEVICE | |
SG115573A1 (en) | Electronic device as multichip module and method for producing it | |
EP0996154A4 (en) | SEMICONDUCTOR COMPONENT AND THEIR PRODUCTION METHOD, COMPONENT SUBSTRATE, AND ELECTRONIC COMPONENT | |
EP0304263A3 (en) | Semiconductor chip assembly | |
WO2003017324A3 (en) | Structure and method for fabrication of a leadless chip carrier with embedded inductor | |
HK32486A (en) | Cast solder leads for leadless semiconductor circuits | |
WO2003010796A8 (en) | Structure and method for fabrication of a leadless chip carrier with embedded antenna | |
EP1061578A4 (en) | SEMICONDUCTOR CHIP, SEMICONDUCTOR DEVICE, CIRCUIT BOARD AND ELECTRONIC EQUIPMENT AND METHODS OF PRODUCING THE SAME | |
MY117421A (en) | Integral design features for heatsink attach for electronic packages | |
EP0645806A1 (en) | Semiconductor device | |
EP0248314A3 (en) | Soldering of electronic components | |
WO2003003797A3 (en) | Structure and method for fabrication of a leadless multi-die carrier | |
MY123937A (en) | Process for manufacturing semiconductor package and circuit board assembly | |
EP1041633A4 (en) | SEMICONDUCTOR COMPONENT, ITS PRODUCTION, CIRCUIT BOARD AND ELECTRONIC APPARATUS | |
KR20030087485A (ko) | 솔더 조인트의 신뢰성이 개선된 반도체 패키지 | |
EP0381383A3 (en) | Semiconductor device having insulating substrate adhered to conductive substrate | |
JPS56140646A (en) | Method of manufacturing semiconductor circuit on semiconductor silicon substrate | |
EP0121412A3 (en) | Method of forming by projection an integrated circuit pattern on a semiconductor wafer | |
TW365035B (en) | Semiconductor device package having a board, manufacturing method thereof and stack package using the same | |
JPS5776848A (en) | Mounting method for integrated circuit chip | |
GB2202994B (en) | Circuit assembly, e.g. for an electronic timepiece | |
WO1999059206A3 (en) | Semiconductor device and method for making the device | |
SG49779A1 (en) | Method of forming solder bumps on an integrated circuit flip chip |