JPH01171047U - - Google Patents
Info
- Publication number
- JPH01171047U JPH01171047U JP1988067387U JP6738788U JPH01171047U JP H01171047 U JPH01171047 U JP H01171047U JP 1988067387 U JP1988067387 U JP 1988067387U JP 6738788 U JP6738788 U JP 6738788U JP H01171047 U JPH01171047 U JP H01171047U
- Authority
- JP
- Japan
- Prior art keywords
- shape
- semiconductor device
- lead frame
- stitch
- lead
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- H10W72/50—
-
- H10W72/536—
-
- H10W72/5363—
-
- H10W72/5449—
-
- H10W72/932—
-
- H10W90/756—
Landscapes
- Wire Bonding (AREA)
- Lead Frames For Integrated Circuits (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP1988067387U JPH01171047U (cg-RX-API-DMAC10.html) | 1988-05-20 | 1988-05-20 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP1988067387U JPH01171047U (cg-RX-API-DMAC10.html) | 1988-05-20 | 1988-05-20 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| JPH01171047U true JPH01171047U (cg-RX-API-DMAC10.html) | 1989-12-04 |
Family
ID=31292759
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP1988067387U Pending JPH01171047U (cg-RX-API-DMAC10.html) | 1988-05-20 | 1988-05-20 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPH01171047U (cg-RX-API-DMAC10.html) |
Cited By (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8868829B2 (en) | 2006-07-31 | 2014-10-21 | Google Inc. | Memory circuit system and method |
| US8972673B2 (en) | 2006-07-31 | 2015-03-03 | Google Inc. | Power management of memory circuits by virtual memory simulation |
| US8977806B1 (en) | 2006-10-05 | 2015-03-10 | Google Inc. | Hybrid memory module |
| US9171585B2 (en) | 2005-06-24 | 2015-10-27 | Google Inc. | Configurable memory circuit system and method |
| US9507739B2 (en) | 2005-06-24 | 2016-11-29 | Google Inc. | Configurable memory circuit system and method |
| US9632929B2 (en) | 2006-02-09 | 2017-04-25 | Google Inc. | Translating an address associated with a command communicated between a system and memory circuits |
-
1988
- 1988-05-20 JP JP1988067387U patent/JPH01171047U/ja active Pending
Cited By (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9171585B2 (en) | 2005-06-24 | 2015-10-27 | Google Inc. | Configurable memory circuit system and method |
| US9507739B2 (en) | 2005-06-24 | 2016-11-29 | Google Inc. | Configurable memory circuit system and method |
| US9632929B2 (en) | 2006-02-09 | 2017-04-25 | Google Inc. | Translating an address associated with a command communicated between a system and memory circuits |
| US8868829B2 (en) | 2006-07-31 | 2014-10-21 | Google Inc. | Memory circuit system and method |
| US8972673B2 (en) | 2006-07-31 | 2015-03-03 | Google Inc. | Power management of memory circuits by virtual memory simulation |
| US8977806B1 (en) | 2006-10-05 | 2015-03-10 | Google Inc. | Hybrid memory module |