JP5221593B2 - メモリシステム - Google Patents

メモリシステム Download PDF

Info

Publication number
JP5221593B2
JP5221593B2 JP2010102697A JP2010102697A JP5221593B2 JP 5221593 B2 JP5221593 B2 JP 5221593B2 JP 2010102697 A JP2010102697 A JP 2010102697A JP 2010102697 A JP2010102697 A JP 2010102697A JP 5221593 B2 JP5221593 B2 JP 5221593B2
Authority
JP
Japan
Prior art keywords
logical
data
management unit
track
block
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
JP2010102697A
Other languages
English (en)
Japanese (ja)
Other versions
JP2010176702A5 (enrdf_load_stackoverflow
JP2010176702A (ja
Inventor
純二 矢野
秀則 松崎
幸輔 初田
渉 岡本
亮一 加藤
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Toshiba Corp
Original Assignee
Toshiba Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Toshiba Corp filed Critical Toshiba Corp
Priority to JP2010102697A priority Critical patent/JP5221593B2/ja
Publication of JP2010176702A publication Critical patent/JP2010176702A/ja
Publication of JP2010176702A5 publication Critical patent/JP2010176702A5/ja
Application granted granted Critical
Publication of JP5221593B2 publication Critical patent/JP5221593B2/ja
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Landscapes

  • Memory System Of A Hierarchy Structure (AREA)
JP2010102697A 2010-04-27 2010-04-27 メモリシステム Expired - Fee Related JP5221593B2 (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP2010102697A JP5221593B2 (ja) 2010-04-27 2010-04-27 メモリシステム

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP2010102697A JP5221593B2 (ja) 2010-04-27 2010-04-27 メモリシステム

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
JP2008063404A Division JP4510107B2 (ja) 2008-03-01 2008-03-12 メモリシステム

Publications (3)

Publication Number Publication Date
JP2010176702A JP2010176702A (ja) 2010-08-12
JP2010176702A5 JP2010176702A5 (enrdf_load_stackoverflow) 2011-05-06
JP5221593B2 true JP5221593B2 (ja) 2013-06-26

Family

ID=42707530

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2010102697A Expired - Fee Related JP5221593B2 (ja) 2010-04-27 2010-04-27 メモリシステム

Country Status (1)

Country Link
JP (1) JP5221593B2 (enrdf_load_stackoverflow)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9443617B2 (en) 2014-07-18 2016-09-13 Kabushiki Kaisha Toshiba Memory system and method of controlling memory system

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2012248109A (ja) 2011-05-30 2012-12-13 Toshiba Corp マルチチャネルを有するメモリ装置及び同装置におけるコンパクションのためのリードコマンド群生成方法
US8924636B2 (en) 2012-02-23 2014-12-30 Kabushiki Kaisha Toshiba Management information generating method, logical block constructing method, and semiconductor memory device
JP5813589B2 (ja) 2012-07-13 2015-11-17 株式会社東芝 メモリシステムおよびその制御方法
US9329994B2 (en) 2014-02-20 2016-05-03 Kabushiki Kaisha Toshiba Memory system

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4768237B2 (ja) * 2004-06-25 2011-09-07 株式会社東芝 携帯可能電子装置及び携帯可能電子装置の制御方法
JP2008033788A (ja) * 2006-07-31 2008-02-14 Matsushita Electric Ind Co Ltd 不揮発性記憶装置、データ記憶システム、およびデータ記憶方法
JP4498426B2 (ja) * 2008-03-01 2010-07-07 株式会社東芝 メモリシステム
JP4653817B2 (ja) * 2008-03-01 2011-03-16 株式会社東芝 メモリシステム
JP4745356B2 (ja) * 2008-03-01 2011-08-10 株式会社東芝 メモリシステム
JP4592774B2 (ja) * 2008-03-01 2010-12-08 株式会社東芝 メモリシステム

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9443617B2 (en) 2014-07-18 2016-09-13 Kabushiki Kaisha Toshiba Memory system and method of controlling memory system

Also Published As

Publication number Publication date
JP2010176702A (ja) 2010-08-12

Similar Documents

Publication Publication Date Title
JP4498426B2 (ja) メモリシステム
JP4675985B2 (ja) メモリシステム
JP5032371B2 (ja) メモリシステム
JP5010505B2 (ja) メモリシステム
JP4745356B2 (ja) メモリシステム
JP4691122B2 (ja) メモリシステム
JP4691123B2 (ja) メモリシステム
JP4653817B2 (ja) メモリシステム
JP4643667B2 (ja) メモリシステム
JP4551940B2 (ja) メモリシステム
JP2009211233A (ja) メモリシステム
KR101067457B1 (ko) 메모리 시스템
JP4643671B2 (ja) メモリシステム
JP2009211234A (ja) メモリシステム
JP4762261B2 (ja) メモリシステム
JP4592774B2 (ja) メモリシステム
JP5221593B2 (ja) メモリシステム
JP4621749B2 (ja) メモリシステム
JP4510107B2 (ja) メモリシステム
JP5178857B2 (ja) メモリシステム
KR101032671B1 (ko) 메모리 시스템
JP4746641B2 (ja) メモリシステム
JP2009211224A (ja) メモリシステム

Legal Events

Date Code Title Description
A621 Written request for application examination

Free format text: JAPANESE INTERMEDIATE CODE: A621

Effective date: 20110314

A521 Written amendment

Free format text: JAPANESE INTERMEDIATE CODE: A523

Effective date: 20110316

TRDD Decision of grant or rejection written
A01 Written decision to grant a patent or to grant a registration (utility model)

Free format text: JAPANESE INTERMEDIATE CODE: A01

Effective date: 20130212

A61 First payment of annual fees (during grant procedure)

Free format text: JAPANESE INTERMEDIATE CODE: A61

Effective date: 20130307

FPAY Renewal fee payment (event date is renewal date of database)

Free format text: PAYMENT UNTIL: 20160315

Year of fee payment: 3

FPAY Renewal fee payment (event date is renewal date of database)

Free format text: PAYMENT UNTIL: 20160315

Year of fee payment: 3

LAPS Cancellation because of no payment of annual fees