JP2016051759A - Semiconductor device - Google Patents

Semiconductor device Download PDF

Info

Publication number
JP2016051759A
JP2016051759A JP2014175247A JP2014175247A JP2016051759A JP 2016051759 A JP2016051759 A JP 2016051759A JP 2014175247 A JP2014175247 A JP 2014175247A JP 2014175247 A JP2014175247 A JP 2014175247A JP 2016051759 A JP2016051759 A JP 2016051759A
Authority
JP
Japan
Prior art keywords
gate electrode
gate
semiconductor
electrode
semiconductor device
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP2014175247A
Other languages
Japanese (ja)
Inventor
陽平 大野
Yohei Ono
陽平 大野
町田 修
Osamu Machida
修 町田
修一 金子
Shuichi Kaneko
修一 金子
昭夫 岩渕
Akio Iwabuchi
昭夫 岩渕
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Sanken Electric Co Ltd
Original Assignee
Sanken Electric Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sanken Electric Co Ltd filed Critical Sanken Electric Co Ltd
Priority to JP2014175247A priority Critical patent/JP2016051759A/en
Priority to KR1020150071629A priority patent/KR20160026650A/en
Publication of JP2016051759A publication Critical patent/JP2016051759A/en
Pending legal-status Critical Current

Links

Images

Abstract

PROBLEM TO BE SOLVED: To provide a semiconductor device which achieves a shorter interconnection, smaller parasitic resistance and a shorter switching time.SOLUTION: In a semiconductor device, a gate electrode 5 forms a via 3 in an insulation film 2 just above a region opposite to an electron supply layer 8 and an electron transit layer 9 via a gate oxide film 6, and the gate electrode 5 is pulled out to a chip surface by the most direct way and parasitic resistance is reduced further compared with the case of pulling out the electrode from an end of the gate electrode 5. This shortens a switching time. When assuming that a width of a via hole is a and a width of the region where the gate electrode faces the semiconductor via the gate film is b, it is preferable that a relation of b≥a is satisfied and b/a has a structure indicating a relation of 250≥b/a≥1.SELECTED DRAWING: Figure 1

Description

本発明は、スイッチングスピードを速めた高電子移動度トランジスタHEMTに関する。   The present invention relates to a high electron mobility transistor HEMT having an increased switching speed.

絶縁膜にビアを形成し、ゲート電極をチップ表面に取り出す構造のHEMTにおいて、配線のレイアウトに起因する寄生抵抗の問題、入力容量の問題などからスイッチングスピードを速くすることは困難であった。 In a HEMT having a structure in which a via is formed in an insulating film and a gate electrode is extracted from the chip surface, it is difficult to increase the switching speed due to a problem of parasitic resistance caused by wiring layout, a problem of input capacitance, and the like.

特開2013−211548号公報JP 2013-2111548 A

先行文献には、トランジスタをビアホールを介して電気的に結合するレイアウトは示されているが、トランジスタの特性を改善しうる接続法に関しては示されていなく、トランジスタの特性を良好に保持して接続することが難しかった。本発明は上記問題点を解決し、寄生抵抗、入力容量を低くし、スイッチングスピードの早いHEMTを提供するものである。 The prior literature shows a layout for electrically coupling transistors through via holes, but does not show connection methods that can improve the characteristics of the transistors. It was difficult to do. The present invention solves the above problems, and provides a HEMT having a low switching resistance and a low parasitic resistance and input capacitance.


EMTのゲート電極をチップ表面に取り出す際に、ゲート電極直上(ゲート電極がゲート膜を介して半導体と対向している領域の直上)にビアホールを形成しそこからゲート電極を取り出す。

When the gate electrode of the EMT is taken out to the chip surface, a via hole is formed immediately above the gate electrode (just above the region where the gate electrode faces the semiconductor via the gate film), and the gate electrode is taken out therefrom.

本発明によれば、ゲート電極の直上(ゲート電極がゲート膜を介して半導体と対向している領域の直上)にビアを形成し、そこから電極をチップ表面に取り出すことで、ゲート電極端部から電極を取り出した場合より、配線を短くできるため寄生抵抗を小さくでき、スイッチング時間を短縮できる。   According to the present invention, a via is formed immediately above the gate electrode (immediately above the region where the gate electrode is opposed to the semiconductor via the gate film), and the electrode is taken out from the chip surface to the end of the gate electrode. Since the wiring can be made shorter than when the electrode is taken out from, the parasitic resistance can be reduced and the switching time can be shortened.

本発明のHEMTのゲート電極断面構造である。It is the gate electrode cross-section of HEMT of this invention. 従来品のHEMTのゲート電極断面構造である。It is a gate electrode cross-sectional structure of a conventional HEMT. ゲート電極直上にビア形成し電極を取り出したHEMTと、ゲート電極端部から電極を取り出したHEMTの寄生抵抗とチップサイズとの関係である。This is the relationship between the HEMT in which a via is formed immediately above the gate electrode and the electrode is taken out, and the parasitic resistance and chip size of the HEMT in which the electrode is taken out from the end of the gate electrode.

以下、本発明の実施の形態となる構造について説明する。 Hereinafter, the structure which becomes embodiment of this invention is demonstrated.

図1は実施例1に係るHEMTのゲート電極部分の断面である。本発明のHEMTにおいては、窒化物系化合物半導体からなる電子走行層9、電子供給層8
の上にゲート電極5およびゲート電極5上の電極4を有し、その上に絶縁膜を有する構造になっている。ゲート電極5がゲート酸化膜を介して電子供給層8と対向する部分の直上にはビアホール3が形成されており、引き出し電極1とゲート電極はビアホールを介して結合している。
FIG. 1 is a cross-sectional view of the gate electrode portion of the HEMT according to the first embodiment. In the HEMT of the present invention, the electron transit layer 9 and the electron supply layer 8 made of a nitride compound semiconductor are used.
The structure has a gate electrode 5 and an electrode 4 on the gate electrode 5 on the top, and an insulating film thereon. A via hole 3 is formed immediately above the portion where the gate electrode 5 faces the electron supply layer 8 via the gate oxide film, and the extraction electrode 1 and the gate electrode are coupled via the via hole.

ゲート電極はNiO/W/TiN、またはNiO/Ni/TiNの3層構造、引き出し電極はTi/AlCu/TiNの3層構造を有することが、良好な特性を保持するために好ましい。 The gate electrode preferably has a three-layer structure of NiO / W / TiN or NiO / Ni / TiN, and the lead electrode preferably has a three-layer structure of Ti / AlCu / TiN in order to maintain good characteristics.

ビアホールの幅をa、ゲート電極がゲート膜を介して半導体と対向している領域の幅をbとした場合、b≧aの関係が成り立ち、b/aが250≧b/a≧1の関係を示す構造であることが好ましい。この範囲であればプロセス的、構造的に寄生抵抗を低くできる接合を形成することが可能である。 When the width of the via hole is a and the width of the region where the gate electrode faces the semiconductor through the gate film is b, the relationship of b ≧ a is established, and the relationship of b ≧ a is 250 ≧ b / a ≧ 1 It is preferable that it is a structure which shows. Within this range, it is possible to form a junction that can lower the parasitic resistance in terms of process and structure.

図3にゲート電極直上にビア形成し電極を取り出したHEMTと、ゲート電極端部上にビア形成し電極を取り出したHEMTの寄生抵抗とチップサイズの関係を示す。ゲート電極直上にビアを形成し電極を取り出した構造のHEMTは、チップサイズが大きくなってもゲート寄生抵抗の変化が少なく、従ってチップサイズが大きくなってもスイッチング特性に変化が少なく、電気特性的に有利であることが分かる。
FIG. 3 shows the relationship between the chip size and the HEMT in which a via is formed immediately above the gate electrode and the electrode is taken out, and the HEMT in which a via is formed on the edge of the gate electrode and the electrode is taken out. HEMTs with a structure in which a via is formed immediately above the gate electrode and the electrode is taken out have little change in gate parasitic resistance even when the chip size is large. It turns out that it is advantageous.

1、引き出し電極
2、絶縁膜
3、ビアホール
4、電極
5、ゲート電極
6、ゲート酸化膜
7、酸化膜
8、電子供給層
9、電子走行層
10、二次元電子ガス
DESCRIPTION OF SYMBOLS 1, Lead electrode 2, Insulating film 3, Via hole 4, Electrode 5, Gate electrode 6, Gate oxide film 7, Oxide film 8, Electron supply layer 9, Electron travel layer 10, Two-dimensional electron gas

Claims (3)

ゲート電極がゲート酸化膜を介して半導体に対向する領域の直上の絶縁膜にビアを形成し、そこからゲート電極をチップ表面に最短距離で取り出しチップ表面の配線と結びつける構造を特徴とする高電子移動度トランジスタHEMT。   High electron, characterized in that the gate electrode forms a via in the insulating film directly above the region facing the semiconductor through the gate oxide film, and then the gate electrode is taken out from the chip surface at the shortest distance and connected to the wiring on the chip surface Mobility transistor HEMT. 前記半導体領域は窒化物系化合物半導体からなることを特徴とする請求項1に記した半導体装置
2. The semiconductor device according to claim 1, wherein the semiconductor region is made of a nitride compound semiconductor.
ビアの幅をa、ゲート電極がゲート膜を介して半導体と対向している領域の幅をbとした場合、b≧aの関係が成り立ち、b/aが250≧b/a≧1の関係を示す構造であることを特徴とする請求項1または請求項2の半導体装置。 When the width of the via is a and the width of the region where the gate electrode faces the semiconductor through the gate film is b, the relation of b ≧ a is established, and the relation of b / a is 250 ≧ b / a ≧ 1 The semiconductor device according to claim 1, wherein the semiconductor device has a structure as shown in FIG.
JP2014175247A 2014-08-29 2014-08-29 Semiconductor device Pending JP2016051759A (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
JP2014175247A JP2016051759A (en) 2014-08-29 2014-08-29 Semiconductor device
KR1020150071629A KR20160026650A (en) 2014-08-29 2015-05-22 Semiconductor device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP2014175247A JP2016051759A (en) 2014-08-29 2014-08-29 Semiconductor device

Publications (1)

Publication Number Publication Date
JP2016051759A true JP2016051759A (en) 2016-04-11

Family

ID=55536975

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2014175247A Pending JP2016051759A (en) 2014-08-29 2014-08-29 Semiconductor device

Country Status (2)

Country Link
JP (1) JP2016051759A (en)
KR (1) KR20160026650A (en)

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2010067816A (en) * 2008-09-11 2010-03-25 Toshiba Corp Semiconductor device
JP2013069785A (en) * 2011-09-21 2013-04-18 Toshiba Corp Nitride semiconductor device
JP2013131736A (en) * 2011-11-22 2013-07-04 Renesas Electronics Corp Semiconductor device and semiconductor device manufacturing method
JP2014078557A (en) * 2012-10-09 2014-05-01 Toshiba Corp Semiconductor device
US20140203288A1 (en) * 2013-01-18 2014-07-24 Taiwan Semiconductor Manufacturing Co., Ltd. Compound semiconductor device having gallium nitride gate structures
JP2015056457A (en) * 2013-09-10 2015-03-23 株式会社東芝 Semiconductor device

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9362267B2 (en) 2012-03-15 2016-06-07 Infineon Technologies Americas Corp. Group III-V and group IV composite switch

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2010067816A (en) * 2008-09-11 2010-03-25 Toshiba Corp Semiconductor device
JP2013069785A (en) * 2011-09-21 2013-04-18 Toshiba Corp Nitride semiconductor device
JP2013131736A (en) * 2011-11-22 2013-07-04 Renesas Electronics Corp Semiconductor device and semiconductor device manufacturing method
JP2014078557A (en) * 2012-10-09 2014-05-01 Toshiba Corp Semiconductor device
US20140203288A1 (en) * 2013-01-18 2014-07-24 Taiwan Semiconductor Manufacturing Co., Ltd. Compound semiconductor device having gallium nitride gate structures
JP2015056457A (en) * 2013-09-10 2015-03-23 株式会社東芝 Semiconductor device

Also Published As

Publication number Publication date
KR20160026650A (en) 2016-03-09

Similar Documents

Publication Publication Date Title
EP2765611A3 (en) Vertical gallium nitride transistors and methods of fabricating the same
JP2012015500A5 (en)
JP2014165501A5 (en)
EP2755237A3 (en) Trench MOS gate semiconductor device and method of fabricating the same
JP2012256836A5 (en) Semiconductor device
JP2012084865A5 (en) Method for manufacturing semiconductor device
JP2016006871A5 (en)
SG10201803428WA (en) Integrated circuit device and method of manufacturing the same
JP2015529019A5 (en)
GB2524677A (en) Deep gate-all-around semiconductor device having germanium or group III-V active layer
TW201613097A (en) Semiconductor device and method of fabricating non-planar circuit device
JP2015073095A5 (en)
JP2013236066A5 (en)
JP2013149961A5 (en) Semiconductor device
JP2013544021A5 (en)
JP2013179290A5 (en) Semiconductor device
JP2013254946A5 (en) Wiring formation method and semiconductor device manufacturing method
JP2010263195A5 (en)
JP2011216879A5 (en)
JP2012068627A5 (en) Method for manufacturing semiconductor device
EP3506364A3 (en) Semiconductor devices with regrown contacts and methods of fabrication
EP2824711A3 (en) Vertical transistors having p-type gallium nitride current barrier layers and methods of fabricating the same
GB2549621A (en) Bottom-up metal gate formation on replacement metal gate finfet devices
JP2018536290A5 (en)
WO2015017396A3 (en) GaN DEVICE WITH REDUCED OUTPUT CAPACITANCE AND PROCESS FOR MAKING SAME

Legal Events

Date Code Title Description
A621 Written request for application examination

Free format text: JAPANESE INTERMEDIATE CODE: A621

Effective date: 20170605

A977 Report on retrieval

Free format text: JAPANESE INTERMEDIATE CODE: A971007

Effective date: 20180111

A131 Notification of reasons for refusal

Free format text: JAPANESE INTERMEDIATE CODE: A131

Effective date: 20180116

A02 Decision of refusal

Free format text: JAPANESE INTERMEDIATE CODE: A02

Effective date: 20180713