JP2001319802A - Chip laminated thermistor - Google Patents

Chip laminated thermistor

Info

Publication number
JP2001319802A
JP2001319802A JP2000137548A JP2000137548A JP2001319802A JP 2001319802 A JP2001319802 A JP 2001319802A JP 2000137548 A JP2000137548 A JP 2000137548A JP 2000137548 A JP2000137548 A JP 2000137548A JP 2001319802 A JP2001319802 A JP 2001319802A
Authority
JP
Japan
Prior art keywords
thermistor
internal electrode
chip
layer
type
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP2000137548A
Other languages
Japanese (ja)
Inventor
Yuichi Abe
雄一 阿部
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Panasonic Holdings Corp
Original Assignee
Matsushita Electric Industrial Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Matsushita Electric Industrial Co Ltd filed Critical Matsushita Electric Industrial Co Ltd
Priority to JP2000137548A priority Critical patent/JP2001319802A/en
Publication of JP2001319802A publication Critical patent/JP2001319802A/en
Pending legal-status Critical Current

Links

Landscapes

  • Details Of Resistors (AREA)
  • Thermistors And Varistors (AREA)

Abstract

PROBLEM TO BE SOLVED: To suppress resistance deviation of a chip laminated thermistor which is constituted by laminating internal electrodes upon another through a thermistor layer by reducing the variation of the overlapped area between the internal electrodes. SOLUTION: This chip laminated thermistor is constituted by arranging a first internal electrode 8 having a pull-out section at one end of the thermistor layer 2, and a second internal electrode 9 having a pull-out section at the other end of the thermistor layer 2 in parallel with each other on the same surface of the thermistor layer 2, by changing the positions of the electrodes 8 and 9 arranged in parallel with each other through the thermistor layer 2. Then resistance variation of the thermistor can be reduced by reducing the variation of the overlapped area between the electrodes 8 and 9, even when an internal electrode layer 1 is laminated in a deviated state through the thermistor layer 2.

Description

【発明の詳細な説明】DETAILED DESCRIPTION OF THE INVENTION

【0001】[0001]

【発明の属する技術分野】本発明は温度センサ、温度補
償などに使用される表面実装用のチップ形積層サーミス
タに関するものである。
BACKGROUND OF THE INVENTION 1. Field of the Invention The present invention relates to a chip type multilayer thermistor for surface mounting used for temperature sensors, temperature compensation, and the like.

【0002】[0002]

【従来の技術】図15は従来のチップ形積層サーミスタ
の平面断面図、図16はその図15中のJ−J断面図、
図17は同従来例の課題を説明する平面断面図である。
2. Description of the Related Art FIG. 15 is a plan sectional view of a conventional chip type thermistor, FIG. 16 is a sectional view taken along line JJ in FIG.
FIG. 17 is a plan sectional view for explaining the problem of the conventional example.

【0003】図15〜図17において、51は積層体で
あり、サーミスタ層52を介して重なり合うように長方
形の内部電極53、54を交互に積層して形成され、前
記内部電極53、54はそれぞれ前記積層体51の端面
の一方と他方に引き出されており、この積層体51の相
対向する端面に形成された外部電極55、56と電気的
に接続されている。そして、このチップ形積層サーミス
タは内部電極53、54間のサーミスタ層52の厚みや
内部電極53、54間の重なり面積を変えることによ
り、あるいは有効層数を変えることにより所望の抵抗値
を得るものである。
[0005] In FIGS. 15 to 17, reference numeral 51 denotes a laminate, which is formed by alternately laminating rectangular internal electrodes 53, 54 so as to overlap each other with a thermistor layer 52 interposed therebetween. One end and the other end of the laminate 51 are drawn out, and are electrically connected to external electrodes 55 and 56 formed on opposing end faces of the laminate 51. The chip-type laminated thermistor obtains a desired resistance value by changing the thickness of the thermistor layer 52 between the internal electrodes 53 and 54 and the overlapping area between the internal electrodes 53 and 54, or by changing the number of effective layers. It is.

【0004】[0004]

【発明が解決しようとする課題】しかしながら、上記従
来のチップ形積層サーミスタでは積層時における内部電
極53、54の重なりずれにより、この内部電極53、
54間の重なり面積が変化して抵抗値のバラツキが生じ
るという問題点があった。
However, in the above-mentioned conventional chip-type multilayer thermistor, the internal electrodes 53, 54 are misaligned due to overlapping displacement at the time of lamination.
There is a problem in that the overlapping area between the 54 changes and the resistance value varies.

【0005】図17は従来のチップ形積層サーミスタに
おいて第1の内部電極53及び第2の内部電極54のず
れを示すものである。第1の内部電極53及び第2の内
部電極54がずれることなく正確に積層して形成された
場合には、内部電極53、54間の重なり面積は所望値
になり所望の抵抗値を得ることができるが、図17にお
いては、第2の内部電極54がL(長さ)方向にamm
ずれて形成されており、内部電極間の重なり面積が所望
値から変化し、抵抗値の規定値を得ることができない。
FIG. 17 shows the displacement of the first internal electrode 53 and the second internal electrode 54 in a conventional chip type thermistor. When the first internal electrode 53 and the second internal electrode 54 are accurately laminated without being shifted, the overlapping area between the internal electrodes 53 and 54 becomes a desired value and a desired resistance value is obtained. In FIG. 17, the second internal electrode 54 is amm in the L (length) direction.
The overlapping area between the internal electrodes changes from a desired value, and the specified value of the resistance cannot be obtained.

【0006】本発明は前記問題点を解決するもので、サ
ーミスタ層52を介して積層する内部電極53、54の
位置がずれて積層されてもその内部電極53、54間の
重なり面積が変化し難い構造を備え、抵抗値のばらつき
を低減できるチップ形積層サーミスタを提供することを
目的とする。
The present invention solves the above-mentioned problem. Even if the internal electrodes 53 and 54 stacked via the thermistor layer 52 are shifted in position, the overlapping area between the internal electrodes 53 and 54 changes. An object of the present invention is to provide a chip-type laminated thermistor having a difficult structure and capable of reducing variation in resistance value.

【0007】[0007]

【課題を解決するための手段】前記目的を達成するため
に以下の構成を有するものである。
Means for Solving the Problems To achieve the above object, the present invention has the following arrangement.

【0008】本発明の請求項1に記載の発明は、内部電
極層とサーミスタ層とを積層して積層体を形成し、この
積層体の外面に前記内部電極と接続した外部電極を備え
たチップ形積層サーミスタにおいて、前記サーミスタ層
の同一面上にこのサーミスタ層の一端に引出し部を形成
した第1の内部電極と、このサーミスタ層の他端に引出
し部を形成した第2の内部電極とを並設し、前記サーミ
スタ層を介して前記第1の内部電極と第2の内部電極の
並設した位置を置き換えて前記第1の内部電極と第2の
内部電極とを重なり合わせるように構成したものであ
り、前記サーミスタ層の一端または他端の方向に前記第
1の内部電極、第2の内部電極の位置がずれて積層して
も前記第1、第2の内部電極間の重なり面積を一定に保
つことができるため抵抗値は変化せず、抵抗値のばらつ
きを抑える作用を有する。
According to a first aspect of the present invention, there is provided a chip having a laminated body formed by laminating an internal electrode layer and a thermistor layer, and having an external electrode connected to the internal electrode on an outer surface of the laminated body. In the laminated thermistor, a first internal electrode having a lead portion formed at one end of the thermistor layer on the same surface of the thermistor layer, and a second internal electrode having a lead portion formed at the other end of the thermistor layer. The first internal electrode and the second internal electrode are arranged side by side, and the first internal electrode and the second internal electrode are overlapped by replacing the juxtaposed positions of the first internal electrode and the second internal electrode via the thermistor layer. Even if the first internal electrode and the second internal electrode are displaced in the direction of one end or the other end of the thermistor layer and stacked, the overlapping area between the first and second internal electrodes is reduced. Because it can be kept constant Kone does not change, it has the effect of suppressing the variation in the resistance value.

【0009】本発明の請求項2に記載の発明は、サーミ
スタ層を介して重なり合う第1の内部電極と第2の内部
電極の一方の幅を他方の幅より狭く形成した請求項1に
記載のチップ形積層サーミスタであり、これにより、前
記内部電極の幅方向にこの第1、第2の内部電極が幾分
ずれて積層しても、前記一方の内部電極幅の端部が他方
の内部電極幅端部よりはみ出すことのない範囲内で内部
電極間の重なり面積を一定に保つことができるため抵抗
値は変化せず、抵抗値のばらつきを抑える作用を有す
る。
According to a second aspect of the present invention, the width of one of the first internal electrode and the second internal electrode overlapping via the thermistor layer is formed smaller than the width of the other. A chip-type laminated thermistor, whereby even if the first and second internal electrodes are laminated with a slight displacement in the width direction of the internal electrodes, the end of the width of the one internal electrode is changed to the other internal electrode; Since the overlapping area between the internal electrodes can be kept constant within a range that does not protrude from the width end, the resistance value does not change and has an effect of suppressing variation in the resistance value.

【0010】請求項3に記載の発明は、サーミスタ層の
同一面上に第1の内部電極層と第2の内部電極層とを交
互に偶数組並設した請求項1に記載のチップ形積層サー
ミスタであり、前記サーミスタ層の一端または他端の方
向に前記第1の内部電極、第2の内部電極の位置がずれ
て積層してもこの第1、第2の内部電極間の重なり面積
を一定に保つことができるため抵抗値は変化せず、抵抗
値のばらつきを抑える作用を有し、さらに、前記偶数組
の数を増やすと抵抗値を増加することができるため、セ
ラミック層の厚みや内部電極の一個一個の形状を変える
ことなく、多種の抵抗値を構成できるという作用を有す
る。
According to a third aspect of the present invention, an even number of first internal electrode layers and second internal electrode layers are alternately arranged on the same surface of the thermistor layer. The first and second internal electrodes are displaced in the direction of one end or the other end of the thermistor layer, and the overlapping area between the first and second internal electrodes is reduced. Since the resistance value can be kept constant, the resistance value does not change, has an effect of suppressing the variation of the resistance value, and further, the resistance value can be increased by increasing the number of the even-numbered pairs, so that the thickness of the ceramic layer and the like can be increased. There is an effect that various resistance values can be configured without changing the shape of each internal electrode.

【0011】請求項4に記載の発明は、内部電極層とサ
ーミスタ層とを複数層積層して積層体を構成した請求項
1に記載のチップ形積層サーミスタであり、前記サーミ
スタ層の一端または他端の方向に前記第1の内部電極、
第2の内部電極の位置がずれて積層してもこの第1、第
2の内部電極間の重なり面積を一定に保つことができる
ため抵抗値は変化せず、抵抗値のばらつきを抑える作用
を有し、さらに、前記積層数の数を増やすと抵抗値を減
少することができるため、セラミック層の厚みや内部電
極の一個一個の形状を変えることなく、多種の抵抗値を
構成でき、特に小さい抵抗値のチップ形積層サーミスタ
をばらつきを低減し容易に得ることができるという作用
を有する。
According to a fourth aspect of the present invention, there is provided the chip-type multilayer thermistor according to the first aspect, wherein a plurality of internal electrode layers and thermistor layers are laminated to form a laminate. Said first internal electrode in the direction of the edge,
Even if the second internal electrodes are displaced in position and stacked, the overlapping area between the first and second internal electrodes can be kept constant, so that the resistance value does not change, and the effect of suppressing the variation in the resistance value is reduced. Further, since the resistance value can be decreased by increasing the number of the laminations, it is possible to configure various resistance values without changing the thickness of the ceramic layer and the shape of each internal electrode, and particularly small. This has the effect that a chip-type laminated thermistor having a resistance value can be easily obtained with reduced variation.

【0012】[0012]

【発明の実施の形態】(実施の形態1)以下、実施の形
態1を用いて、本発明の特に請求項1に記載の発明につ
いて説明する。
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS (Embodiment 1) Hereinafter, the first embodiment of the present invention will be described with reference to the first embodiment.

【0013】図1は本発明の実施の形態1におけるチッ
プ形積層サーミスタにおける平面断面図、図2は同実施
の形態1のチップ形積層サーミスタの図1中のA−A断
面図、図3は同実施の形態1のチップ形積層サーミスタ
の図1中のB−B断面図、図4は同実施の形態1のチッ
プ形積層サーミスタの外観斜視図、図5は同実施の形態
1のチップ形積層サーミスタの製造過程における分解斜
視図である。
FIG. 1 is a plan sectional view of a chip-type laminated thermistor according to Embodiment 1 of the present invention, FIG. 2 is a sectional view of the chip-type laminated thermistor of Embodiment 1 taken along the line AA in FIG. 1, and FIG. FIG. 4 is a cross-sectional view of the chip-type multilayer thermistor according to the first embodiment taken along line BB in FIG. 1, FIG. 4 is an external perspective view of the chip-type multilayer thermistor according to the first embodiment, and FIG. It is an exploded perspective view in a manufacturing process of a lamination thermistor.

【0014】図1〜図5において、1は内部電極層、2
はマンガン−コバルト系などの半導体磁器からなり負の
抵抗温度特性を有するサーミスタ層であり、これらを積
層して積層体3を形成し、この積層体3の外面には前記
内部電極層1と接続した一対の外部電極4、5を形成し
ている。そして、前記内部電極層1はサーミスタ層2の
一端に引出し部6を形成した第1の内部電極8と、この
サーミスタ層2の他端に引出し部7を形成した第2の内
部電極9とを並設して成り、前記サーミスタ層2を介し
て第1の内部電極8と第2の内部電極9との並設方向の
位置を置き換えて、前記第1の内部電極8と第2の内部
電極9とを重なり合わせて構成している。
1 to 5, reference numeral 1 denotes an internal electrode layer;
Is a thermistor layer made of a semiconductor porcelain of manganese-cobalt or the like and having a negative resistance temperature characteristic. These layers are laminated to form a laminate 3, and the outer surface of the laminate 3 is connected to the internal electrode layer 1. A pair of external electrodes 4 and 5 are formed. The internal electrode layer 1 includes a first internal electrode 8 having a lead portion 6 formed at one end of the thermistor layer 2 and a second internal electrode 9 having a lead portion 7 formed at the other end of the thermistor layer 2. The first internal electrode 8 and the second internal electrode 9 are replaced by replacing the positions of the first internal electrode 8 and the second internal electrode 9 in the juxtaposition direction with the thermistor layer 2 interposed therebetween. 9 are overlapped with each other.

【0015】これによりセラミック層2を介して上段と
下段の内部電極層1の相互の位置がL方向にずれても第
1の内部電極8と第2の内部電極9との重なり合う面積
を一定に保つことができるため抵抗値は変化せず、抵抗
値のばらつきを抑える作用を有する。
Thus, even if the mutual positions of the upper and lower internal electrode layers 1 are shifted in the L direction via the ceramic layer 2, the overlapping area between the first internal electrode 8 and the second internal electrode 9 is kept constant. Since the resistance value can be maintained, the resistance value does not change, and has an effect of suppressing variation in the resistance value.

【0016】以上のように構成されたチップ形積層サー
ミスタについて、以下にその製造方法を説明する。
The manufacturing method of the chip-type laminated thermistor configured as described above will be described below.

【0017】まず、例えばマンガン−コバルト系からな
る材料粉末を作製し、前記材料粉末にバインダー組成物
を混合して成形機により厚み30μmのサーミスタグリ
ーンシート30を作製する。
First, a material powder composed of, for example, a manganese-cobalt system is prepared, and a binder composition is mixed with the material powder, and a thermistor green sheet 30 having a thickness of 30 μm is prepared using a molding machine.

【0018】次にこのサーミスタグリーンシート30の
同一面上にこの第1の内部電極7と、第2の内部電極8
とを複数並設するように導電ペーストを所望の形状に印
刷し、サーミスタグリーンシート30を介して前記第1
の内部電極8と第2の内部電極9の並設した位置を書き
換えて重なり合わせるように積み重ね、その上下に必要
な厚みとなるようにサーミスタグリーンシート31を複
数枚積み重ねて圧着し、厚み1000μmのグリーンシ
ート積層体を得る。そして得られたグリーンシート積層
体を切断し、1200℃の温度で2時間焼成して前記積
層体3を得る。
Next, on the same surface of the thermistor green sheet 30, the first internal electrode 7 and the second internal electrode 8
The conductive paste is printed in a desired shape so that a plurality of
The internal electrode 8 and the second internal electrode 9 are rewritten at the juxtaposed positions and stacked so as to overlap each other, and a plurality of thermistor green sheets 31 are stacked and pressed on the upper and lower sides so as to have a required thickness. Obtain a green sheet laminate. Then, the obtained green sheet laminate is cut and fired at a temperature of 1200 ° C. for 2 hours to obtain the laminate 3.

【0019】次に、前記積層体3の両端面に導電ペース
トを塗布、焼付して一対の外部電極4,5を形成して1
608タイプのチップ形積層サーミスタを作製した。
Next, a conductive paste is applied to both end surfaces of the laminate 3 and baked to form a pair of external electrodes 4 and 5 to form a pair of external electrodes 4.
A 608 type chip laminated thermistor was manufactured.

【0020】次に、得られた前記1608タイプのチッ
プ形積層サーミスタを25℃のオイルバス中で抵抗値を
測定し、この結果を(表1)に実施の形態1として従来
例と比較して示す。なお、ばらつきは変動係数(標準偏
差/平均値)で表している。
Next, the resistance value of the obtained chip type laminated thermistor of the 1608 type was measured in an oil bath at 25 ° C., and the results are shown in Table 1 as a first embodiment as compared with a conventional example. Show. The variation is represented by a coefficient of variation (standard deviation / average value).

【0021】[0021]

【表1】 [Table 1]

【0022】(表1)に示すように、本発明のチップ形
積層サーミスタは従来例のチップ形積層サーミスタに比
べて抵抗値のばらつきを小さくすることができる。
As shown in Table 1, the chip type thermistor of the present invention can reduce the variation in resistance value as compared with the conventional chip type thermistor.

【0023】(実施の形態2)以下、実施の形態2を用
いて、本発明の特に請求項2に記載の発明について説明
する。尚、基本的な構成とその製造方法は実施の形態1
と共通であり、ここでは詳細な説明を省き特徴とする部
分を説明する。
(Embodiment 2) Hereinafter, a second embodiment of the present invention will be described with reference to Embodiment 2. The basic configuration and the manufacturing method are described in Embodiment 1.
Here, a detailed description is omitted here, and a characteristic portion will be described.

【0024】図6は本発明の実施の形態2におけるチッ
プ形積層サーミスタの平面断面図、図7は同実施の形態
2の図6中のC−C断面図、図8は図6中のD−D断面
図である。
FIG. 6 is a plan sectional view of a chip type thermistor according to a second embodiment of the present invention, FIG. 7 is a sectional view taken along the line CC of FIG. 6 of the second embodiment, and FIG. It is -D sectional drawing.

【0025】図6〜図8において、10は第1の内部電
極、11は第2の内部電極であり、前記第1の内部電極
10の幅18を第2の内部電極11の幅19よりも狭く
形成している。
6 to 8, reference numeral 10 denotes a first internal electrode, 11 denotes a second internal electrode, and the width 18 of the first internal electrode 10 is larger than the width 19 of the second internal electrode 11. It is formed narrow.

【0026】これにより、前記第1の内部電極10と第
2の内部電極11との間の重なり合う面積のばらつきを
抑えることができるため抵抗値のばらつきを低減できる
という作用を有する。
As a result, the variation in the overlapping area between the first internal electrode 10 and the second internal electrode 11 can be suppressed, so that the variation in resistance can be reduced.

【0027】次に、前記構成を有する1608タイプの
チップ形積層サーミスタを前記実施の形態1の製造方法
と同様の製造方法を用いて形成し、25℃のオイルバス
中で抵抗値の測定を行い、その結果を(表1)に実施の
形態2として示す。なお、抵抗値のバラツキを変動係数
(標準偏差/平均値)で表している。
Next, a 1608 type chip-type laminated thermistor having the above configuration is formed by using the same manufacturing method as that of the first embodiment, and the resistance value is measured in an oil bath at 25 ° C. The results are shown in Table 1 as Embodiment 2. The variation of the resistance value is represented by a coefficient of variation (standard deviation / average value).

【0028】(表1)に示すように、本発明のチップ形
積層サーミスタは従来例のチップ形積層サーミスタに比
べて抵抗値のバラツキを小さくすることができる。
As shown in Table 1, the chip-type multilayer thermistor of the present invention can reduce the variation in resistance value as compared with the conventional chip-type multilayer thermistor.

【0029】(実施の形態3)以下、実施の形態3を用
いて、本発明の特に請求項3に記載の発明について説明
する。尚、基本的な構成とその製造方法は実施の形態1
と共通であり、ここでは詳細な説明を省き特徴とする部
分を説明する。
(Embodiment 3) Hereinafter, a third embodiment of the present invention will be described with reference to Embodiment 3. The basic configuration and the manufacturing method are described in Embodiment 1.
Here, a detailed description is omitted here, and a characteristic portion will be described.

【0030】図9は本発明の実施の形態3におけるチッ
プ形積層サーミスタの平面断面図、図10は同実施の形
態3の図9中のE−E断面図、図11は図9中のF−F
断面図である。
FIG. 9 is a plan sectional view of a chip type thermistor according to a third embodiment of the present invention, FIG. 10 is a sectional view taken along the line EE in FIG. 9 of the third embodiment, and FIG. -F
It is sectional drawing.

【0031】図9〜図11において、12、13は第1
の内部電極、14、15は第2の内部電極であり、サー
ミスタ層2の同一面上に第1の内部電極12、13と第
2の内部電極14、15とを交互に2組から成る偶数組
を並設して形成している。
9 to 11, reference numerals 12 and 13 denote the first.
Are internal electrodes 14 and 15, which are second internal electrodes. The even internal electrodes are composed of two sets of first internal electrodes 12, 13 and second internal electrodes 14, 15 alternately on the same surface of the thermistor layer 2. The pairs are formed side by side.

【0032】これにより内部電極間の重なり面積を一定
に保つことができるため抵抗値は変化せず、バラツキを
抑える作用を有する。
As a result, the overlapping area between the internal electrodes can be kept constant, so that the resistance value does not change and has the effect of suppressing variations.

【0033】次に、前記構成を有する1608タイプの
チップ形積層サーミスタを前記実施の形態1の製造方法
と同様の製造方法を用いて形成し、25℃のオイルバス
中で抵抗値の測定を行い、その結果を(表1)に実施の
形態3として示す。なお、抵抗値のバラツキを変動係数
(標準偏差/平均値)で表している。
Next, a 1608 type chip-type laminated thermistor having the above structure is formed by using the same manufacturing method as that of the first embodiment, and the resistance value is measured in a 25 ° C. oil bath. The results are shown in Table 1 as Embodiment 3. The variation of the resistance value is represented by a coefficient of variation (standard deviation / average value).

【0034】(表1)に示すように、本発明のチップ形
積層サーミスタは従来例のチップ形積層サーミスタに比
べて抵抗値のバラツキを小さくすることができる。
As shown in Table 1, the chip-type multilayer thermistor of the present invention can reduce the variation in resistance value as compared with the conventional chip-type multilayer thermistor.

【0035】(実施の形態4)以下、実施の形態4を用
いて、本発明の特に請求項4に記載の発明について説明
する。尚、基本的な構成とその製造方法は実施の形態1
と共通であり、ここでは詳細な説明を省き特徴とする部
分を説明する。
(Embodiment 4) Hereinafter, a fourth embodiment of the present invention will be described with reference to Embodiment 4. The basic configuration and the manufacturing method are described in Embodiment 1.
Here, a detailed description is omitted here, and a characteristic portion will be described.

【0036】図12は本発明の実施の形態4におけるチ
ップ形積層サーミスタの平面断面図、図13は同実施の
形態4の図12中のG−G断面図、図14は図12中の
H−H断面図である。
FIG. 12 is a plan sectional view of a chip type thermistor according to a fourth embodiment of the present invention, FIG. 13 is a sectional view taken along line GG of FIG. 12 of the fourth embodiment, and FIG. It is -H sectional drawing.

【0037】図12〜図14において、16は第1の内
部電極、17は第2の内部電極であり、サーミスタ層2
の同一面上にこのサーミスタ層2の一端に引出し部を形
成した前記第1の内部電極16と、このサーミスタ層2
の他端に引出し部を形成した前記第2の内部電極17と
を並設して、それぞれ交互に重ね上下面に内部電極16
と17を構成してなるサーミスタ層(有効層)を3層と
したチップ形積層サーミスタを構成している。
In FIGS. 12 to 14, reference numeral 16 denotes a first internal electrode, and 17 denotes a second internal electrode.
The first internal electrode 16 having a lead portion formed at one end of the thermistor layer 2 on the same surface of the thermistor layer 2;
Are arranged side by side with the second internal electrodes 17 each having a lead-out portion formed at the other end thereof.
And 17 constitute a chip-type laminated thermistor having three thermistor layers (effective layers).

【0038】これにより内部電極間の重なり面積を一定
に保つことができるため抵抗値は変化せず、ばらつきを
抑える作用を有する。
As a result, the overlapping area between the internal electrodes can be kept constant, so that the resistance value does not change and has the effect of suppressing variations.

【0039】次に、前記構成を有する1608タイプの
チップ形積層サーミスタを前記実施の形態1の製造方法
と同様の製造方法を用いて形成し、25℃のオイルバス
中で抵抗値の測定を行い、その結果を(表1)に実施の
形態4として示す。なお、抵抗値のバラツキを変動係数
(標準偏差/平均値)で表している。
Next, a 1608 type chip-type laminated thermistor having the above configuration is formed using the same manufacturing method as in the first embodiment, and the resistance value is measured in a 25 ° C. oil bath. The results are shown in Table 1 as Embodiment 4. The variation of the resistance value is represented by a coefficient of variation (standard deviation / average value).

【0040】(表1)に示すように、本発明のチップ形
積層サーミスタの実施の形態4は従来例のチップ形積層
サーミスタに比べて抵抗値のばらつきを小さくすること
ができる。
As shown in Table 1, the chip type thermistor according to the fourth embodiment of the present invention can reduce the variation in the resistance value as compared with the conventional chip type thermistor.

【0041】[0041]

【発明の効果】以上のように本発明によれば、内部電極
がずれ積層されても内部電極間の重なり面積もばらつき
を低減できて抵抗値のばらつきを低減することができ
る。
As described above, according to the present invention, even if the internal electrodes are shifted and laminated, the variation in the overlapping area between the internal electrodes can be reduced, and the variation in the resistance value can be reduced.

【図面の簡単な説明】[Brief description of the drawings]

【図1】本発明の実施の形態1のチップ形積層サーミス
タの平面断面図
FIG. 1 is a cross-sectional plan view of a chip-type laminated thermistor according to Embodiment 1 of the present invention.

【図2】同実施の形態1のチップ形積層サーミスタの図
1中のA−A断面図
FIG. 2 is a cross-sectional view of the chip-type laminated thermistor according to the first embodiment taken along line AA in FIG. 1;

【図3】同実施の形態1のチップ形積層サーミスタの図
1中のB−B断面図
FIG. 3 is a sectional view of the chip-type laminated thermistor according to the first embodiment taken along line BB in FIG. 1;

【図4】同実施の形態1のチップ形積層サーミスタの外
観斜視図
FIG. 4 is an external perspective view of the chip-type laminated thermistor of the first embodiment.

【図5】同実施の形態1のチップ形積層サーミスタの製
造過程における分解斜視図
FIG. 5 is an exploded perspective view in a manufacturing process of the chip-type laminated thermistor of the first embodiment.

【図6】同実施の形態2のチップ形積層サーミスタの平
面断面図
FIG. 6 is a plan sectional view of the chip-type laminated thermistor of the second embodiment.

【図7】同実施の形態2のチップ形積層サーミスタの図
6中のC−C断面図
FIG. 7 is a cross-sectional view of the chip-type laminated thermistor according to the second embodiment taken along line CC in FIG. 6;

【図8】同実施の形態2のチップ形積層サーミスタの図
6中のD−D断面図
FIG. 8 is a sectional view of the chip-type laminated thermistor according to the second embodiment taken along line DD in FIG. 6;

【図9】同実施の形態3のチップ形積層サーミスタの平
面断面図
FIG. 9 is a plan sectional view of the chip-type laminated thermistor of the third embodiment.

【図10】同実施の形態3のチップ形積層サーミスタの
図9中のE−E断面図
FIG. 10 is a sectional view of the chip-type laminated thermistor according to the third embodiment taken along line EE in FIG. 9;

【図11】同実施の形態3のチップ形積層サーミスタの
図9中のF−F断面図
FIG. 11 is a sectional view of the chip-type laminated thermistor according to the third embodiment taken along line FF in FIG. 9;

【図12】同実施の形態4のチップ形積層サーミスタの
平面断面図
FIG. 12 is a plan sectional view of the chip-type laminated thermistor of the fourth embodiment.

【図13】同実施の形態4のチップ形積層サーミスタの
図12中のG−G断面図
FIG. 13 is a sectional view of the chip-type laminated thermistor according to the fourth embodiment taken along line GG in FIG.

【図14】同実施の形態4のチップ形積層サーミスタの
図12中のH−H断面図
FIG. 14 is a sectional view taken along the line HH in FIG. 12 of the chip-type laminated thermistor according to the fourth embodiment;

【図15】従来のチップ形積層サーミスタの平面断面図FIG. 15 is a plan sectional view of a conventional chip-type laminated thermistor.

【図16】同従来のチップ形積層サーミスタの図15中
のJ−J断面図
FIG. 16 is a sectional view of the conventional chip-type laminated thermistor taken along the line JJ in FIG.

【図17】同従来のチップ形積層サーミスタの課題を説
明する平面断面図
FIG. 17 is a cross-sectional plan view illustrating the problem of the conventional chip-type laminated thermistor.

【符号の説明】[Explanation of symbols]

1 内部電極層 2 サーミスタ層 3 積層体 4,5 外部電極 6,7 引出し部 8,10,12,13,16 第1の内部電極 9,11,14,15,17 第2の内部電極 18,19 電極の幅 DESCRIPTION OF SYMBOLS 1 Internal electrode layer 2 Thermistor layer 3 Laminated body 4,5 External electrode 6,7 Leader 8,10,12,13,16 1st internal electrode 9,11,14,15,17 2nd internal electrode 18, 19 Electrode width

Claims (4)

【特許請求の範囲】[Claims] 【請求項1】 内部電極層とサーミスタ層とを積層して
積層体を形成し、この積層体の外面に前記内部電極と接
続した外部電極を備えたチップ形積層サーミスタにおい
て、前記サーミスタ層の同一面上にこのサーミスタ層の
一端に引出し部を形成した第1の内部電極と、このサー
ミスタ層の他端に引出し部を形成した第2の内部電極と
を並設し、前記サーミスタ層を介して前記第1の内部電
極と第2の内部電極の並設した位置を置き換えて前記第
1の内部電極と第2の内部電極とを重なり合わせたチッ
プ形積層サーミスタ。
1. A chip-type laminated thermistor having a laminated body formed by laminating an internal electrode layer and a thermistor layer, and having an external electrode connected to the internal electrode on the outer surface of the laminated body, wherein the same thermistor layer is used. A first internal electrode having a lead portion formed at one end of the thermistor layer and a second internal electrode having a lead portion formed at the other end of the thermistor layer are provided side by side on the surface, and the other end of the thermistor layer is provided through the thermistor layer. A chip-type multilayer thermistor in which the first internal electrode and the second internal electrode are overlapped by replacing the juxtaposed positions of the first internal electrode and the second internal electrode.
【請求項2】 サーミスタ層を介して重なり合う第1の
内部電極と第2の内部電極の一方の幅を他方の幅より狭
く形成した請求項1に記載のチップ形積層サーミスタ。
2. The chip-type multilayer thermistor according to claim 1, wherein the width of one of the first internal electrode and the second internal electrode overlapping via the thermistor layer is smaller than the other.
【請求項3】 サーミスタ層の同一面上に第1の内部電
極と第2の内部電極とを交互に偶数組並設した請求項1
に記載のチップ形積層サーミスタ。
3. An even number of first internal electrodes and second internal electrodes alternately arranged on the same surface of the thermistor layer.
The chip-type laminated thermistor according to 1.
【請求項4】 内部電極層とサーミスタ層とを複数層積
層して積層体を形成してなる請求項1に記載のチップ形
積層サーミスタ。
4. The chip-type multilayer thermistor according to claim 1, wherein a plurality of internal electrode layers and thermistor layers are laminated to form a laminate.
JP2000137548A 2000-05-10 2000-05-10 Chip laminated thermistor Pending JP2001319802A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP2000137548A JP2001319802A (en) 2000-05-10 2000-05-10 Chip laminated thermistor

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP2000137548A JP2001319802A (en) 2000-05-10 2000-05-10 Chip laminated thermistor

Publications (1)

Publication Number Publication Date
JP2001319802A true JP2001319802A (en) 2001-11-16

Family

ID=18645306

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2000137548A Pending JP2001319802A (en) 2000-05-10 2000-05-10 Chip laminated thermistor

Country Status (1)

Country Link
JP (1) JP2001319802A (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2005340589A (en) * 2004-05-28 2005-12-08 Murata Mfg Co Ltd Laminated positive characteristic thermistor
JP2010073759A (en) * 2008-09-16 2010-04-02 Tdk Corp Laminated chip varistor and electronic component

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2005340589A (en) * 2004-05-28 2005-12-08 Murata Mfg Co Ltd Laminated positive characteristic thermistor
JP4492216B2 (en) * 2004-05-28 2010-06-30 株式会社村田製作所 Multilayer positive temperature coefficient thermistor
JP2010073759A (en) * 2008-09-16 2010-04-02 Tdk Corp Laminated chip varistor and electronic component

Similar Documents

Publication Publication Date Title
JP3393524B2 (en) NTC thermistor element
KR20090130815A (en) Electronic component
JP2000353601A (en) Chip-type electronic component
US10916691B2 (en) Mother piezoelectric element, laminated piezoelectric element, and manufacturing method for laminated piezoelectric element
US9922765B2 (en) Manufacturing method for laminated electronic component
JP2012059800A (en) Multilayer ceramic electronic component
JP2888020B2 (en) Negative multilayer thermistor
JP2001319802A (en) Chip laminated thermistor
JP2011114265A (en) Laminated ceramic electronic component
JP2003124007A (en) Ntc thermistor element
JP4816708B2 (en) Manufacturing method of multilayer capacitor
JP3334651B2 (en) Piezoelectric transformer and method of manufacturing the same
JP2001044059A (en) Multilayer ceramic capacitor
JP2006245026A (en) Multilayer piezoelectric element
JP3214440B2 (en) Method of manufacturing resistance element and resistance element
JP2000294452A (en) Laminated ceramic electronic part array and manufacture thereof
JPH0684690A (en) Multilayer capacitor
US20240177894A1 (en) Laminated varistor
JP3829683B2 (en) Chip resistor
JP2012209495A (en) Stacked capacitor
JP4660922B2 (en) Thermistor and manufacturing method thereof
JP3716596B2 (en) Thermistor element
JPH0644101U (en) Chip type positive temperature coefficient thermistor element
JP2001035707A (en) Laminated chip varistor
JPH0661014A (en) Laminated thermistor