IES80452B2 - Reduction of comparator power requirement in a switched capacitor adc - Google Patents

Reduction of comparator power requirement in a switched capacitor adc

Info

Publication number
IES80452B2
IES80452B2 IES970045A IES80452B2 IE S80452 B2 IES80452 B2 IE S80452B2 IE S970045 A IES970045 A IE S970045A IE S80452 B2 IES80452 B2 IE S80452B2
Authority
IE
Ireland
Prior art keywords
capacitor
comparator
dac
bit
array
Prior art date
Application number
Inventor
John Doyle
Original Assignee
Univ Cork
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Univ Cork filed Critical Univ Cork
Priority to IE970045 priority Critical patent/IES80452B2/en
Priority to US09/010,874 priority patent/US6054945A/en
Publication of IES970045A2 publication Critical patent/IES970045A2/en
Publication of IES80452B2 publication Critical patent/IES80452B2/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/002Provisions or arrangements for saving power, e.g. by allowing a sleep mode, using lower supply voltage for downstream stages, using multiple clock domains or by selectively turning on stages when needed
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/34Analogue value compared with reference values
    • H03M1/38Analogue value compared with reference values sequentially only, e.g. successive approximation type

Abstract

This application relates to analog to digital converters, particularly AD convertors of the successive approximation type, and to the reduction of power consumption and/or the size of active devices used in these converters. In particular, an analog to digital converter is disclosed in which an array of switched capacitors is decoupled from a comparator. Preferably, this decoupling is achieved using a small capacitor.

Description

Field of the Invention This invention relates to analog to digital converters, ADCs, and in particular to switched capacitor ADCs. The invention is directed to reduction of the comparator power requirement in ADCs, especially ADCs of the foregoing kind.
The invention is especially directed to successive approximation register (SAR) type ADCs.
DESCRIPTION OF THE PRIOR ART In ADCs of the kind to which the invention is directed, it has been found that the component requiring a significant level of power 580452 - 2 input is the comparator. A particular reason for the comparator requiring significant power input is that it serves to autozero the capacitor array of the digital to analog converter portion of the ADC. In order to facilitate achievement of the autozero operation in a sufficiently speedy manner, the comparator requires to be a large device running at a high current level.
BRIEF SUMMARY OF THE INVENTION It is an objective of the invention to reduce the power requirement of ADC devices of the kind previously discussed.
According to the invention, this reduction in power requirement is achieved by decoupling the load of the capacitor array from the comparator, for example by use of a small signal-connecting capacitor.
More specifically therefore, the invention provides an analog/digital converter comprising an array of capacitors connected in parallel, wherein means are provided for decoupling the load of the capacitor array from the comparator.
Said means for decoupling the load of the capacitor array from the comparator preferably comprises a capacitor. Said capacitor for decoupling the load of the capacitor array from the comparator is suitably of a value which is small compared with the aggregate value of said capacitor array. In a favoured construction of the converter of the invention, said capacitor array preferably also comprises a coupling capacitor from a sub-DAC of the converter.
The invention also extends to an analog/digital converter substantially as described herein with reference to and as shown in Figure 2 or Figure 3 of the accompanying drawings. - 3 BRIEF DESCRIPTION OF THE DRAWINGS The invention will now be described having regard to the accompanying drawings, in which * Figure 1 shows a known manner of connecting the DAC of an ADC converter of the kind to which the invention relates to the comparator of the converter, Figure 2 shows one manner of connecting the DAC to the comparator in accordance with the principles of the invention, and Figure 3 shows a variant of the arrangement of Figure 2.
DETAILED DESCRIPTION OF THE DRAWINGS The invention is now discussed with particular reference to a successive approximation register (SAR) type ADC having three major components, a DAC, a comparator, and successive approximation logic, the latter not being discussed in detail herein. The DAC of the ADC is composed in the present example of capacitors defining a capacitor array. The invention is particularly addressed to improving the method of connecting the DAC to the comparator. The invention is discussed by way of example in terms of a 12 bit converter, but is applicable to switched capacitor ADCs of any resolution. In the exemplary arrangement discussed and shown, a 12 bit arrangement is used in which a 7 bit main DAC and a 5 bit sub-DAC (which acts in a manner similar to Vernier) cooperate to provide a converter requiring only 159 capacitors, as compared with a requirement for 4096 capacitors if a single capacitor array were provided to handle 12 bit resolution.
In the prior art arrangement of Figure 1 and also in the novel arrangements of Figures 2 and 3, each bit in the data conversion represents twice the weight of the one below it and so on. Thus in the main DAC, by proceeding from bit 0 to bit 6, a range of 64 is - 4 traversed, in accordance with the following tabulation Bit 0 Bit 1 Bit 2 Bit 3 Bit 4 Bit 5 Bit 6 Unit Capacitors 64 32 16 8 4 2 1 Capacitance (PF) 32 16 8 4 2 1 0.5 It may be noted that the sub-DAC (shown only in block diagram format in the figures) is of a construction similar to the main DAC, except it is only a five bit DAC instead of a seven bit DAC. Thus, in the sub-DAC, for bits 7 to 11, five elements are provided, in accordance with the following Table: Bit 7 Unit capacitors 16 Capacitance (pF) 8 Bit 8 Bit 9 4 Bit 10 Bit 11 1 0.5 Accordingly, the aggregate capacitance in the main DAC is 63.5 25 pF (127 capacitor units) and the aggregate capacitance in the sub-DAC is 15.5 pF (31 capacitor units). The capacitor values and the designation of each capacitor unit as having a value of 0.5 pF is purely exemplary and other values, for example smaller values of capacitance, may suffice in alternative exemplifications of different resolutions.
Adverting to Figure 1, there is shown a known implementation of ADC, in which the component requiring the a very high level of power is the comparator 1. This ADC performs a conversion in two stages. - 5 In the first stage, it acquires the input voltage onto the capacitor array. It does this by connecting the capacitor array to Vin and closing the switch between the input and output of inverter 1. The closure of the switch sets the inverter up at its own reference point - it is an autozero operation. The delay introduced by this autozero operation is proportional to the product of the capacitive load (in this instance the DAC capacitor array) and the effective resistance presented by the comparator. This resistance is the combination of the switch resistance and the resistance presented by the inverter, which is the inverse of its transconductance. Therefore, in order to keep this delay small, the switch is large to reduce its resistance (for which there is no power penalty) and the inverter is designed to have a high transconductance, i.e. it has large devices running at a high current level, which does entail a power penalty.
In the second stage of conversion, the compare phase, the switch connecting the input and output of inverter 1 is opened, and now it, in combination with the succeeding inverters, is free to act as a comparator. Successive bits of the DAC are switched to Vref or Ground, and the comparator indicates, in the normal mode of SAR conversion, the appropriate setting of these bits. In this mode, delays are set by the capabilities of the technology - i.e. they are related to the intrinsic gate delay and are independent of device size.
The high power requirement of the comparator 1 is a result of its being required to autozero the capacitor array (2a—2n, 3) comprising inter alia the MSB (most significant bits) section (2a—2n) of the DAC and the coupling capacitor 3 of the sub-DAC 4. In the exemplification shown, the capacitor array amounts to 128 capacitor units, each of 0.5 picofarads, i.e. 64 pF in total. In order to autozero such an array in a reasonable amount of time, the effective resistance of the comparator front end must be kept small, in order to keep the resistor-capacitor time constant small. In other words, the transconductance of the comparator front end must be large.
Accordingly, a large device running at a high current level is - 6 necessary. The autozero requirement arises as the comparator 1 needs a particular DC level at its input. The autozero requirement does not result from any setting of the capacitor array (2a—2n, 3), which functions essentially in an AC manner. As shown therefore in Figure 1, all seven MSB capacitors (2a—2n) plus the coupling capacitor 3 from the sub-DAC 4 are connected into the input of the comparator, which is required to autozero the capacitors (2a—2n, 3).
The invention effects a reduction in the power requirements of the device by decoupling the load of the capacitor array (2a—2n, 3) from the comparator 1. This is achieved by means of a small connecting capacitor 5, as shown in Figure 2, which connects or transmits the signal from the capacitor array (2a—2n, 3) to the comparator 1, while functioning in a load-decoupling manner so far as appearance of the load of the capacitor array (2a—2n, 3) at the comparator 1 is concerned. The seven MSBs (2a—2n) and the coupling capacitor 3 from the sub-DAC 4 feed into this connecting capacitor 5, the connecting capacitor 5 then in turn feeding into the comparator 1. In this way, the power requirements of the comparator 1 are considerably reduced, as the comparator 1 only requires to autozero the series combination of connecting capacitor 5 and the DAC capacitors, which is very much smaller in value than the value of the DAC capacitor array (2a—2n) plus the connecting capacitor 3 from the sub-DAC 4.
In fact, this series combination actually presents a slightly smaller capacitive load than the connecting capacitor on its own.
The coupling capacitor 5 may be as small as 1 capacitor unit, i.e. 0.5 picofarad, compared to up to 128 capacitor units in the main capacitor array (2a—2n, 3). Accordingly, the size and power requirement of the capacitor front end are proportionately reduced.
The reduction in inverter size does not however impair speed. Neither does the construction of the invention impair the autozero portion of the conversion, as a similar or better RC constant is maintained. In the comparison portion of the conversion, there is - Ί again no adverse effect as a result of the modification of the invention, as in -the absence of loading, a small inverter is as fast as a big one.
In an alternative implementation of the scheme of the invention to reduce the comparator power requirement in a switch capacitor ADC, shown in Figure 3, two small connecting capacitors 6, 7 to the comparator 1 are used. The first capacitor 6 (CCD) connects the DAC (2a—2n) to the comparator 1, as in the embodiment of Figure 2, while the second capacitor 7 (CCI) connects the input voltage Vin to the comparator. In this implementation, the DAC (2a—2n) is only switched between Vref and ground. The DAC (2a—2n) does not need to connect to Vin, as this is taken care of by the second capacitor 7 (CCI).
The simplest mode of ADC operation is then as follows. Initially capacitor 7 (CCI) is connected to Vin and the DAC capacitor array (2a—2n) is connected to ground. The comparator 1 is auto zeroed. The comparator 1 is now taken out of autozero, i.e. it is put into compare mode, by opening the autozero switch. Capacitor 7 (CCI) is now switched to ground, forcing the input voltage of the comparator 1 below the autozero point. The DAC (2a—2n) and the sub-DAC are now exercised by a successive approximation logic. This operates via the normal SAR algorithm to change the voltage at node X to bring the comparator 1 back to its autozero point, via capacitor 6 (CCD). At this stage, the total change in the DAC (2a—2n) output from its initial level at the start of conversion, i.e. the change in voltage at node X, is equal to the Vin previously applied by capacitor 7 (CCI), and so the bit pattern driving the DAC (2a—2n) is a digital representation of Vin, as in any ADC conversion.
This results in advantages similar to those of the scheme described with regard to Figure 2, namely a considerably smaller capacitive load for the comparator first stage during autozero than in the known switched capacitor ADC scheme of Figure 1. There is - 8 therefore a resultant reduction in comparator power requirement. A further advantage is provided by the capacitive load presented to Vin being smaller than in the implementation of Figure 2. A lesser driving requirement is therefore presented for setting Vin, possibly allowing even further system power savings. As against these gains, a somewhat larger capacitive load is presented to the comparator as compared with the arrangement of Figure 2, while a gain error, which may however be calibrated out, may be introduced by mismatch between the capacitors 7 (CCI) and 6 (CCD).

Claims (5)

1. An analog/digital converter comprising an array of capacitors connected in parallel, wherein means are provided for decoupling the load of the capacitor array from the comparator.
2. A converter according to Claim 1, wherein said means for decoupling the load of the capacitor array from the comparator comprises a capacitor.
3. A converter according to Claim 2, wherein said capacitor for decoupling the load of the capacitor array from the comparator is of a value which is small compared with the aggregate value of said capacitor array.
4. A converter according to any preceding claim, wherein said capacitor array also comprises a coupling capacitor from a sub-DAC of the converter.
5. An analog/digital converter substantially as described herein with reference to and as shown in Figure 2 or Figure 3 of the accompanying drawings.
IE970045 1997-01-22 1997-01-22 Reduction of comparator power requirement in a switched capacitor adc IES80452B2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
IE970045 IES80452B2 (en) 1997-01-22 1997-01-22 Reduction of comparator power requirement in a switched capacitor adc
US09/010,874 US6054945A (en) 1997-01-22 1998-01-22 Reduction of comparator power requirement in a switched capacitor ADC

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
IE970045 IES80452B2 (en) 1997-01-22 1997-01-22 Reduction of comparator power requirement in a switched capacitor adc

Publications (2)

Publication Number Publication Date
IES970045A2 IES970045A2 (en) 1998-07-29
IES80452B2 true IES80452B2 (en) 1998-07-29

Family

ID=11041354

Family Applications (1)

Application Number Title Priority Date Filing Date
IE970045 IES80452B2 (en) 1997-01-22 1997-01-22 Reduction of comparator power requirement in a switched capacitor adc

Country Status (2)

Country Link
US (1) US6054945A (en)
IE (1) IES80452B2 (en)

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2001111427A (en) * 1999-10-05 2001-04-20 Nec Corp Switched capacitor type digital/analog converter
US6400302B1 (en) * 2001-02-26 2002-06-04 Analog Devices, Inc. Quasi-differential successive-approximation structures and methods for converting analog signals into corresponding digital signals
JP3968261B2 (en) * 2002-03-29 2007-08-29 富士通株式会社 A / D conversion circuit
US7167121B2 (en) * 2002-10-16 2007-01-23 Analog Devices, Inc. Method and apparatus for split reference sampling
JP2005086616A (en) * 2003-09-10 2005-03-31 Renesas Technology Corp Ad conversion method
JP2005295315A (en) * 2004-04-01 2005-10-20 Oki Electric Ind Co Ltd Successive comparison a/d converter and comparator
JP4690105B2 (en) * 2005-04-26 2011-06-01 パナソニック株式会社 Successive approximation type A / D converter
WO2012024507A2 (en) 2010-08-18 2012-02-23 Analog Devices, Inc. Charge sharing analog computation circuitry and applications
US8188753B2 (en) * 2009-02-18 2012-05-29 Analog Devices, Inc. Analog computation
US8458114B2 (en) * 2009-03-02 2013-06-04 Analog Devices, Inc. Analog computation using numerical representations with uncertainty
KR101684748B1 (en) 2011-06-06 2016-12-08 아날로그 디바이시스, 인코포레이티드 Charge Sharing Time Domain Filter

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE3750797D1 (en) * 1986-09-01 1995-01-12 Siemens Ag Analog-digital converter with capacity network.
ATE109325T1 (en) * 1988-09-30 1994-08-15 Siemens Ag SELF-CALIBRATION A/D AND D/A CONVERTER.
US5367302A (en) * 1993-08-24 1994-11-22 Burr-Brown Corporation Isolating a CDAC array in a current integrating ADC
US5581252A (en) * 1994-10-13 1996-12-03 Linear Technology Corporation Analog-to-digital conversion using comparator coupled capacitor digital-to-analog converters
DE19513796C1 (en) * 1995-04-11 1996-08-08 Siemens Ag Capacitive-input successive-approximation analogue=digital converter

Also Published As

Publication number Publication date
US6054945A (en) 2000-04-25
IES970045A2 (en) 1998-07-29

Similar Documents

Publication Publication Date Title
US5710563A (en) Pipeline analog to digital converter architecture with reduced mismatch error
JP4022272B2 (en) Switched capacitor gain stage
US7339512B2 (en) Analog-to-digital converter without track-and-hold
US7663518B2 (en) Dither technique for improving dynamic non-linearity in an analog to digital converter, and an analog to digital converter having improved dynamic non-linearity
US6054945A (en) Reduction of comparator power requirement in a switched capacitor ADC
US7265705B1 (en) Opamp and capacitor sharing scheme for low-power pipeline ADC
JP3031486B2 (en) Differential chopper comparator
US7190298B2 (en) Resistor ladder interpolation for subranging ADC
US7903018B2 (en) Analog/digital converter assembly and corresponding method
US7233276B1 (en) Pipelined analog to digital converter with capacitor mismatch compensation
US6320530B1 (en) Recycling A/D converter
US4647903A (en) Successive approximation analog-to-digital converter
US5889486A (en) Split capacitor array for digital-to-analog signal conversion
EP1887702B1 (en) Analog digital converter
US7034737B1 (en) Switched capacitor circuits
US20100085225A1 (en) Successive approximation adc with binary error tolerance mechanism
US7002507B2 (en) Pipelined and cyclic analog-to-digital converters
US20020126033A1 (en) Analog/digital or digital/analog converter
US20050146456A1 (en) Successive approximation A/D converter comparing analog input voltage to reference voltages and a comparation for use therein
US5684485A (en) Multi-comparison analog-to-digital converters using the interpolation principle
US20040150544A1 (en) Analog to digital converter with interpolation of reference ladder
US6469652B1 (en) Pipelined analog-to-digital converter using zero-crossing capacitor swapping scheme
US10707889B1 (en) Interleaving method for analog to digital converters
US5455583A (en) Combined conventional/neural network analog to digital converter
JPH0936742A (en) Digital correction method and device for missing code generated by capacitive mismatch of successive approximationanalog-to-digital converter

Legal Events

Date Code Title Description
NE4A Application for restoration sect. 37 patents act 1992
MK9A Patent expired