GB764522A - Improvements in or relating to electronic computers - Google Patents
Improvements in or relating to electronic computersInfo
- Publication number
- GB764522A GB764522A GB18334/53A GB1833453A GB764522A GB 764522 A GB764522 A GB 764522A GB 18334/53 A GB18334/53 A GB 18334/53A GB 1833453 A GB1833453 A GB 1833453A GB 764522 A GB764522 A GB 764522A
- Authority
- GB
- United Kingdom
- Prior art keywords
- store
- storage
- order
- numbers
- stage
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F7/00—Methods or arrangements for processing data by operating upon the order or content of the data handled
- G06F7/38—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation
- G06F7/48—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices
- G06F7/491—Computations with decimal numbers radix 12 or 20.
- G06F7/4915—Multiplying; Dividing
- G06F7/4917—Dividing
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F15/00—Digital computers in general; Data processing equipment in general
- G06F15/08—Digital computers in general; Data processing equipment in general using a plugboard for programming
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/02—Arrangements for program control, e.g. control units using wired connections, e.g. plugboards
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- Computing Systems (AREA)
- Computer Hardware Design (AREA)
- Computational Mathematics (AREA)
- Mathematical Analysis (AREA)
- Mathematical Optimization (AREA)
- Pure & Applied Mathematics (AREA)
- Software Systems (AREA)
- Feedback Control In General (AREA)
Abstract
764,522. Digital electric calculating apparatus. COMPAGNIE DES MACHINES BULL. July 2, 1953 [July 2, 1952; July 2, 1952; Oct. 23, 1952], No. 18334/53. Class 106 (1). An electronic, cyclically operating computer comprises a plurality of number stores each having entry control means and being capable of receiving series of pulses representing codeddecimal digits, one store (MO) including an algebraic adder unit, connections permitting the transfer of numbers from the store MO to the other stores, or vice versa, an order transmitter (TO) defining the type of operation to be effected and an order transmitter (AD) defining the address of the number store used during an operation; the computer is characterized in that it comprises two further order transmitters adapted to define respectively (i) the numeral of the beginning order (OD) and (ii) the numeral of the end order (OF), these numerals indicating the limits of a partial zone of a number store, and a circuit arrangement called a " filtering comparator " cooperating with the last-mentioned order transmitters and exercising further control over entry to the number stores, whereby, when a determined number store has been selected for an entry under the joint control of order transmitters TO and AD, the entry control means of this store is energized so that only the partial zone defined by the numerals OD and OF is taken into consideration. Figs. 17a and 17b show the general arrangement of the computer with circulating serial memories S1 ... S4 and a similar memory MO provided with an addersubtractor. All the storage devices are of the closed-loop circuit type, consisting of one or more electromagnetic delay elements and pulse reshapers or pulse regenerators of the type described in Specifications 711,240 and 764,521, [both in Group XL (c)]. CC and CG are comparing devices of a " sequence unit " which controls the operations of a number of pulse generators Gz, Gp, Gl, G1, G2 and G3, described as " phase selectors." The comparing devices are similar to that described in Specification 730,297. There is an auxiliary memory MD and a counter-discounter CD. AC represents the accumulator of a tabulating machine with which the computer is associated. The apparatus is generally similar to that described in Specification 764,523, which is referred to. The following description is therefore confined to the characteristic features mentioned above. Order transmitters OD, OF. These store numbers representing the time positions of the lowest and highest digits, respectively, of a number allocation in a storage memory defined by order transmitter AD. Each of the numbers is stored in serial form in a single loop 75, Fig. 5, having a capacity of four binary digits. A line selection pyramid 78 connects the appropriate plug socket 77 to input circuits of the storage loop and, under control of four gates 81 to 84, four binary elements of the number are passed into the storage loop, from which they control the aligning process described below. Operation " OB." This programme operation serves to illustrate the use of order transmitters OD, OF. It consists in transferring an amount from the arithmetic storage memory MO to a storage Sn defined by the order transmitter AD. It should be noted that more than one amount can be stored in a memory loop, these storage loops having a capacity, in the embodiment described, of twelve decimal digits. There are three stages in the operation. During the first, referred to as the " framing stage," the amount circulating in MO is brought to a position relative to the store Sn to which it is to be transferred, equivalent to the position in that store defined by the numbers in OD, OF. The relative location of the amount in MO is represented by a number lodged in an auxiliary store MD, and this number is transferred to the counter-discounter CD for reduction by one unit during the same period that a change in the length of MO accomplishes a shift of the amount stored therein by one unit. This procedure is repeated as many times as necessary. The comparator CC determines when the numbers in OD and MD are equal and initiates the second stage during which the digits between those positions in the selected storage Sn defined by the numbers stored in OD and OF, are erased. A device described as a " filtering comparator " FC is employed at this stage. It comprises a counter similar to CD, but counting decimal periods only, and a comparator proper which compares the number stored in OD with the number in the counter. This starts from zero in a time cycle common with that of the storage memories S1 ... Sn. A train of erasing or " filtering " pulses is emitted when equality is detected and continues until a similar comparison with the number in OF terminates the erasing process. The third stage of transfer of the contents of MO into the selected store Sn, by gating the series train of binary-coded decimal pulses from the one storage loop to the other, takes place when the train of " filtering " pulses mentioned above terminates. Coding of zeros. During the second, or erasing, stage of an operation, OB, any zeros situated to the right of the highest significant decimal digit of the amount concerned are detected and arrangements made to represent each of these by binary pulses " 2 " and " 8 " when the transfer stage occurs so as to distinguish these zeros from those to the left of the highest significant digit. The printing apparatus includes means for detecting the coded zeros for printing. Other programme operations including addition and subtraction are described and the following Specifications also are referred to: 740,756 and 742,869.
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
FR764522X | 1952-07-02 |
Publications (1)
Publication Number | Publication Date |
---|---|
GB764522A true GB764522A (en) | 1956-12-28 |
Family
ID=9182199
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
GB18334/53A Expired GB764522A (en) | 1952-07-02 | 1953-07-02 | Improvements in or relating to electronic computers |
Country Status (3)
Country | Link |
---|---|
FR (1) | FR1059408A (en) |
GB (1) | GB764522A (en) |
NL (1) | NL179534B (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3043510A (en) * | 1957-11-20 | 1962-07-10 | Sperry Rand Corp | Digital computer control |
US3161763A (en) * | 1959-01-26 | 1964-12-15 | Burroughs Corp | Electronic digital computer with word field selection |
US3166668A (en) * | 1960-03-24 | 1965-01-19 | Ibm | Computer program system |
US3246299A (en) * | 1958-08-29 | 1966-04-12 | Ibm | Data processing system |
US3251037A (en) * | 1961-01-27 | 1966-05-10 | Gen Precision Inc | Variable field addressing system |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB799705A (en) * | 1953-11-20 | 1958-08-13 | Nat Res Dev | Improvements in or relating to electronic digital computing machines |
US3112396A (en) * | 1957-05-03 | 1963-11-26 | Ibm | Arithmetic circuitry |
-
0
- NL NLAANVRAGE8303201,A patent/NL179534B/en unknown
- FR FR1059408D patent/FR1059408A/fr not_active Expired
-
1953
- 1953-07-02 GB GB18334/53A patent/GB764522A/en not_active Expired
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3043510A (en) * | 1957-11-20 | 1962-07-10 | Sperry Rand Corp | Digital computer control |
US3246299A (en) * | 1958-08-29 | 1966-04-12 | Ibm | Data processing system |
US3161763A (en) * | 1959-01-26 | 1964-12-15 | Burroughs Corp | Electronic digital computer with word field selection |
US3166668A (en) * | 1960-03-24 | 1965-01-19 | Ibm | Computer program system |
US3251037A (en) * | 1961-01-27 | 1966-05-10 | Gen Precision Inc | Variable field addressing system |
Also Published As
Publication number | Publication date |
---|---|
FR1059408A (en) | 1954-03-24 |
NL179534B (en) |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US2770797A (en) | Data storage apparatus | |
GB886889A (en) | Improvements in memory systems for data processing devices | |
US3302183A (en) | Micro-program digital computer | |
GB890323A (en) | Improvements in or relating to electronic data processing apparatus | |
GB673759A (en) | Improvements in calculating apparatus | |
US3553445A (en) | Multicipher entry | |
US3571803A (en) | Arithmetic unit for data processing systems | |
GB764522A (en) | Improvements in or relating to electronic computers | |
GB1201432A (en) | Electric digital data storage system | |
GB724137A (en) | Improvements in or relating to decimal point location in electronic computers or other data-handling devices | |
US2887269A (en) | Electric pulse counting and calculating apparatus | |
GB742869A (en) | Impulse-circulation electronic calculator | |
US3001708A (en) | Central control circuit for computers | |
US3315069A (en) | Computer having four-function arithmetic unit | |
US3144550A (en) | Program-control unit comprising an index register | |
US3578961A (en) | Preconditioned divisor for expedite division by successive subtraction | |
US3315234A (en) | Data editing apparatus | |
US3564225A (en) | Serial binary coded decimal converter | |
US2195850A (en) | Multiplying machine | |
US3426185A (en) | Accumulator for performing arithmetic operations | |
Ross | The arithmetic element of the IBM type 701 computer | |
GB1014824A (en) | Stored programme system | |
US2895671A (en) | Electronic digital computing machines | |
GB777244A (en) | Improvements in or relating to apparatus for translating a number from a first to a second notation | |
US3531632A (en) | Arithmetic system utilizing recirculating delay lines with data stored in polish stack form |