GB2477057A - Packet network clock distribution by line timing synchronisation with clock accuracy packets and selection amongst incoming timing signals - Google Patents
Packet network clock distribution by line timing synchronisation with clock accuracy packets and selection amongst incoming timing signals Download PDFInfo
- Publication number
- GB2477057A GB2477057A GB1106984A GB201106984A GB2477057A GB 2477057 A GB2477057 A GB 2477057A GB 1106984 A GB1106984 A GB 1106984A GB 201106984 A GB201106984 A GB 201106984A GB 2477057 A GB2477057 A GB 2477057A
- Authority
- GB
- United Kingdom
- Prior art keywords
- clock
- clock signal
- signals
- node
- ethernet
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000005540 biological transmission Effects 0.000 claims description 19
- 238000000034 method Methods 0.000 claims description 17
- 238000004891 communication Methods 0.000 abstract description 6
- ORQBXQOJMQIAOY-UHFFFAOYSA-N nobelium Chemical compound [No] ORQBXQOJMQIAOY-UHFFFAOYSA-N 0.000 description 10
- 230000007774 longterm Effects 0.000 description 9
- 230000001360 synchronised effect Effects 0.000 description 8
- 238000010586 diagram Methods 0.000 description 6
- 238000005259 measurement Methods 0.000 description 3
- 230000003287 optical effect Effects 0.000 description 3
- 238000001514 detection method Methods 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 230000008569 process Effects 0.000 description 2
- 238000011084 recovery Methods 0.000 description 2
- 230000008929 regeneration Effects 0.000 description 2
- 238000011069 regeneration method Methods 0.000 description 2
- 230000011664 signaling Effects 0.000 description 2
- 101100379081 Emericella variicolor andC gene Proteins 0.000 description 1
- 230000032683 aging Effects 0.000 description 1
- 230000002547 anomalous effect Effects 0.000 description 1
- 230000002238 attenuated effect Effects 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 238000009429 electrical wiring Methods 0.000 description 1
- 230000005670 electromagnetic radiation Effects 0.000 description 1
- 239000000835 fiber Substances 0.000 description 1
- 238000002372 labelling Methods 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 238000000691 measurement method Methods 0.000 description 1
- 229910052701 rubidium Inorganic materials 0.000 description 1
- IGLNJRXAVVLDKE-UHFFFAOYSA-N rubidium atom Chemical compound [Rb] IGLNJRXAVVLDKE-UHFFFAOYSA-N 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04J—MULTIPLEX COMMUNICATION
- H04J3/00—Time-division multiplex systems
- H04J3/02—Details
- H04J3/06—Synchronising arrangements
- H04J3/0635—Clock or time synchronisation in a network
- H04J3/0685—Clock or time synchronisation in a node; Intranode synchronisation
- H04J3/0688—Change of the master or reference, e.g. take-over or failure of the master
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04J—MULTIPLEX COMMUNICATION
- H04J3/00—Time-division multiplex systems
- H04J3/02—Details
- H04J3/06—Synchronising arrangements
- H04J3/062—Synchronisation of signals having the same nominal but fluctuating bit rates, e.g. using buffers
- H04J3/0632—Synchronisation of packets and cells, e.g. transmission of voice via a packet network, circuit emulation service [CES]
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/0008—Synchronisation information channels, e.g. clock distribution lines
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04J—MULTIPLEX COMMUNICATION
- H04J3/00—Time-division multiplex systems
- H04J3/02—Details
- H04J3/06—Synchronising arrangements
- H04J3/0635—Clock or time synchronisation in a network
- H04J3/0638—Clock or time synchronisation among nodes; Internode synchronisation
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04J—MULTIPLEX COMMUNICATION
- H04J3/00—Time-division multiplex systems
- H04J3/02—Details
- H04J3/06—Synchronising arrangements
- H04J3/0635—Clock or time synchronisation in a network
- H04J3/0685—Clock or time synchronisation in a node; Intranode synchronisation
- H04J3/0697—Synchronisation in a packet node
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04W—WIRELESS COMMUNICATION NETWORKS
- H04W92/00—Interfaces specially adapted for wireless communication networks
- H04W92/04—Interfaces between hierarchically different network devices
- H04W92/12—Interfaces between hierarchically different network devices between access points and access point controllers
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04W—WIRELESS COMMUNICATION NETWORKS
- H04W92/00—Interfaces specially adapted for wireless communication networks
- H04W92/04—Interfaces between hierarchically different network devices
- H04W92/14—Interfaces between hierarchically different network devices between access point controllers and backbone network device
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Multimedia (AREA)
- Computer Hardware Design (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
Abstract
In a packet network 400 (eg Ethernet) line timing signals 419 are injected on to the communication lines. At the receivers 402-5 the clock information is extracted 441. For node with multiple incoming port 404 selection is made amongst the clock signals to feed the local timing engine 446 and a derived clock signal output 454/456. In other nodes 405 one or more of these derived signal 456 may be received and selected amongst 435 to drive the local timing engine 447. The packet data streams may include synchronisation status packets that identify the accuracy level of the reference clock source 411. Receivers can select amongst the available incoming clocks by comparing pairs of clocks in turn. Nodes may redistribute the derived clock signals as line timing over output ports. The system may be used to distribute clocks from central offices to base stations in wireless telephone networks. The base stations may use the clocks to generate air interface clocks.
Description
LINE-TIMING I]\ PACKET-BASED NETWORKS
BACKGROUND OF THE INVENTION
Field of the hwention
The present invention relates to packet-based networks, such as a wireless telephone system having packetbased connections (e.g., Ethernet facilities) between its base stations and central offices.
Description of the Related Art
Traditionally, base stations of wireless telephone systems are connected to central offices via terrestrial (electrical or optical) links that transmit DS 1 or El synchronous time-division multiplexed (TDM) signals or synchronous optical network (SONET) signals. DS 1 signals can provide data rates up to about 1.544 Mbps, while El signals can provide data rates up to about 2.048 Mbps.
A base station transmits, to one or more wireless units (e.g., mobile cell phones) located within the base stationTs cell site, wireless signals at specific frequencies, whose accuracies are typically required to be within 50 parts per billion (PPB) (for Third Generation Partnership Project (3GPP) standards) or 16 PPB (for Open Base Station Architecture Initiative (OBSAI) standards). In order to achieve these high accuracies, base stations can be implemented with global positioning system (GPS) it can be prohibitively expensive to provision each base station in a wireless telephone system with such a GPS receiver.
Another possible solution would be to provide each base station with its own free-running oscillator capable of generating a clock signal of sufficient accuracy, but this too can be prohibitively expensive.
Yet another known technique for providing a sufficiently accurate clock signal is for the base station to use line timing to derive its reference clock signal from the received synchronous signals. Jn conventional line timing at a base station, different clock signals are recovered from two or more different incoming synchronous (e.g., DSl/El) signals received from one or more central offices, and one of the recovered clock signals is selected for use in (1) generating one or more outgoing synchronous (e.g., DS1/E1) signals for transmission back to the one or more central offices and (2) generating the base stationTs wireless signals for transmission to the base stationts associated wireless units.
In order to provide higher data rates (e.g., 100 Mbps or higher) between base stations and central offices, wireless telephone systems are being proposed to employ packet-based Ethernet connections (i.e., facilities) between base stations and central offices, instead of the conventional DS1/El connections. As used herein, the term "EtherneV' refers to technology conforming to local area network (LAN) standard IEEE 802.3 (1980) and/or to any of its extensions. Conventional Ethernet facilities between o nodes rely on either (1) each node having its own local oscillator for use in generating the reference clock signal used to control its Ethernet transmissions to the other node or (2) loop timing, wherein one node's physical interface (PHY) derives its reference clock signal (which that node uses to control its Ethernet transmissions to the other node) from the Ethernet transmissions received from the other node, which other node has a local oscillator for use in generating its reference clock signal. Existing Ethernet standards dictate clock signal accuracies to within only about 100 parts per million (PPM). As such, reference clocks for traditional Ethernet technology are not sufficiently accurate to use as references for generating the wireless signals transmitted by the base stations of a conventional wireless telephone system.
SUMMARY OF THE INVENTION
Problems in the prior art are addressed in accordance with the principles of the present invention by implementing line timing in a packet-based communications system, such as a wireless telephone system whose base stations and central offices communicate over Ethernet facilities, where the Ethernet signals for at least one connection from a central office to a base station is generated using a sufficiently accurate clock such that the base station can recover from the received Ethernet signals a reference clock accurate enough to use to generate the base station's wireless transmissions. Such a system can achieve the increased data rates between base stations and central offices provided by Ethernet facilities (as opposed to the slower, prior-art DSI/E1 connections), while ensuring sufficiently accurate reference clocks for the system's wireless communications without having to deploy either GPS receivers or accurate free-running oscillators at the base stations.
In accordance with the invention there is provided a node of a packet-based network according to claim 1.
Further in accordance with the invention there is provided a method for a node of a packet-based network according to claim 6.
BRIEF DESCRIPTION OF THE DRAWTh1GS
Other aspects, features, and advantages of the present invention will become more fully apparent from the following detailed description, the appended claims, and the accompanying drawings in which like reference numerals identify similar or identical elements.
Fig. 1 is a block diagram of a portion of an exemplary wireless telephone system of the -present invention; Fig. 2 is a flow diagram of the processing implemented by the clock selector of Fig. 1 to select a reference clock signal using signal-pair comparisons; Fig. 3 is a flow diagram of the processing implemented by the clock selector of Fig. 1 to select a reference clock signal using a sync status signalling scheme; and Fig. 4 is a block diagram of a portion of another exemplary wireless telephone system of the present invention.
DETAILED DESCRIPTION
Fig. 1 is a block diagram of a portion of an exemplary wireless telephone system 100 of the present invention. In particular, Fig. 1 shows network element 102 (e.g., a master timing node located at a central office of system 100) and node 104 (e.g., a slave node located at a base station of system 100) interconnected by packet-based Ethernet facilities 106 and 108 (e.g., 1000 BASE-LXIO or 100 BASE-LX1O). For at least the combination of network element 102 and node 104, network element 102 functions as a master timing reference, and node 104 is a timing slave that implements line timing to derive the reference clock that the node uses to drive its operations, including the generation of the base station's wireless transmissions to its associated wireless units.
As shown in Fig. 1, network element 102 includes clock source timing engine 110 and Ethernet physical (PHY) interface 112 (having Ethernet transmitter 114 and Ethernet receiver 116). Clock source timing engine 110 generates clock signal 118 having an accuracy of about 50 PPB or better. In the implementation shown in Fig. 1, clock signal 118 is a Stratum 2 (or better) clock signal having an accuracy of about 16 PPB or better. Depending on the implementation, clock source timing engine 110 may be able to achieve these accuracy levels while operating in a stand-alone mode or may require the receipt of a sufficiently accurate reference clock signal 120 from an external clock source (e.g., a GPS receiver) (not shown) in order to generate clock signal 118. In any case, clock signal 118 is provided to Ethernet transmitter 114, which uses that clock signal to convert data stream 122 into packet-based Ethernet signals for transmission over Ethernet facility 106 to node 104.
In addition, Ethernet receiver 116 receives packet-based Ethernet signals transmitted from node 104 over Ethernet facility 108 and performs clock-and-data recovery (CDR) operations to recover clock signal 124 and data signal 126, which is further processed according to known wireless communication system operations, such as transmitting payload data to a circuit-switched telephone system for routing to other end users, using other circuitry not shown iiFI type Et1ifi signals, there are always timed transitions on the facilities, even when there is no data to transmit. This keeps the CDRs synchronized and makes sync recovery easier.
As also shown in Fig. 1, node 104 includes Ethernet PHY interface 128 (having Ethernet receiver and Ethernet transmitter 132), clock selector 134, timing engine 136, and clock distributor 138.
Ethernet receiver 130 receives packet-based Ethernet signals transmitted from network element 102 over Ethernet facility 106 and performs CDR operations to recover clock signal 140 and data signal 142, which is further processed according to known communication system procedures, such as formatting payload data for wireless transmissions to the base stations mobile units using other circuitry not shown in Fig. 1.
Clock selector 134 receives clock signal 140 from Ethernet PHY interface 128 as well as possibly one or more other clock signals 144 from other Ethernet PHY interfaces implemented within node 104, which other Ethernet PHY interfaces recover clock signals 144 from other packet-based Ethernet signals received from other network elements, similar to network element 102, located at the same central office andlor at other central offices of wireless telephone system 100. Clock selector 134 implements a clock-selection algorithm (to be described later) to select one of the recovered clock signals (140, 144) as reference clock signal 146 for node 104.
Reference clock signal 146 is provided to timing engine 136, which, depending on its current operating mode, may use reference clock signal 146 to generate node clock signal 148, which is used to drive certain operations within node 104. Timing engine 136 has circuitry designed to ensure that the output timing stability of node clock signal 148 will be no worse than 50 PPB. Depending on the implementation, timing engine 136 may employ rubidium or ovenized techniques to create a stable frequeticy reference that may be used to ensure a suital?le holdover or free-run mode capable of sustaining the minimum clock accuracy should the timing on the incoming Ethernet facilities become
unsuitable.
Clock distributor 138 distributes node clock signal 148 to those certain operations, which includes (1) the generation of one or more packet-based Ethernet signals for transmission to fletwork element 102 and possibly one or more other network elements in the same or other central offices of system 100 and (2) the generation of wireless signals for transmission to the base station's wireless units.
In particular, Fig. 1 shows distributed clock signal 150 being provided by clock distributor 138 to Ethernettransniitter 132, which uses that clock signal to convert data stream 152 into packet-based Ethernet signals for transmission over Ethernet facility 108 to network element 102. Note that, depending on the selection made by clock selector 134, clock signal 150 used by Ethernet transmitter 132 of PHY interface 128 might or might nôtbe b ëdbff dOck sighal 140 reCovered by Ethëriiët receiver 130 of that same PHY interface.
Under nonnal operating conditions; at least one of the recovered clock signals (140, 144) provided to clock selector 134 has an accuracy sufficient to satisf' the frequency requirements associated *ith the base station's wireless transmissions, such that, as a result of suitable processing by clock selector 134 and timing engine 136, ilode clock signal 148 is sufficiently accurate for use in generating those wireless transmissions.
Note that the timing transport over Ethernet facility 106 should be "through-timed" (per ANSI Standard T1.lol-1999). For example, routers typically retime incoming Ethernet packets using an internal free-running reference clock. If any "regeneration" needs to be perfonned, e.g., due to optical attenuation, then that regeneration should employ a "through timing" scheme to preserve the incoming timing while boosting the attenuated bit-stream, If a timed Ethernet facility needs to traverse a router or some other data processing node, then the timing of this outgoing facility should be "through-timed" to the designated incoming facility, In this way, the timing flow from the input timing facility will flow "through" the router and emerge on the outgoing facility.
Clock selector 134 should be designed to implement an algorithm that efficiently selects an appropriate recovered clock signal for use as reference clock signal 146. Moreover, the algorithm implemented by clock selector 134 should also be designed to react appropriately to changing conditions in individual recovered clock signals over time, such as when a particular clock signal is no longer sufficiently accurate as a result of a failure or other anomalous event in the network element that * generated the Ethernet signal from which that clock signal was recovered.
In one possible implementation, clock selector 134 analyzes recovered clock signals 140, 144 to determine which one or more of those recovered clock signals is sufficiently accurate. In one possible * scheme, clock selector 134 compares one or more differentpairs of recovered clock signals (e.g., to see if they both have substantially the same number of clock cycles within the same period of time) and then processes the results of those comparisons to identif' those recovered clock signals that are sufficiently accurate for use in generating the base station's wireless transmissions..
* A pair of clock signals can be used to cross-check the accuracy of their timing. The measurement of one signal against the other can be done by using one as an input signal (A) and the other (B) as a reference input for deriving a measurement interval. The number of clock cycles of the input signal (A) can be counted for a given interval as established by the reference input (B). In order to ensure high accuracy (e.g., on the order of parts per billion); a sufficient measurement interval is used to count, e.g., at least 1 billion clock cycles (A) to determine the timing error. The timing error will yield a frequency offset between the two timing signals (A) and (B). Since the magnitude of the frequency offset of (A) measured against (B) is the same as that for (B) measured against (A), only one of these measurement methods needs to be done. In order for the timing accuracy between the two references to *** be considered valid, the number of measured clock cycles (A) cannot exceed either an upper-bound or lower-bound threshold. Since both references originate from different clocks, this method of comparison should prove to be statistically significant.
As an example, assume that clock selector 134 receives four different recovered clock signals A, B, C, and D from four different Ethemetreceivers processing four different incoming Ethernet signals.
Assume further that recovered clock signal C is bad (i.e., has an accuracy worse than 50 PPB), while recovered clock signals A, B, and D are good (i.e., have accuracies equal to or better than 50 PPB). In this example, there are six different possible signal-pair comparisons A-to-B, A-to-C, A-to-D, B-to-C, B-to-D, and C-to-D.
At each signal-pair comparison (see steps 202 and 212 of Fig. 2), clock selector 134 counts the number of cycles of one of the clock signals over an interval established based on a specified number of cycles of the other clock signal (step 204). The number of clock cycles counted for the first clock signal is then compared to specified upper and lower thresholds (step 206). If the count is between the thresholds, then the current pair of clock signals is said to have a relatively small frequency offset (indicating that both clock signals are sufficiently accurate for use as the slave node's reference clock) (step 208). Otherwise, the count is not between the thresholds and the current pair of clock signals is said to have a relatively large frequency offset (indicating that at least one of the clock signals is not sufficiently accurate for use as the slave node's reference clock) (step 210).
Clock selector 134 analyzes the results from one or more different signal-pair comparisons to identify the accurate recovered clock signals (step 214). Continuing with the previous example, the results of the six different possible signal-pair comparisons are shown in Table I. Based on these results, clock selector 134 would conclude that recovered clock signals A, B, and D are good and that recovered clock signal C is bad. Clock selector 134 could then select any of clock signalsA, B; and D for use as reference clock signal 146 (step 214). For instance, clock selector 134 could be programmed with an (arbitrary) priority scheme, such as (i) A is selected over B, C, or D, (ii) B is selected over C or D, and (iii) C is selected over D. In that case, for the current example, clock selector 134 would select recovered clock signal A for use as reference clock signal 146 TABLE I: SIGNAL-PAIR COMPARISON RESULTS
Signal Pair Results Conclusion
A-to-B Frequency offset small Both A and B are good A-to-C Frequency offset large A or C or both are bad A-to-D Frequency offset small Both A and D are good B-to-C Frequency offset large B or C or both are bad B-to-D Frequency offset small Both B and D are good C-to-D Frequency offset large C or D or both are bad If, for some reason (e.g., the oscillator used to generate the Ethernet signal from which clock signal A is recovered), clock signal A changes from good to bad, then clock selector 134 would (I) determine that the frequency offsets for signal-pair comparisons A-to-B and A-to-D are now relatively large, (2) determine that clock signals B and D are the only good clock signals, and (3) select clock signal B for reference clock signal 146 (since clock signal B has a higher priority than clock signal D).
Similarly, if clock signal A again becomes good, clock selector 134 would detect that change and, depending on its programming, either revert back to selecting clock signal A for reference clock signal 146 or stay with clock signal B (to minimize any unnecessary disturbances resulting from switching from one good clock signal to another).
-Note that variations of this clock-comparison scheme are possible. For example, if the comparison of A-to-B indicates that the frequency offset is relatively small, then clock selector 134 would conclude that both clock signals A and B are good. In that case, no other signal-pair comparisons need to be performed. In general, additional signal-pair comparisons need to be performed only until the ambiguities of the previous signal-pair comparison results are resolved.
Note that, if the comparison of A-to-B indicates that at least one of clock signals A an B is bad and if the comparison of A-to-C indicates that at least one of clock signals A and C is bad, then there are five different possible situations: (1) A is bad, but B and C are good, (2) A and B are bad, but C is good, (3) A and C are bad, but B is good, (4) B and C are bad, but A is good, and (5) A, B, andC are all bad.
If the system has a single-point failure assumption, then Scenario #1 (the only scenario with only one failure) can be assumed to be true and clock selector 134 can select either clock signal B or C as reference clock signal 146. Otherwise, additional signal-pair comparisons (e.g., B-to-C) will need to be performed to resolve which of the different possible scenarios is true. With a single-point failure assumption, at least three recovered clock signals are needed in order to perform this clock-selection algorithm.
As shown in Fig. 2, if the frequency offset for the current signal-pair comparison is relatively small (step 208), then clock selector 134 will always be able to identify at least two recovered clock signals (i.e., at least the current pair of recovered clock signals) as being accurate enough to use for reference clock signal 146. Tn that case, processing can proceed to step 214, where clock selector 134 identifies the good clock signals and selects one of them for the reference clock signal. Otherwise, processing returns to step 202 to select the next pair of recovered clock signals for comparison processing.
Another option would be to compare the recovered clock signals with the output of a local free-running reference oscillator in holdover mode at the Ethernet receiver. The holdover mode oscillator -will "remember the last good input" and can be used as a stable short-term reference for use in qualifying or re-qualifying a restored reference, Depending on the particular implementation, in addition to or instead of the clock-selection algorithm of Fig. 2, system 100 implements the synchronization status signaling scheme of Fig. 3, in which each network element (such as network element 102 of Fig. 1) determines the accuracy of the reference clock that it uses to generate its.Ethernet transmissions (step 302 of Fig. 3) and includes sync status information in the Ethernet signals that it transmits to its corresponding base station node (such as node 104 of Fig. 1), where the sync status information identifies the reference clock accuracy (step 304).
Node 104 recovers a clock signal and the corresponding sync status information from each of one or more received Ethernet signals (step 306) and uses that sync status information to determine which recovered clock signals are suitable for selection as reference clock signal 146 (step 308).
Table H shows one possible set of sync status values that can be included in the Ethernet signals transmitted from network elements to base station nodes Table H is based on both ANSI (Stratum-based) and ITU-T (G.81x) clock specifications. It may be sufficient to select clock sources for the network elements based on their holdover accuracies (e.g., accuracy over any 24-hour period) as opposed to their long-term (i.e., free-run) accuracies (e.g., accuracy over a specified number of years). Thus, a Stratum 3 clock having a holdover accuracy of about 12 PPB may be suitable, even though its long-term accuracy is about 4.6 PPM. The user-assignable value (last item in Table II) allows.users to set their own unique quality levels. For example, if a user wants to define a special base-station clock that does not currently exist, then the user can assign it to this level.-As long as allnetwork elements know what this means, when they receive this code, they will act appropriately.
TABLE II: SYNCHRONIZATION STATUS VALUES Value Designation Meaning 1 Stratum 1 (G.811) traceable Long-term accuracy of 0.01 PPB 2 Synchronized traceability unknown Network element unable to determine accuracy of its own clock signal 3 -Stratum 2 (G.812 Type II) Long-term accuracy of 16 PPB, and holdover --traceable accuracyofo.1PPB -- 4 TNC (G.812 Type V) traceable Transit Node Clock traceable with long-term accuracy of 100 PPB, and holdover accuracy of 1.5 PPB -5 Stratum 3E (G.812 Type ifi) Long-term accuracy of 4.6 PPM, but holdover traceable accuracy of 12 PPB - 6 Stratum 3 (G.812 Type IV) Long-term accuracy of 4.6 PPM, and holdover traceable ---accuracy of 0.37 PPM 7 SONET minimum clock (G. 813 Long-term accuracy of 20 PPM, and holdover _________ Option 2) traceable -accuracy of 4.6 PPM 8 Stratum 4/4E traceable Long-term accuracy of 32 PPM.
9 Don't use for synchronization Recovered clock should not be used under any circumstances -TBD Provisionable by network operator User can assign values that override any other -defined values -There are different ways in which the sync status information can be conveyed from the network --elements to the base station nodes. For example, a sync status packet (SSP) can be defined for Ethernet facilities, where each SSP packet conveys the sync status information about the Ethemet signals -transmitted over the corresponding facility. hidependent SSP packets can be transmitted from the network element to its corresponding base station node at regular intervals (e.g., once every 5 seconds).
If the time since the last such "heart-beat" SSP packet exceeds a specified threshold level, then the receiving base station node might be designed to conclude that the corresponding recovered clock signal is no longer suitable for selection as the node's reference clock signal. If that recovered clock signal is the clock signal currently selected for the node's reference clock signal, then the node could either switch to another suitable recovered clock signal or enter a holdover mode.
Holdover mode is the stability that a timing engine is able to maintain after the failure of its line or externally timed references. When entering holdover, the timing engine stores information about the acduracy of its last valid input and uses this information to generate fliture output clocks. Since various dynamic conditions can affect the accuracy of a clock in holdover (e.g., temperature, vibration, aging, and voltage variation), the static condition of holdover will have a finite duration of accuracy. Since holdover accuracies are typically specified in terms of 24 continuous hours, they are intended as a temporary measure of operation.
By using SSP packets, node 104 can deterministically identify which inputs are good or bad by simply reading the packet. This inherently will improve the detection time of an unsuitable reference vs. the frequency offset method (previously described). In addition, the use of SSP packets allows reliable detection of a failed or unsuitable reference without the need for another comparison reference.
Therefore, the use of SSP packets to signal the synchronization state of an Ethernet link can be proven to be efficient and effective.
In addition to the quality-level information conveyed by SSP packets, they can also identify the source of the synchronization reference. Such source information can be conveyed by including the master's medium access control (MAC) address (i.e., the master's source address). Since MAC addresses are unique, no two nodes will have the same MAC address. By identifying the MAC address, each line-timed node will be able to identify the source of the timing signal and use this as part of the priority/quality level algorithm. In addition, by knowing the source of a timing signal, timing loops will be avoided. Timing loops are typically created when the source of a timing signal is unknown. The use of SSP packets with source addressing will enhance the reliability of line-timing from Ethernet facilities.
Alternatively or in addition, sync status information can be embedded in available fields (e.g., reserved header bits) in other Ethernet packets.
In addition to identifying the accuracy of the clock signal used to generate corresponding Ethernet signals, sync status messaging might also explicitly identify the MAC address of the network element that transmitted those Ethernet signals. Base station nodes can be designed to compare the MAC address represented in the sync status messaging with the MAC address of the Ethernet header to confirm that they are identical before determining that the corresponding recovered clock signal is suitable for selection. If any other Ethernet node generates an SSP packet, then the packet will not have timing traceability, so this check ensures that the SSP packet originates from the appropriate master. In addition, the nodes could also perform checks to accept SSP packets only from a list of approved master addresses. This way, a node can also select an input reference based on a uiiique physical clock (denoted by the mastefs address).
In one possible implementation of sync status messaging, a base station node is designed to * select the most-accurate recovered clock signal. If two or more clock signals have the same best accuracy level, then the base station node may refer to a specified priority list to select one of the clock * signals for the nod&s reference clock signal.
Fig. 4 is a block diagram of a portionof another exemplary wireless telephone system 400 of the present invention. In particular, Fig. 4 shows two network elements 402 and 403 (located either in one central office or in two different central offices of system 400) and, respectively, their corresponding nodes 404 and 405 (located at one base station of system 400) interconnected by packet-based Ethernet facilities. Each of network elements 402 and 403 is substantially identical to network element 102 of Fig. 1, with the exception that clock source 411 in network element 403 is not capable of generating a clock signal having a high accuracy (eg., 50 PPB or better). In addition, each of base station nodes 404 and 405 is substantially identical to base station node 104 of Fig. 1, with the exception of the addition of iS derived-timing interface 454 in node 404 and the implementation of clock selector 435 in node 405 instead of a clock selector identical to clock selector 134. In this embodiment, network element 402 functions as a master timing node for slave nodes 404 and 405, while network element 403 is a free-running node.
In operation, derived-timing interface 454 in node 404 provides reference clock signal 446 (eg, recovered from highly accurate Ethernet signals transmitted from network element 402 to node 404) as derived clock signal 456 to clock selector 435 in node 405. Clock selector 435 may receive one or more other clock signals, e.g., other derived clock signals from other nodes within the same base station and/or recovered clock signals from Ethernet PHY interfaces within node 405, such as clock signal 441 recovered from the Ethernet signals received by node 405 from network element 403.
By selecting highly accurate derived clock signal 456 as reference clock signal 447 within node 405, network element 403 does not have to be able to generate its own clock signal 419 with significant accuracy. As shown in Fig. 4, clock source 411 is capable ofgeneratinga clock signal having an accuracy of only about 100 PPM. This alternative architecture can be used to further reduce the costs of implementing wireless telephone systems based on the present invention.
While the present invention has been described in the context of a base station node that recovers at least three clock signals from at least three different received Ethernet signals, in theory, the invention can be implemented in the context of a base station that recoveis as few as a single clock signal from a single received Ethernet signal. * Although the present invention has been described in the context of a wireless telephone system having packet-based Ethernet facilities between its base stations and its central offices, the present invention can also be implemented in other contexts. For example, the wireless telephone system can be a hybrid system in which one or more packçt-based Ethernet facilities connect at least one base station to at least one central office, while one or more other base stations of the system are connected to one or more central offices using conventional synchronous (e.g., DS1/E1) connections. The present invention can also be implemented in the context of any other Ethernet network, not just those for base stations and central offices of wireless telephone systems. In general, the present invention can be implemented in the context of communications systems other than wireless telephone systems and/or packet-based connections other than Ethernet facilities.
The present invention may be implemented as circuit-based processes, including possible implementation as a single integrated circuit (such as an ASIC or an FPGA), a multi-chip module, a single card, or a multi-card circuit pack. As would be apparent to one skilled in the art, various fbnctions of circuit elements may also be implemented as processing steps in a software program. Such software may be employed in, for example, a digital signal processor, micro-controller, or general-purpose computer.
The present invention can be embodied in the form of methods and apparatuses for practicing those methods. The present invention can also be embodied in the form of program code embodied in tangible media, such as floppy diskettes, CD-ROMs, hard drives, or any other machine-readable storage medium, wherein, when the program code is loaded into and executed by a machine, such as a computer, the machine becomes an apparatus for practicing the invention. The present invention can also be embodied in the form of program code, for example, whether stored in a storage medium, loaded into and/or executed by a machine, or transmitted over some transmission medium or carrier, such as over electrical wiring or cabling, through fiber optics, or via electromagnetic radiation, wherein, when the program code is loaded into and executed by a machine, such as a computer, the machine becomes an apparatus for practicing the invention. When implemetited on a general-purpose processor, the program code segments combine with the processor to provide a unique device that operates analogously to specific logic circuits.
Unless explicitly stated otherwise, each numerical value and range should be interpreted as being approximate as if the word "about" or "approximately" preceded the value of the value or range.
t will be further understood that various changes in the details, materials, and arrangements of the parts which have been described and illustrated in order to explain the nature of this invention may be made by those skilled in the art without departing from the scope of the invention as expressed in the following claims.
The use of figure numbers and/or figure reference labels in the claims is intended to identify one or more possible embodiments of the claimed subject matter in order to facilitate the interpretation of the claims. Such use is not to be construed as necessarily limiting the scope of those claims to the embodiments shown in the corresponding figures.
Although the steps in the following method claims, if any, are recited in a particular sequence with corresponding labeling, unless the claim recitations otherwise imply a particular sequence for implementing some or all of those steps, those steps are not necessarily intended to be limited to being implemented in that particular sequence.
Claims (10)
- CLAIMS: 1. A node of a packet-based network, the node comprising: one or more receivers, each receiver adapted to receive an incoming packet-based signal from another node of the network; a clock selector adapted to receive one or more derived clock signals from one or more other nodes of the network, wherein the one or more derived clock signals are selectable for use as a reference clock signal; and one or more transmitters, each transmitter adapted to generate and transmit an outgoing packet-based signal to another node of the network based on the reference clock signal.
- 2. The node of claim 1, wherein: the node is adapted to be part of a base station of a wireless telephone system; and the base station is adapted to use the reference clock signal to generate and transmit wireless transmissions to one or more wireless units of the wireless telephone system.
- 3. The node of claim 2, wherein each derived clock signal is received from another node of the base station.
- 4. The node of claim 1, wherein the incoming and outgoing packet-based signals are Ethernet signals.
- 5. The node of claim 1, wherein each derived clock signal is a line-timed clock signal.
- 6. A method for a node of a packet-based network, the method comprising: receiving one or more incoming packet-based signals from one or more other nodes of the network; receiving one or more derived clock signals from one or more other nodes of the network, wherein the one or more derived clock signals are selectable for use as a reference clock signal; and generating and transmitting one or more outgoing packet-based signals to one or more other nodes of the network based on the reference clock signal.
- 7. The method of claim 6, wherein: the node is part of a base station of a wireless telephone system; and the base station uses the reference clock signal to generate and transmit wireless transmissions to one or more wireless units of the wireless telephone system.
- 8. The method of claim 7, wherein each derived clock signal is received from another node of the base station.
- 9. The method of claim 6, wherein the incoming and outgoing packet-based signals are Ethernet signals.
- 10. The method of claim 6, wherein each derived clock signal is a line-timed clock signal.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/115,715 US7539200B2 (en) | 2005-04-27 | 2005-04-27 | Line-timing in packet-based networks |
GB0607970A GB2427327B (en) | 2005-04-27 | 2006-04-21 | Line-timing in packet-based networks |
Publications (3)
Publication Number | Publication Date |
---|---|
GB201106984D0 GB201106984D0 (en) | 2011-06-08 |
GB2477057A true GB2477057A (en) | 2011-07-20 |
GB2477057B GB2477057B (en) | 2011-09-07 |
Family
ID=44189179
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
GB1106986A Expired - Fee Related GB2477058B (en) | 2005-04-27 | 2006-04-21 | Line-timing in packet-based networks |
GB1106984A Expired - Fee Related GB2477057B (en) | 2005-04-27 | 2006-04-21 | Line-timing in packet-based networks |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
GB1106986A Expired - Fee Related GB2477058B (en) | 2005-04-27 | 2006-04-21 | Line-timing in packet-based networks |
Country Status (1)
Country | Link |
---|---|
GB (2) | GB2477058B (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN102404102B (en) * | 2011-11-16 | 2017-07-21 | 南京中兴软件有限责任公司 | A kind of method and apparatus of synchronous ethernet |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH1155234A (en) * | 1997-07-30 | 1999-02-26 | Fujitsu Ltd | Clock frequency precision monitor circuit |
EP0991216A2 (en) * | 1998-09-29 | 2000-04-05 | Hewlett-Packard Company | Organization of time synchronization in a distributed system |
-
2006
- 2006-04-21 GB GB1106986A patent/GB2477058B/en not_active Expired - Fee Related
- 2006-04-21 GB GB1106984A patent/GB2477057B/en not_active Expired - Fee Related
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH1155234A (en) * | 1997-07-30 | 1999-02-26 | Fujitsu Ltd | Clock frequency precision monitor circuit |
EP0991216A2 (en) * | 1998-09-29 | 2000-04-05 | Hewlett-Packard Company | Organization of time synchronization in a distributed system |
Non-Patent Citations (1)
Title |
---|
IEEE Standard 1588 2002 IEEE Standard for a Precision Synchronisation Protocol for Networked Measurement and Control Systems , IEEE, 8th November 2002, see especially pages 10-25, 64-76. * |
Also Published As
Publication number | Publication date |
---|---|
GB201106986D0 (en) | 2011-06-08 |
GB201106984D0 (en) | 2011-06-08 |
GB2477058B (en) | 2011-09-07 |
GB2477058A (en) | 2011-07-20 |
GB2477057B (en) | 2011-09-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8774197B2 (en) | Line-timing in packet-based networks | |
US8446896B2 (en) | Time synchronization using packet-layer and physical-layer protocols | |
US20130039359A1 (en) | Time Synchronization Using Packet-Layer and Physical-Layer Protocols | |
US7983308B1 (en) | Method and apparatus for data frame synchronization | |
WO2009109088A1 (en) | Clock synchronous system | |
US20090257458A1 (en) | Clock synchronization system | |
US8654796B2 (en) | System for synchronizing clock | |
CN102237941A (en) | Time synchronization system and method | |
WO2010111963A1 (en) | Time synchronization device, method and system | |
US20120008954A1 (en) | Receiving unit, optical line terminal, and frequency calibration method for clock and data recovery circuit | |
US9893826B2 (en) | Method for retaining clock traceability over an asynchronous interface | |
EP1936848A1 (en) | Integrated phase lock loop and network PHY or switch | |
US8837531B2 (en) | Method and apparatus for resilient clock transfer over multiple DSL lines | |
US8275001B1 (en) | Systems and methods for synchronizing backup receivers to network clocks | |
Aweya | Implementing synchronous ethernet in telecommunication systems | |
US7424076B2 (en) | System and method for providing synchronization information to a receiver | |
US11212068B1 (en) | Carrying a timestamp in radio over ethernet | |
US9210674B2 (en) | Base station timing control using synchronous transport signals | |
GB2477057A (en) | Packet network clock distribution by line timing synchronisation with clock accuracy packets and selection amongst incoming timing signals | |
US6792101B2 (en) | Method to transport a reference clock signal | |
CN116232519A (en) | Clock synchronization method and network equipment | |
US11223437B1 (en) | Differential clock recovery using a global reference time | |
US8462907B2 (en) | Method and apparatus to reduce wander for network timing reference distribution | |
CN106712882A (en) | Estimation method for maximum time interval error of T1 data signal |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PCNP | Patent ceased through non-payment of renewal fee |
Effective date: 20160421 |