GB2377602A - Combination binary and thermometer code for a controlled impedance driver - Google Patents

Combination binary and thermometer code for a controlled impedance driver Download PDF

Info

Publication number
GB2377602A
GB2377602A GB0205678A GB0205678A GB2377602A GB 2377602 A GB2377602 A GB 2377602A GB 0205678 A GB0205678 A GB 0205678A GB 0205678 A GB0205678 A GB 0205678A GB 2377602 A GB2377602 A GB 2377602A
Authority
GB
United Kingdom
Prior art keywords
code
binary
bits
encoding
driver
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
GB0205678A
Other versions
GB0205678D0 (en
Inventor
Km Mozammel Hossain
Gary L Taylor
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
HP Inc
Original Assignee
Hewlett Packard Co
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hewlett Packard Co filed Critical Hewlett Packard Co
Publication of GB0205678D0 publication Critical patent/GB0205678D0/en
Publication of GB2377602A publication Critical patent/GB2377602A/en
Withdrawn legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M7/00Conversion of a code where information is represented by a given sequence or number of digits to a code where the same, similar or subset of information is represented by a different sequence or number of digits
    • H03M7/14Conversion to or from non-weighted codes
    • H03M7/16Conversion to or from unit-distance codes, e.g. Gray code, reflected binary code
    • H03M7/165Conversion to or from thermometric code
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M7/00Conversion of a code where information is represented by a given sequence or number of digits to a code where the same, similar or subset of information is represented by a different sequence or number of digits
    • H03M7/02Conversion to or from weighted codes, i.e. the weight given to a digit depending on the position of the digit within the block or code word
    • H03M7/04Conversion to or from weighted codes, i.e. the weight given to a digit depending on the position of the digit within the block or code word the radix thereof being two

Abstract

An encoding for a set of PVT calibration signals that ensures monotonicity from code step to code step and also allows many of the drive transistors to be sized the same. A calibration signal encoding that is a combination of binary and thermometer codes is disclosed. A thermometer code is used to set a course value for the impedance of the driver and a binary code is used to fine-tune the output impedance. A driver/termination that receives this encoding is also disclosed. The driver/termination has transistors controlled by the binary portion of the encoding that are each approximately multiples of two in width-to-length ratio of each other. The driver/termination also has transistors controlled by the thermometer portion of the encoding that are each approximately the same width-to-length ratio.

Description

<Desc/Clms Page number 1>
COMBINATION BINARY AND THERMOMETER CODE FOR A CONTROLLED IMPEDANCE DRIVER CROSS-REFERENCE TO RELATED APPLICATIONS [0001] This application is related to another application filed on or about the same day as the present application. The related application is also owned by Hewlett- Packard corporation and is titled"CONTROLLED IMPEDANCE DRIVER RECEIVING A COMBINATION BINARY AND THERMOMETER CODE"and has HP docket number 10013505-1.
FIELD OF THE INVENTION [0002] This invention relates generally to digital output drivers and termination impedances for integrated circuits. More particularly, it relates to a circuit and method for calibrating the drive or termination impedance of an integrated circuit output driver or controlled termination.
BACKGROUND OF THE INVENTION 100031 Dynamically calibrating the impedance of an output driver on an integrated circuit can have several advantages. It can reduce reflections on the output signal, reduce electromagnetic interference (EMI), reduce power dissipation, and
<Desc/Clms Page number 2>
reduce signal skew. Similar advantages can result from using dynamically calibrated drivers as termination impedances as well.
[0004] On a CMOS integrated circuit (IC), one way of controlling the impedance of an output driver is to split the pull-up transistor (typically a p-channel MOSFET (PFET) with it's source connected to the positive supply, VDD) and the pull-down transistor (typically a n-channel MOSFET (NFET) with it's source connected to the negative supply, GND) into multiple transistors. When the output driver is driving, each of these multiple transistors is then appropriately controlled to turn on, or remain off, according to a set of calibration signals such that the desired output impedance is achieved.
[0005) The set of calibration signals that control which of the multiple transistors are on are set to values that control a driver's impedance over process, voltage, and temperature (PVT). A commonly used encoding for the calibration signals is known as a binary (or binary-weighted) code.
[0006] Unfortunately, a binary code may cause a risk of a logic glitch as the code changes from one value to another. Another problem with a binary code is that the code bits are non-monotonic. Finally, a system using a binary code typically requires non-uniform sizes for the multiple transistors in the driver. This adds complexity in the design and characterization of the driver.
[0007] Accordingly, there is a need in the art for an improved system of encoding calibration a set of calibration signals such that the desired output impedance is achieved.
SUMMARY OF THE INVENTION [0008] A preferred embodiment of the invention provides an encoding for a set of PVT calibration signals that ensures monotonicity from code step to code step and
<Desc/Clms Page number 3>
also allows many of the drive transistors to be sized the same. Ensuring monotonicity helps prevent logic glitches as the calibration signals change from one value to another. Sizing many of the drive transistors the same helps simplify the tasks of design and characterization of the design. An embodiment of the invention uses a calibration signal encoding that is a combination of binary and thermometer codes. A thermometer code is used to set a course value for the impedance of the driver and a binary code is used to fine tune the output impedance.
[0009] Other aspects and advantages of the present invention will become apparent from the following detailed description, taken in conjunction with the accompanying drawings, illustrating by way of example the principles of the invention.
BRIEF DESCRIPTION OF THE DRAWINGS [0010] FIG. 1 is an illustration of a combination binary and thermometer code.
FIG. 2 is a schematic illustration of a controlled impedance driver/termination that uses a combination binary and thermometer code.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS [0012] FIG. I is an illustration of a combination binary and thermometer code.
FIG. 1 illustrates a combination binary and thermometer code with n bits of binary code and m bits of thermometer code. In a binary code each bit of the code is assigned a weight that is twice the bit of next least significance. (i. e. bit zero is assigned a weight of 1, bit one is assigned a weight of 2, bit two is assigned a weight of 4, etc. ) In a thermometer code each bit is given equal weight. (i. e. bit zero is
<Desc/Clms Page number 4>
assigned a weight of 1, bit one is assigned a weight of 1, bit two is assigned a weight
of 1, etc.) Accordingly, this combination code has m'2" unique code values.
[0013J As can be seen in FIG. 1, as the code step values increase, the binary code part of the combination code counts up in a standard binary counting fashion from all zeroes to all 1's. This is shown in FIG. 1 as code step values 0 to 2"-1. At the next
n code step, code step 2n, the binary code resets (or rolls over) to all zeroes again and the thermometer code sets a first bit. In FIG. 1, this is shown as the rightmost bit.
However, it could be any bit since each bit in a thermometer code has equal weight.
As the code step values increase, the binary code part of the combination code again counts up in a standard binary counting fashion from all zeroes to all 1's. This is shown in FIG. I as codes steps 2n to 2-2'-1. At the next code step, code step 2'2"-1, the binary code again rolls over to all zeroes. The thermometer code sets a second bit.
In FIG. I, this is shown as the next to rightmost bit. However, this could be any bit.
This pattern continues for the rest of the code steps, steps 2n to m. 2n-l, until all of the bits in both the binary and thermometer code are 1's.
[0014] In FIG. 1, code step zero is shown as corresponding to a combination code that is all zeroes and code step mol corresponds to a combination code that is all ones. This for exemplary purposes only. The reverse could have been chosen where code step mil corresponds to a combination code that is all zeroes and code step zero corresponds to a combination code that is all ones. Likewise, the number of code steps could have been chosen to start counting at I instead of zero.
In a preferred embodiment, the combination code is generated by circuitry that is designed to sense variations in transistor characteristics and produce an output encoded in the combination code that is transmitted to other circuitry. The encoded information provided by the combination code may be used by the receiving circuitry
<Desc/Clms Page number 5>
to adjust a circuit parameter. Typically, this circuit parameter will be adjusted to compensate for variations in transistor characteristics caused by PVT variations.
These types of adjustments work well with both bipolar and field-effect transistor circuits. FIG. 2 shows a circuit designed to receive the combination code that may be used either as an output driver with a controlled impedance or a controlled impedance termination (driver/termination). The circuit in FIG. 2 adjusts the width-to-length ratio of its output transistors in response to the combination code. If the information provided by the combination code to the circuit in FIG. 2 correlates to the width-to- length ratio needed to provide a particular impedance, the circuit shown in FIG. 2 can provide a controlled driving/termination impedance.
] FIG. 2 is a schematic illustration of a controlled impedance driver/termination that uses a combination binary and thermometer code. The driver/termination shown in FIG. 2 receives a combination code with three binary bits (i. e. n=3) and six thermometer code bits (i. e. m=6). Accordingly, there are 6'23=48 code steps in the code received by the driver/termination shown in FIG. 2. However, other values for m and n could be chosen depending upon a variety of design criteria such as impedance range and available area on a chip.
In FIG. 2, data input signal IN is buffered by inverters 202 and 204 to create signal IN2. IN is connected to the input of inverter 202. The output of inverter 202 is connected to the input of inverter 204. The output of inverter 204 is signal IN2. Data input is signal is also buffered'and inverted by inverters 202,206, and 208 to create signal INB. The output of inverter 202 is also connected to the input of inverter 206. The output of inverter 206 is connected to the input of inverter 208. The output of inverter 208 is signal INB.
<Desc/Clms Page number 6>
[0018] Signal IN2 is connected to one input of three input NAND gates 231,232, 233,241, 242,243, 244,245, 246 and one input of two input NAND gate 249. Signal INB is connected to one input of three input AND gates 271,272, 273,281, 282,283, 284,285, 286 and one input of two input AND gates 289. Another input of NAND gates 231-233,241-246, and 249 and AND gates 271-273,281-286, and 289 are connected to input control signal TRI.
Code bits B [0] through B [2] of the combination code are connected to the third input of NAND gates 231-233, respectively. Code bits B [0] through B [2] are
also connected to the third input of AND gates 271-273, respectively. Code bits T [0] through T [5] of the combination code are connected to the third input of NAND gates 241-246. Code bits T [0] through T [5] of the combination code are connected to the third input of AND gates 281-286.
The outputs of NAND gates 231-233, 241-246, and 249 are connected to the gates ofp-channel field effect transistors (PFETs) 211-213, 221-226, and 229, respectively. The outputs of AND gates 271-273, 281-286, and 289 are connected to the gates of n-channel field effect transistors (NFETs) 251-253,261-266, and 269, respectively. The drains of PFETs 211-213,221-226, and 229 and the drains of NFETs 251-253,261-266, and 269 are connected to output terminal PAD. The sources of PFETs 211-213, 221-226, and 229 are connected to a positive supply voltage DVDD. The sources of NFETs) 251-253,261-266, and 269 are connected to a negative supply voltage, DGND.
[0021] In a preferred embodiment, PFETs 241-246 all have approximately the same width-to-length ratio. Therefore PFETs 241-246 all have approximately the same conductance (and resistance) when on. Likewise, NFETs 261-266 all have
<Desc/Clms Page number 7>
approximately the same width-to-length ratio. Therefore NFETs 261-266 all have approximately the same conductance (and resistance) when on.
PFETs 213,212, 211 each have approximately ! 4, , and 1/8, respectively, the width-to-length ratio as PFETs 221-226. Accordingly, PFETs 211-213 each have a conductance that is approximately a multiple of 2 of each other and and PFETs 221-
226 and therefore a resistance that is a multiple of l/2 of each other and PFETs 221- 226. NFETs 253, 252, 251 each have approximately dz,'/4, and 1/8, respectively, the width-to-length ratio as NFETs 261-266. Accordingly, NFETs 251-253 each have a conductance that is approximately a multiple of 2 of each other and NFETs 261-266 and therefore a resistance that is a multiple of of each other and NFETs 261-266.
] PFET 229 determines the maximum pull-up resistance of the driver/termination. Since it is not controlled by the combination code, PFET 229 is switched on and off independent of the value on the combination code. Likewise, NFET 269 determines the maximum pull-down resistance of the driver/termination.
Since it is not controlled by the combination code, NFET 269 is switched on and off independent of the value on the combination code. In one embodiment, PFET 229 has a width-to-length ration that is approximately the same as the width-to-length ratios of PFETs 221-226 and NFET 269 has a width-to-length ration that is approximately the same as the width-to-length ratios of NFETs 261-266.
The driver/termination's output impedance is variable since the total width of on FETs is selectable by control signals B [0 : 2], T [0 : 5] that carry the combination code. Each time a control signal is activated (which, in this case, is going high) additional FET width is added to conducting a supply voltage to the output terminal, PAD. Likewise, each time a control signal is deactivated (which, in this case, is going low) FET width is subtracted from conducting a supply voltage to the output terminal.
<Desc/Clms Page number 8>
[0025] The driver/termination shown in FIG. 2 receives a combination binaryweighted and thermometer weighted code to control the total width of FETs that are turned on. By using the combination code, the thermometer code part of the combination code sets a rough impedance value for driver/termination and the binary part of the code fine-tunes the impedance to provide precision.
[0026] Although a specific embodiment of the invention has been described and illustrated, the invention is not to be limited to the specific forms or arrangements of parts so described and illustrated. The invention is limited only by the claims.

Claims (13)

CLAIMS What is claimed is :
1. A code for transferring information, comprising: a first set of bits, said first set of bits comprised of at least two bits, and said first set of bits having binary weighting; a second set of bits, said second set of bits comprised of at least two bits, and said second set of bits each having equal weighting.
2. The code of claim 1, wherein as said code counts said first set of bits counts in a binary code fashion.
3. The code of claim 2, wherein as said code counts said second set of bits counts in a thermometer code fashion.
4. The code of claim 1 wherein said information correlates to PVT compensation information.
5. The code of claim 3 wherein said information correlates to PVT compensation information.
6. A method of transferring information, comprising: transferring a course adjustment value using a thermometer code; and, transferring a fine adjustment value using a binary code.
<Desc/Clms Page number 10>
7. The method of claim 6 wherein said course adjustment value and said fine adjustment value are concatenated and transferred at the same time.
8. The method of claim 6 wherein said information correlates to PVT compensation information.
9. The method of claim 8 further comprising: determining said course adjustment value in said thermometer code; and, determining said fine adjustment value in a binary code.
10. The method of claim 9 wherein said course adjustment value corresponds to a course circuit adjustment parameter and said fine adjustment value corresponds to a fine circuit adjustment parameter.
11. A PVT adjustment encoding, comprising: a first encoding portion comprised of a thermometer code; and, a second encoding portion comprised of a binary code.
12. The PVT adjustment encoding of claim 11 wherein said first encoding portion is a course adjustment and said second encoding portion is a fine adjustment.
13. The PVT adjustment encoding of claim 11 wherein said second encoding portion is a course adjustment and said first encoding portion is a fine adjustment.
GB0205678A 2001-03-20 2002-03-11 Combination binary and thermometer code for a controlled impedance driver Withdrawn GB2377602A (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US81356501A 2001-03-20 2001-03-20

Publications (2)

Publication Number Publication Date
GB0205678D0 GB0205678D0 (en) 2002-04-24
GB2377602A true GB2377602A (en) 2003-01-15

Family

ID=25212750

Family Applications (1)

Application Number Title Priority Date Filing Date
GB0205678A Withdrawn GB2377602A (en) 2001-03-20 2002-03-11 Combination binary and thermometer code for a controlled impedance driver

Country Status (1)

Country Link
GB (1) GB2377602A (en)

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2038145A (en) * 1978-12-06 1980-07-16 Boeing Co Error control in asynchronous communications
GB2159645A (en) * 1984-05-30 1985-12-04 Victor Company Of Japan Digital signal decoding system
GB2229066A (en) * 1987-04-16 1990-09-12 Man Design Co Data transmission method
US5406285A (en) * 1993-02-26 1995-04-11 Brooktree Corporation Digital-to-analog converter
US5640162A (en) * 1994-10-04 1997-06-17 Brooktree Corporation Digital-to-analog converter with binary coded inputs to produce a plurality of outputs in the form of thermometer code

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2038145A (en) * 1978-12-06 1980-07-16 Boeing Co Error control in asynchronous communications
GB2159645A (en) * 1984-05-30 1985-12-04 Victor Company Of Japan Digital signal decoding system
GB2229066A (en) * 1987-04-16 1990-09-12 Man Design Co Data transmission method
US5406285A (en) * 1993-02-26 1995-04-11 Brooktree Corporation Digital-to-analog converter
US5640162A (en) * 1994-10-04 1997-06-17 Brooktree Corporation Digital-to-analog converter with binary coded inputs to produce a plurality of outputs in the form of thermometer code

Also Published As

Publication number Publication date
GB0205678D0 (en) 2002-04-24

Similar Documents

Publication Publication Date Title
US6118310A (en) Digitally controlled output driver and method for impedance matching
US6064224A (en) Calibration sharing for CMOS output driver
JP5053656B2 (en) Data output drive circuit for semiconductor memory device
US7863927B2 (en) Semiconductor device
US6593795B2 (en) Level adjustment circuit and data output circuit thereof
US6456124B1 (en) Method and apparatus for controlling impedance of an off-chip driver circuit
US7595645B2 (en) Calibration circuit and semiconductor device incorporating the same
US6509757B1 (en) Binary weighted thermometer code for PVT controlled output drivers
US7154309B1 (en) Dual-mode output driver configured for outputting a signal according to either a selected high voltage/low speed mode or a low voltage/high speed mode
US6194924B1 (en) Multi-function controlled impedance output driver
US7208973B2 (en) On die termination circuit
US7400272B2 (en) Hybrid binary/thermometer code for controlled-voltage integrated circuit output drivers
US7573289B2 (en) Impedance matching circuit and semiconductor memory device with the same
US8471590B2 (en) Calibrating resistance for integrated circuit
US6184703B1 (en) Method and circuit for reducing output ground and power bounce noise
JPH11177380A (en) Impedance control circuit
JP2002152032A (en) Output circuit and semiconductor integrated circuit
US20020135406A1 (en) Controlled impedance driver receiving a combination binary and thermometer code
US7642807B2 (en) Multiple-mode compensated buffer circuit
US6268750B1 (en) Flattened resistance response for an electrical output driver
US20060279340A1 (en) Semiconductor integrated circuit device
GB2377602A (en) Combination binary and thermometer code for a controlled impedance driver
US6873196B2 (en) Slew rate control of output drivers using FETs with different threshold voltages
US6313678B1 (en) Single-pin externally controlled edge rate controller circuit
GB2404799A (en) An IC output driver with selectable logic format and adjustable output capacitance for impedance matching or EMI reduction

Legal Events

Date Code Title Description
WAP Application withdrawn, taken to be withdrawn or refused ** after publication under section 16(1)