GB2368251A - Selecting different communication speeds on a data signal line - Google Patents

Selecting different communication speeds on a data signal line Download PDF

Info

Publication number
GB2368251A
GB2368251A GB0200969A GB0200969A GB2368251A GB 2368251 A GB2368251 A GB 2368251A GB 0200969 A GB0200969 A GB 0200969A GB 0200969 A GB0200969 A GB 0200969A GB 2368251 A GB2368251 A GB 2368251A
Authority
GB
United Kingdom
Prior art keywords
speed
data
communications
state
line
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB0200969A
Other versions
GB2368251A9 (en
GB2368251B (en
GB0200969D0 (en
Inventor
John R Marum
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Arris Technology Inc
Original Assignee
Tut Systems Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US08/845,560 external-priority patent/US5930312A/en
Application filed by Tut Systems Inc filed Critical Tut Systems Inc
Publication of GB0200969D0 publication Critical patent/GB0200969D0/en
Publication of GB2368251A publication Critical patent/GB2368251A/en
Publication of GB2368251A9 publication Critical patent/GB2368251A9/en
Application granted granted Critical
Publication of GB2368251B publication Critical patent/GB2368251B/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L5/00Arrangements affording multiple use of the transmission path
    • H04L5/14Two-way operation using the same type of signal, i.e. duplex
    • H04L5/1438Negotiation of transmission parameters prior to communication
    • H04L5/1446Negotiation of transmission parameters prior to communication of transmission speed
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L1/00Arrangements for detecting or preventing errors in the information received
    • H04L1/0001Systems modifying transmission characteristics according to link quality, e.g. power backoff
    • H04L1/0002Systems modifying transmission characteristics according to link quality, e.g. power backoff by adapting the transmission rate
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L5/00Arrangements affording multiple use of the transmission path
    • H04L5/14Two-way operation using the same type of signal, i.e. duplex

Landscapes

  • Engineering & Computer Science (AREA)
  • Signal Processing (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Quality & Reliability (AREA)
  • Communication Control (AREA)

Abstract

An apparatus and method for automatically selecting different data rates for communicating data over a high bit rate, digital signal line (HDSL) line such as a dry pair line. In one embodiment master/slave interface circuits at opposite ends of a line attempt to establish communications at a higher frequency (state HSLC). If this fails, communications are attempted at a lower frequency (state LS). If communications are successful at the higher frequency and communications continue for a predetermined period of time (VAL 30) at the higher frequency (state HSHC) and then communications fail, an attempt is made to reestablish communications at the higher frequency (state HSLC). An algorithm is set forth for enabling selecting among a plurality of different speeds, depending on a measured characteristic of the signal line, such as SNR. See also GB2339659.

Description

APPARATUS AND METHOD FOR SELECTING DIFFERENT COMMUNICATION SPEEDS ON A DATA SIGNAL LINE BACKGROUND OF INVENTION 1. Field of invention The invention relates to the field of communicating digital data signals over lines such as twisted pair lines.
2. Prior art There is an enormous installed base in the United States and elsewhere of twisted pair lines and similar lines. For the most part, these lines were installed to carry voice communications confined to lower frequencies. The recent need for additional bandwidth, for example to connect home and businesses to the Internet, has presented both opportunity and challenges to better utilize this installed base for higher speed communications.
Integrated circuits are available which provide duplex communications with echo canceling capability and adaptive equalization. These circuits are designed to operate at a selected speed which is selected based on a criteria such as the length of a line and the gauge of wire in the line. For instance, for a twisted pair line of 19. 0k feet (5.7912km) with #24AWG wire, a data rate of 528kbps may be selected.
On the other hand, if a distance is increased for the same wire to 20k feet (6.0960km), the data rate may be reduced to 400kbps.
Selection of data rates based on line length and other physical characteristics does not necessarily optimize the bandwidth of the line since there are numerous other variables which affect the frequency response of the line such as the condition of the line, its environment, interference, etc.
As will be seen, the present invention adds another layer of adaptation to more fully realize the bandwidth capabilities on a digital data line particularly a dedicated line.
SUMMARY OF THE INVENTION According to the present invention there is provided a method for communicating data over a line comprising the steps of: initiating the communications of the data at a first speed corresponding to a first frequency; determining if the data IS successfully communicated at the first speed; communicating the data at a second speed corresponding to a second frequency lower than the first frequency if it is determined that the data is not
successfully communicated at the first speed and that the data has not been successfully communicated for a predetermined period of time at the first speed ; establishing communications of the data at the first speed if it is determined that the date is successfully communicated at the first speed ; and attempting to reestablish communications of the data at the first speed if it is determined that communications are lost and the data has been successfully communicated for the predetermined period of time at the first speed.
Also according to the present invention there is provided a method for communicating data over a line comprising the steps of : initiating the communication of data at a relatively lower speed corresponding to a relatively lower frequency; measuring at least one characteristic of the line affecting the line's data communications characteristics; using the results from the measuring step to select a relatively higher speed corresponding to a relatively higher frequency, attempting to communicate the data at the relatively higher speed ; storing a valve representative of the relatively higher speed; if communication is not successful at the relatively higher speed, selecting another speed lower than the relatively higher speed and higher than the relatively lower speed; if communication is successful at the relatively higher speed, communicating the data at the relatively higher speed; attempting to reestablish communications of the data at the relatively higher speed where data has been successfully communicated by the preceding step and then communication is lost.
BRIEF DESCRIPTION OF THE DRAWINGS Figure 1 is a block diagram illustrating the apparatus of the present invention.
Figure 2 is a block diagram illustrating one embodiment of the controller of the present invention.
Figure 3 is a block diagram of oscillators and their connection as used in one embodiment of the present invention.
Figure 4 is a state diagram associated with the first state machine of the controller of Figure 2, illustrating the states used to implement one method of the present invention.
Figure 5 is a state diagram associated with a second state machine of the controller of Figure 2, used on start-up or on reactivation at a different data speed.
Figure 6 is a state diagram illustrating another method of the present t t : l Linvention which may be implemented by the first state machine of Figure 2.
DETAILED DESCRIPTION OF THE PRESENT INVENTION A method and apparatus for communicating data over a high bit rate, visitai subscriber line (HDSL) is described. In the following description numerous specific details are set forth, such as specific data rates and components. It will be apparent to one skilled in the art that the present invention may he practiced without these details. In other instances. well-known circuits and other design details are not set forth in order not to obscure the present Invention, In the present invention timing signals from oscillators are used to control the communications of data over the digital subscriber line (DSL). The frequency
-) t, I I JILIStFalt, d. i) elo% ,, ot a signal from an oscillator is, for the embodiments illustrated below. higher than c the rate (speed) at which data is transmitted or received. For clarity below, "frequency"is used to refer to the oscillator output whereas "speed" or "rate" are used to refer to the data transfer rate. For the embodiments below, the oscillator
frequencies arc ! 6 or 32 tunes higher man the corresponding data speed. u--I I Apparatus of Figure I Referring now to Figure 1, an apparatus ('sometimes bciow referred to as a "unit") in accordance with the present invention is ihustraied connected to a DSL 16 The line 16 may be a dedicated twisted pa ; ;'. HDSL interconnecting a home, business, or the like with a central office, Internet service provider (ISP) or the like Such lines arc dedicated to digital data (no voice) and consequently, the entire bandwidth of the line may be used for digital communications. These hnes are sometimes referred to as"dry pairs". The unit of Figure 1 is typically used at each end of the line, that is one at a home or business and one at the central office or ISP One such unit is designated as the master, for the embodiment described below the master is located at the home or business. The other unit is designated as the slave and for the embodiment discussed below, this unit is located at the central office or ISP. At one end of the line such as at the home or business, the unit of Figure I mav interconnect with a local area network such as a 10Base-T network.
At the other end of the line the apparatus may be coupled to a wide area network or local area network.
The DSL 16 is coupled through a balun 15 and transformer 14 to a hybrid network 13. The network 13 is an ordinary network that converts the duplex communications on the line 16 into receive and transmit signals on separate lines.
The balun 15 and transformer 14 may be ordinary well-known components. For instance, baluns are described in U. S. Patents 4,717, 896 and 4, 800,344.
The hybrid network 13 communicates with line interface circuitry which in one embodiment comprises an analog interface, integrated circuit 12 and a digital signal processor (DSP) 11, also an integrated circuit. These integrated circuits, by way of example, may comprise the MDSL Data Pump Chip Set manufactured by Level One (part numbers SK70720/SK70721).
The analog interface circuit 12 includes transmitter line drivers, filters, encoders, automatic gain control circuitry, analog-to-digital conversion and, as will be seen in conjunction with Figure 2, provides a voltage controlled oscillator output used in a receive mode. (In some cases the hybrid network may be incorporated into the interface circuitry. ) Such analog circuits are commonly used on HDSLs The DSP includes the processing required for the digital-to-analog conversion, echo-canceling, and adaptive equalization. An activation state machine in the DSP operates in conjunction with a state machine of the controller of Figure 2 as will be discussed in conjunction with Figure 5. The DSP circuit implements a training mode allowing, for instance, coefficients to be established in the DSPs of the master and slave units. The DSP provides numerous signals to its respective controller 10 including signals indicating when a data signal is valid. These signals, by way of example, are used by the state machines to indicate"link bad"or that data is being successfully communicated over the DSL. Other signals communicated between the controller and DSP are shown in Figure 2.
The bridge/router 18 may be a commercially available unit such as a Sourcecom G3 router. The output of the controller is connected to the WAN terminal of this router. The bridge/router of Figure 1 is shown providing a 10Base-T signal. The unit of Figure 1 as will be discussed includes an embedded asynchronous channel.
Controller of Figure 2 In Figure 2 the controller 10 of Figure I is shown in block diagram form.
In one embodiment the controller is realized as a gate array (specifically a Xilinx FPGA).
The controller implements the logic needed to create transmit frame pulses
and separate the incoming/outgoing data streams into overhead bits, cyclic I C) redundancy checking (CRC) and the embedded asynchronous communications channel.
The incoming data on tine HO is framed hy the remote end's transmit framing pulses received on line 112 from the DSP 11 and which is coupled to the receive frame counter 104. This framing is automatically detected by the DSP I ! and coupled to the controller in the form of the receive frame pulse (RFP) and a receive frame and stuff indicator (RFST). The RFP indicates the last bit in the
frame which for one embodiment is bit 4702 since the stuff bits are not injected.
The RFSP input IS used to trigger a RS nip-flop (not shown) which turns on and off the receive clock through the clock control 102.
The clock control receives a bit clock signal from the DSP 11. (The clocking will be discussed in more detail in conjunction with Figure 3). This control over the RX clock at the output of the clock control 102 prevents the bndgelrouter 18 oi Figure 1 of being clocked when the framing bits are beins sent. Additionally, two other inputs to the clock control 102 from another section of the controller 10 (not shown) allow stopping and starting of the receive clock within the clock control 102 when the data bits are being used for the embedded asynchronous mode. The incoming data of the clock signal arc passed through a
data defector which look for data patterns other than flags from the interface circuit having the pattern (OH 11 110). A non-flag pattern, through the flag detector 106, will trigger a receive LED on the display for 6 or 12 milliseconds depending on whether the data rate is either 768kbps or 348kbps.
The outgoing (TX) data on line 11 1 also requires a frame pulse supplied by the controller. The 16 bit counter 103 counts off the data since the last reset and
supplies an output frame pulse on line 113 for every 4702 bits. This counter is also used to mark the end of 14 framing bits, the end of a CRC sequence and every 32nd and 64th bit of the frame which are used for the embedded asynchronous channel The clock control 102 is stopped by a framing pulse from the counter 103, and restarts the TX clock after the framing bits and the CRC bits have passed. Flag detector 105 monitors the data for non-flag bytes and lights a transmit LED for 6 or 12 milliseconds depending on the data rate.
The universal asynchronous receiver/transmitter (UART) 101 supplies/reccives the control signal for the embedded asynchronous mode. The UART 101 extracts every 32nd or 64th bit of the incoming data stream (depending on line speed) and searches for Os. An 8-bit counter is used to extract the appropriate bits and pass back a start and stop receive clock pulse to the clock control 102. This prevents the bridge/router 18 from clocking in bits dedicated to the asynchronous channel. An 8-bit shift register shifts in these asynchronous bits until the ninth bit becomes a 0. This corresponds to the start bit in the asynchronous stream. With the ninth bit 0, the lower 8 bits of data are latched into a another shift register and the first register presets to all Is. The second level shift register shifts out the byte at for instance, 2400 baud using a baud rate generator based on a 384kHz bit clock from the interface circuit.
The UART 101 captures asynchronous data from the bridge/router 18 at for instance, the rate of 2400 baud and injects it into the DSL data stream at every 32nd and 64th bit, depending on the line speed. An edge detector looks for a high to low transition on the incoming asynchronous data. A falling edge resets a counter to time the incoming bit cells. This counter continues to run and resets itself after I- bit cell time or whenever it detects another falling edge. When the first bit (start bit) reaches the ninth bit of the shift register, the 8 data bits are latched into another shift register and the first register is preset with Is. The second shift register is clocked on the reserved bits in the DSL data stream so that a start bit is sent followed by 8 data bits.
State Machine of Figure 4 The controller 10 of Figure I contains the state machine 107. The state machine controls the clock dividers shown in Figure 3 which will be discussed later. In one embodiment the state machine changes the clocking signal to the interface circuit to support data speeds of 768kbps or 348kbps by implementing the state diagram of Figure 4. The frequencies corresponding to these data rates are coupled to the terminals of the interface circuit which normally receive a single frequency input.
Upon reset, state 40 of Figure 4 is entered, this state is referred to as the high-speed low-confidence (HSLC) state. In this state reactivation begins at the higher speed of 768kbps. As will be discussed later in conjunction with the Figure 5, activation is attempted including training to initiate communications at this higher data rate.
With the embodiment under discussion, if communication remains valid at the higher data speed for 30 seconds (link is good) then there is a transition from state 40 to state 41. This is indicated by "VAL 30". State 41 is the high-speed
high-confidence (HSHC) state In this state communications continues at the high Is state communications co speed of 768kbps. If the link becomes bad (transmissions fail) there is a transition to state 40 and in state 40 there is an attempt to reestablish communications at the higher rate of768kbps. On initial reset or on return to state 40 from state 41 if successful communications cannot be obtained in state 40, there is a transition from state 40 to state 42. In state 42 communications are attempted at a lower speed, specifically 384kbps. Presumably, if transmissions fall at the high speed they will be successful at the lower speed. Successful communications continue to he attempted in state 42. If there are no communications for a period of 15 seconds, in one embodiment, there is a return to state 40. On reset, communications arc then attempted at the higher frequency.
With the algorithm implemented by the state machine of Figure 4, once successful communications are achieved at me signer speed for a predetermined period of time and are then lost, there is an attempt to reestablish communications at the higher speed On the other hand, if communications initially fail at the-higher
speed or cannot be reestablished at the higher speed after the return from the high confidence high speed state, then communications are attempted at the low speed In some cases a temporary condition may prevent communication at the
higher speed. Assuming that communication is established at the lower rate, the ica [ion is esta i state machine may cause these communications to continue indefinitely at the lower speed if there is no idle time. In another embodiment, a transition occurs from the lower speed (state of 42) to state 40 periodically to determine if communications arc
again possible at the higher speed. This period may, for instance, be one houa.
Z7-t7l State Diagram of Figure 6 Figure 6 shows another state machine that may be implemented as the rate adaptation state machine 107 of Figure 2. This state machine provides for more than two data speeds and may be used where switching occurs between two or more frequencies.
Communications are first attempted (state 60) at the lowest speed. If the link is bad as indicated by path 69 or no activation occurs, as indicated by path 70, the state machine remains in state 60. Upon activation, there is a transition to state 61 where data is exchanged or is transmitted from one interface unit at one end of the line, to the other interface circuit at the other end of the line. For instance, the signal-to-noise ratio is measured by both units and the measurement at the slave unit is transmitted to the master unit. At the master unit the lower of the ratios (worse case transmission characteristics) is used to select from a look-up table, the highest speed which is likely to provide successful communications at that signalto-noise ratio. This is indicated by state 62 as select new speed (NS).
Next as indicated by state 63 reactivation is attempted at the new speed. If activation is unsuccessful at the new speed, there is a transition to state 75. In state 75 the speed attempted at state 63 is recorded and if there is still a signal being received there is a transition to state 62 where a new speed is selected which is lower than the speed previously recorded in state 75. There is then an attempt to reactivate at the second new speed in state 63.
At any time that reactivation is successful in state 63 there is a transition to state 64 and communication continues in this state. Again the speed is recorded. If communications become unsuccessful as indicated by"link bad"there is a transition to state 65 and reactivation is attempted at the speed previously recorded in state 64. If communications are successful there is a transition to state 64. If communications are unsuccessful, there may be a transition to state 62 as indicated by the dotted line 68. In state 62 a new speed is selected, lower than the speed previously used and reactivation is again attempted in state 63.
As mentioned, in connection with the state diagram of Figure 4, a temporary anomaly on the line may force communications at a low speed and then communication may continue at this low speed for an extended period of time. To prevent this from happening, periodically (e. g. , once per hour) there may be a transition from state 65 to state 61 as indicated by the line 67, allowing for the signal-to-noise ratios to again be determined and a new frequency selected. Thus, if a temporary anomaly is cleared presumably a higher speed will be selected.
State Diagram of Figure 5 The states of the start-up state machine 108 of Figure 2 are shown in Figure 5. One of two state diagrams are implemented depending on whether the controller is a master unit or slave unit; both state diagrams are shown in Figure 5. The selection of master or slave in one embodiment is made by manually selectable switches 109 which provide inputs to the controller to select a slave mode or master mode. Another input which is used and which may be manually or electrically selectable is shown as"low"in Figure 2 which forces the controller to operate at for instance, its lowest speed This may be used where it is desirable to have the best possible link for error-free transmission, for example when billing data is transmitted over the link.
The master/slave state machine of Figure 5 operates in conjunction with a
state machine in the DSP 1 1 of Figure 1. The latter state machine controls, for instance, the training used to establish the coefficients and other parameters needed upon activation.
Referring now to Figure 5, the slave state machine begins in state 5 1 where bursts of signals are periodically transmitted onto the line In one embodiment,
these bursts arc 384 milliseconds in length and are repeated every 3 seconds. In practice, these bursts arc sent from a central office or ISP When the unit at the other end of the line (home, business, etc.) wishes to communicate it enters state 50. After receiving the burst there is a transition from state 50 to state 52. This transition triggers me DSP m me master unit to begin activation. In one embodiment, because, of the specific DSP used, there is a 2. 6 second wait in state 52 After this wait the master DSP provides signals to the slave DSP causing both to enter a training state. After the 2. 6 second wait of state 52, the master enters the training state 54 In the slave unit, after each burst, state 53'. s entered. In state 53 there is a 3 second wait, and if no signals are received in that 3 seconds, there is a
return to state 5 1 where another burst is transmitted. On the other hand, if a slave unit receives signals from the master unit after the 2. 6 second wait of state 52, it enters the training state 55.
In the training states, there is an examination of received data, transmission in two levels, then four level line codes occur, searching for framing bits occur, etc. If successful communication is achieved between the interface circuits, a signal is sent to the controller in the master and slave units and there is a transition in the master unit from state 54 to state 56. Similarly, there is a transition in the slave unit from state 55 to state 57. In states 56 and 57 data transfer occurs.
If communication is unsuccessful before reaching states 56 and 57, there is a return from state 54 to state 50 in the master unit and from state 55 to state 51 in the slave unit. At any time during the communication of data, when the link is broken or when data ceases to be transmitted, there is a return to state 50 from state 56 in the master unit, and a return to state 51 from state 57 in the slave unit.
The start-up state diagram of Figure 5 sequences each time there is a change in data speeds. Thus, referring back to the state diagram of Figure 4, the various states of Figure 5 occur each time there is a transition from state 40 to state 42, or from state 41 to state 40.
Generation of Clock Signals For the embodiment illustrated in Figure 1, particularly where the Level One Chipset are used for the interface circuit, two oscillators are used. Referring to Figure 3, one oscillator is a fixed oscillator 120 mounted on the printed circuit board which includes the other components shown in Figure 1 and the second a VCO controlled oscillator 125 which is part of the controller 10. The fixed oscillator 120 which is a crystal controlled oscillator, provides an output frequency 16 times higher than the highest data rate required or 16 x 768kHz for the embodiment described above. The oscillator 125 has a nominal frequency 32 times higher than 768kHz. The output of the fixed oscillator 120 is coupled to a-2 circuit 121. Similarly, the output of the oscillator 125 is coupled to a-2 circuit 122. These +2 circuits, the clock control 128 and as mentioned the oscillator 125 are part of the controller 10 of Figure 1 as indicated by the dotted line 130. An electronically implemented double pole, double throw switch 127 in the controller is controlled by the clock control 128 (as indicated by line 131). This allows either the fixed frequency from oscillator 120 or one-half this frequency to be coupled to the DSP 11. Similarly, the output of the oscillator 125 or one-half this output frequency, is connected to the analog interface circuit 12. The clock control 128 selects between the oscillators'outputs or one-half the output frequency. The clock control 128 receives signals from the state machine of Figure 4 which determine whether communications will occur at 384kbps or 768kbps.
The DSP 11 provides the bit clock to the controller as shown in Figures 2 and 3 and additionally other timing signals are provided including timing signals to the bridge/router 18. With the Level One Chipset, when the analog interface 12 of Figure 3 is receiving a signal from the other end of the line, this circuit provides a phase lock loop control signal on line 126 to the oscillator 125.
While in Figure 3 only-"2 circuits are shown, the controller can be implemented with additional circuits (e. g.,-3, 4,5) to provide a plurality of different output frequencies under control of a switch to implement the multiple frequencies as discussed in conjunction with Figure 6.
Thus. an apparatus and method for selecting different data rates for communicating data over a line has been described.

Claims (3)

  1. CLAIMS 1. A method for communicating data over a line comprising the steps of: initiating the communications of the data at a first speed corresponding to a first frequency; determining if the data is successfully communicated at the first speed; communicating the data at a second speed corresponding to a second frequency lower than the first frequency if it is determined that the data is not
    successfully communicated at the first speed and that the data has not been successfully communicated for a predetermined period of time at the first speed; establishing communications of the data at the first speed if it is determined that the date is successfully communicated at the first speed; and attempting to reestablish communications of the data at the first speed if it is determined that communications are lost and the data has been successfully communicated for the predetermined period of time at the first speed.
  2. 2. The apparatus defined by claim 1 wherein the first speed is approximately 768kbps and the second speed is approximately 384kbps.
  3. 3. A method for communicating data over a line, comprising the steps of: initiating the communication of data at a relatively lower speed corresponding to a relatively lower frequency; measuring at least one characteristic of the line affecting the line's data communications characteristics; using results from the measuring step to select a relatively higher speed corresponding to a relatively higher frequency; attempting to communicate the data at the relatively higher speed; storing a value representative of the relatively higher speed; if communication is not successful at the relatively higher speed, selecting another speed lower than the relatively higher speed and higher than the relatively lower speed; if communication is successful at the relatively higher speed, communicating data at the relatively higher speed; and attempting to re-establish communications of data at the relatively higher speed if it is determined that the communications are lost and the data has been successfully communicated for a predetermined period of time at the relatively higher speed.
    3. A method for communicating data over a line comprising the steps of: initiating the communication of data at a relatively lower speed corresponding to a relatively lower frequency; measuring at least one characteristic of the line affecting the line's data communications characteristics; using the results from the measuring step to select a relatively higher speed corresponding to a relatively higher frequency; attempting to communicate the data at the relatively higher speed; storing a valve representative of the relatively higher speed; if communication is not successful at the relatively higher speed, selecting another speed lower than the relatively higher speed and higher than the relatively lower speed ; if communication is successful at the relatively higher speed, communicating the data at the relatively higher speed; attempting to reestablish communications of the data at the relatively higher speed where data has been successfully communicated by the preceding step and then communication is lost. Amendments to the claims have been filed as follows 1. A method for communicating data over a line comprising the steps of: initiating communications of data at a first speed corresponding to a first frequency; determining if the data is successfully communicated at the first speed; establishing communications of the data at a second speed corresponding to a second frequency lower than the first frequency if it is determined that data is not successfully communicated at the first speed; communicating the data at the first speed if it is determined that data is
    successfully communicated at the first speed ; and attempting to re-establish communications of the data at the first speed if it is determined that the communications are lost and the data has been successfully communicated for a predetermined period of time at the first speed.
    2. The apparatus defined by claim 1 wherein the first speed is approximately 768kbps and the second speed is approximately 384kbps.
GB0200969A 1997-04-24 1998-03-11 Apparatus and method for selecting different communication speeds on a data signal line Expired - Fee Related GB2368251B (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/845,560 US5930312A (en) 1997-04-24 1997-04-24 Apparatus and method for selecting different communication speeds on a data signal line
GB9925084A GB2339659B (en) 1997-04-24 1998-03-11 Apparatus and method for selecting different communication speeds on a data signal line

Publications (4)

Publication Number Publication Date
GB0200969D0 GB0200969D0 (en) 2002-03-06
GB2368251A true GB2368251A (en) 2002-04-24
GB2368251A9 GB2368251A9 (en) 2002-05-02
GB2368251B GB2368251B (en) 2002-07-03

Family

ID=26316020

Family Applications (1)

Application Number Title Priority Date Filing Date
GB0200969A Expired - Fee Related GB2368251B (en) 1997-04-24 1998-03-11 Apparatus and method for selecting different communication speeds on a data signal line

Country Status (1)

Country Link
GB (1) GB2368251B (en)

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4270205A (en) * 1979-02-27 1981-05-26 Phillips Petroleum Company Serial line communication system
US5524122A (en) * 1993-09-13 1996-06-04 U.S. Philips Corporation System and method for adapting the transmission rate to the line quality and modem suitable for such a system

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4270205A (en) * 1979-02-27 1981-05-26 Phillips Petroleum Company Serial line communication system
US5524122A (en) * 1993-09-13 1996-06-04 U.S. Philips Corporation System and method for adapting the transmission rate to the line quality and modem suitable for such a system

Also Published As

Publication number Publication date
GB2368251A9 (en) 2002-05-02
GB2368251B (en) 2002-07-03
GB0200969D0 (en) 2002-03-06

Similar Documents

Publication Publication Date Title
US6553062B1 (en) Apparatus and method for selecting communication speeds on data signal line
US20210242961A1 (en) Impulse noise management
US7177910B1 (en) System and method for communicating in a point-to-multipoint DSL network
US6678721B1 (en) System and method for establishing a point-to-multipoint DSL network
US7254116B2 (en) Method and apparatus for transceiver noise reduction in a frame-based communications network
AU704793B2 (en) Information network access apparatus and methods for communicating information packets via telephone lines
JP3441080B2 (en) Method and apparatus for reducing signal processing requirements for transmitting packet-based data by a modem
AU752738B2 (en) Communications methods and apparatus
US6404773B1 (en) Carrying speech-band signals over a power line communications system
US6097732A (en) Apparatus and method for controlling transmission parameters of selected home network stations transmitting on a telephone medium
US6094441A (en) Apparatus and method for controlling transmission parameters of home network stations transmitting on a telephone line medium
KR101028687B1 (en) Voice communications system
US11038607B2 (en) Method and system for bi-directional communication
US7142501B1 (en) Method and apparatus for eliminating near-end crosstalk in a digital subscriber line system
IL131970A (en) Method and arrangements for fast transition from a low power state to a full power state in a communication system
JPS6113849A (en) Digital link unit
US6111860A (en) Communication interface system for half duplex digital radios
US5123009A (en) Method and apparatus for disabling an echo canceller
GB2368251A (en) Selecting different communication speeds on a data signal line
KR20040071055A (en) Method for establishing a data transmission connection between xDSL transceivers
US6330235B1 (en) Method and apparatus providing data communication over an existing telephone network without interfering with normal telephony functions
AU2002305831B2 (en) Variable state length initialization
JP2001127828A (en) Adsl modem
JPS6059841A (en) Variable communication speed terminal equipment
Fukuda et al. A line terminating LSI using echo cancelling method for ISDN subscriber loop transition

Legal Events

Date Code Title Description
PCNP Patent ceased through non-payment of renewal fee

Effective date: 20070311