GB2295513A - AM demodulator for I/Q receivers - Google Patents

AM demodulator for I/Q receivers Download PDF

Info

Publication number
GB2295513A
GB2295513A GB9423520A GB9423520A GB2295513A GB 2295513 A GB2295513 A GB 2295513A GB 9423520 A GB9423520 A GB 9423520A GB 9423520 A GB9423520 A GB 9423520A GB 2295513 A GB2295513 A GB 2295513A
Authority
GB
United Kingdom
Prior art keywords
receiver
operable
output
amplitude
computing circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB9423520A
Other versions
GB2295513B (en
GB9423520D0 (en
Inventor
Edward Charles Forster
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to GB9423520A priority Critical patent/GB2295513B/en
Publication of GB9423520D0 publication Critical patent/GB9423520D0/en
Publication of GB2295513A publication Critical patent/GB2295513A/en
Application granted granted Critical
Publication of GB2295513B publication Critical patent/GB2295513B/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D1/00Demodulation of amplitude-modulated oscillations
    • H03D1/22Homodyne or synchrodyne circuits
    • H03D1/2245Homodyne or synchrodyne circuits using two quadrature channels

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Superheterodyne Receivers (AREA)

Abstract

I and Q outputs of a conventional I/Q receiver are full wave rectified and applied to a computing device which has an output equal to the square root of the sum of the squares of its two inputs. When the receiver input signal is an amplitude modulated carrier and the receiver local oscillator is close to the frequency of the incoming carrier then an output proportional to the amplitude of the modulation will be generated. The computing device may be an analogue circuit (fig. 2, not shown) or a digital computer. The receiver operates asynchronously due to the slight difference between received carrier and local oscillator frequencies. <IMAGE>

Description

AM Demodulator for l/Q Receivers Radio receivers for amplitude modulated signals generally use the superheterodyne principle before applying a fixed intermediate frequency signal to a rectifier circuit. The trend now is to use, where possible, the zero intermediate frequency or direct conversion principle. These are usually described as l/Q receivers. I/Q techniques are also used in receivers designed to receive digitally encoded transmissions but amplitude detection may also be required to control the gain of amplifier stages within the receiver in a feedback loop.
Accurate amplitude sensing requires a different approach in l/Q receivers.
One approach is to use synchronous demodulation with a phase locked local oscillator.
This invention relates to a simple method of asynchronously demodulating am signals in an l/Q type of receiver thus eliminating the complexity of phase locked synchronous receivers. This produces the direct conversion equivalent of the superheterodyne receiver with diode detector when used for the reception of am sound broadcasts for example.
Compared with superheterodyne receivers, direct conversion receivers offer the advantages of greatly reduced susceptibility to spurious reception on unwanted channels, easier bandwidth control using active or passive audio filters so eliminating IF wound transformers and/or expensive ceramic ladder filters conventionally employed. The number of oscillators is also reduced to one.
Such an architecture lends itself very well to large scale integrated circuits for single chip am receiver applications, According to the invention the I and 0 outputs of a conventional l/Q receiver are full wave rectified and applied to a computing device which has an output equal to the square root of the sum of the squares of its two inputs.
When the receiver input signal is an amplitude modulated carrier and the receiver local oscillator is within a certain proximity to the frequency of the incoming carrier then an output proportional to the amplitude of the modulation will be generated.
Figure 1. shows one embodiment of the invention. An am modulated signal is applied to the input, S1, of a splitter, SP. The two equal outputs of SP are applied to the mixers M1 and M2. Oscillator, OS, generates a signal whose frequency is close to that of the incoming signal. One output of the oscillator, OS, drives the mixer M1 whilst the other output is phase shifted 90 degrees by PS and applied to mixer M2. S2 and S3 represent the outputs of mixers M1 and M2 respectively. The signal at S2 represents the I output and that at S3 the Q output as is well known. I refers to in-phase and Q to phase quadrature being the vector components of the carrier down converted to near zero frequency.
Bandpass filters and gain controlled amplifiers are normally present in paths S2 and S3 but are not shown for simplicity nor does their inclusion or absence materially alter the functioning of the invention, The l/Q signals at S2 and S3 are rectified by full wave rectifiers R1 and R2 respectively. The outputs of the rectifiers a and b, at S4 and S5 are of equal magnitude and applied to the computing circuit AC. The computation of AC is such that S6 provides a signal corresponding to the square root of the sum of the squares of a and b.
Figure 2. shows an analogue embodiment of the computing device AC. C1 and C3 are voltage to current converters. C2 is a current to voltage converter. C1 and C2 derive their inputs from paths S4 and S5 and produce output currents Ii and 13 directly proportional to their input voltages at S4 and S5. Output current, 12, from the transistor array, Q1-Q7, produces a proportional output voltage from C2 at S6. Overall, the voltage at S6 is proportional to the amplitude of the input carrier signal at S1 of figure 1.
The transistor array, Q1-7, is one of a number of well known methods of making this computation. See, for example, Analogue IC Design: the Current Mode Approach, IEE, 1990, ch.2, B.Gilbert.
In practice dc coupled amplifiers may not be feasible in the l/Q paths and some allowance has to be made for the zero response at down conversion to frequencies below the low frequency cut off, say fc Hz, of ac coupled amplifiers. This corresponds to a need to maintain a working local oscillator frequency, incoming carrier frequency difference greater than +/-fc Hz. The upper limit on the allowable frequency error is determined by the bandwidth of the signal and the bandwidth of the filters in the receiver. Thus tuning of the receiver is generally necessarily asynchronous but otherwise duplicates conventional diode detection receiver operation. No whistles are produced when tuning in and the audio remains intelligible throughout.
The analogue signal processing can alternatively be carried out by digital computing methods to produce an equivalent result.

Claims (11)

Claims
1. An l/Q receiver having firstly an in-phase output and secondly a quadrature output both full wave rectified and applied to a computing circuit which generates an output proportional to the square root of the sum of the squares of the two inputs thereof.
2. An l/Q receiver as claimed in claim 1 operable to receive a signal carrier wherein the receiver local oscillator frequency is close to the input carrier frequency and the computed output is proportional to the input carrier amplitude.
3. An I1Q receiver as claimed in claim 1 wherein the computing circuit includes a seven transistor array such that the inputs and outputs thereof are relative currents.
4. An I1Q receiver as claimed in claim 1 wherein the computing circuit is an analogue circuit.
5. An l/Q receiver as claimed in claim 1 wherein the computing circuit is mainly substituted by a digital computer performing the same computation.
6. An l/Q receiver as claimed in claim 1 operable to demodulate amplitude modulated input signals.
7. An l/Q receiver as claimed in claim 1 operable to detect input signal amplitude.
8. An l/Q receiver as claimed in claim 1 operable in an automatic gain control system.
9. An l/Q receiver as claimed in claim 1 wherein the I and Q outputs are AC coupled.
10. An l/Q receiver as claimed in claim 1 operable to receive and demodulate AM sound broadcast signals.
11. An l/Q receiver substantially as herein described with reference to figures 1 and 2.
GB9423520A 1994-11-22 1994-11-22 AM demodulator for I/Q receivers Expired - Fee Related GB2295513B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
GB9423520A GB2295513B (en) 1994-11-22 1994-11-22 AM demodulator for I/Q receivers

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
GB9423520A GB2295513B (en) 1994-11-22 1994-11-22 AM demodulator for I/Q receivers

Publications (3)

Publication Number Publication Date
GB9423520D0 GB9423520D0 (en) 1995-01-11
GB2295513A true GB2295513A (en) 1996-05-29
GB2295513B GB2295513B (en) 1998-07-08

Family

ID=10764763

Family Applications (1)

Application Number Title Priority Date Filing Date
GB9423520A Expired - Fee Related GB2295513B (en) 1994-11-22 1994-11-22 AM demodulator for I/Q receivers

Country Status (1)

Country Link
GB (1) GB2295513B (en)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6633550B1 (en) 1997-02-20 2003-10-14 Telefonaktiebolaget Lm Ericsson (Publ) Radio transceiver on a chip

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2063020A (en) * 1979-06-29 1981-05-28 Plessey Co Ltd Transceivers
GB2105130A (en) * 1981-08-31 1983-03-16 Leonard R Kahn Synchronous AM envelope detector
EP0099703A2 (en) * 1982-07-14 1984-02-01 Fujitsu Limited An envelope detector
GB2220315A (en) * 1988-07-01 1990-01-04 Philips Electronic Associated Signal amplitude-determining apparatus

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2063020A (en) * 1979-06-29 1981-05-28 Plessey Co Ltd Transceivers
GB2105130A (en) * 1981-08-31 1983-03-16 Leonard R Kahn Synchronous AM envelope detector
EP0099703A2 (en) * 1982-07-14 1984-02-01 Fujitsu Limited An envelope detector
GB2220315A (en) * 1988-07-01 1990-01-04 Philips Electronic Associated Signal amplitude-determining apparatus

Also Published As

Publication number Publication date
GB2295513B (en) 1998-07-08
GB9423520D0 (en) 1995-01-11

Similar Documents

Publication Publication Date Title
US4464770A (en) Synchronous radio or television receiver with analog high frequency section followed by digital low frequency section
US4731796A (en) Multi-mode radio transceiver
FI87711B (en) ADJUSTMENT OF FISHING EQUIPMENT AND FACILITIES IN TVAOVAEGSMOTTAGARE
US4944025A (en) Direct conversion FM receiver with offset
US5719527A (en) Method and apparatus for amplifying, modulating and demodulating
US6370372B1 (en) Subharmonic mixer circuit and method
US6317589B1 (en) Radio receiver and method of operation
US6385442B1 (en) Multiphase receiver and oscillator
EP0180339A2 (en) A multi-mode radio transceiver
US4631499A (en) Phase-locked loop for a directly mixing synchronous AM-receiver
US4811425A (en) Apparatus for reducing the effects of local oscillator leakage in mixers employed in zero IF receivers
US5548244A (en) Method and apparatus for eliminating DC offset for digital I/Q demodulators
US4599743A (en) Baseband demodulator for FM and/or AM signals
JPH09224059A (en) Direct conversion fsk receiver
US4677690A (en) Baseband demodulator for FM and/or AM signals
JPH01135223A (en) Differential frequency detector
US3873931A (en) FM demodulator circuits
US7227912B2 (en) Receiver with mirror frequency suppression
US5870669A (en) Radio receiver
GB2295513A (en) AM demodulator for I/Q receivers
US5134721A (en) Noise eliminating device for angle-modulated wave
US4215316A (en) AM stereo signal demodulation circuit
JPH1155142A (en) Digital satellite broadcasting receiver
US5072140A (en) Automatic gain control for interferometers and phase sensitive detectors
JPH0590841A (en) Modulator

Legal Events

Date Code Title Description
746 Register noted 'licences of right' (sect. 46/1977)

Effective date: 20011010

PCNP Patent ceased through non-payment of renewal fee

Effective date: 20051122