GB2245105A - Testing arrangement for an electrical assembly - Google Patents
Testing arrangement for an electrical assembly Download PDFInfo
- Publication number
- GB2245105A GB2245105A GB9106479A GB9106479A GB2245105A GB 2245105 A GB2245105 A GB 2245105A GB 9106479 A GB9106479 A GB 9106479A GB 9106479 A GB9106479 A GB 9106479A GB 2245105 A GB2245105 A GB 2245105A
- Authority
- GB
- United Kingdom
- Prior art keywords
- shift register
- circuit
- register means
- electrical assembly
- circuits
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/3185—Reconfiguring for testing, e.g. LSSD, partitioning
- G01R31/318533—Reconfiguring for testing, e.g. LSSD, partitioning using scanning techniques, e.g. LSSD, Boundary Scan, JTAG
- G01R31/318536—Scan chain arrangements, e.g. connections, test bus, analog signals
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/3167—Testing of combined analog and digital circuits
Abstract
An electrical assembly 1 including a digital logic circuit 10, an analogue processing circuit 11 and an analogue power circuit 12 is connected to test equipment 2. Test data from the equipment 2 is supplied to the circuits 10 to 12 via a shift register 20 divided into three serial portions 21, 22 and 23. One portion 21 is connected between the digital circuit 10 and the processing circuit 11, another portion 22 is connected betwen the processing circuit 11 and the power circuit 12, the final portion 23 being connected at the output of the power circuit 12. The portions 21 and 22 can isolate the circuits from each other and supply test data to the circuit under test. The test data output from the circuit is clocked along the register 20 to its output. <IMAGE>
Description
1 ELECTRICAL ASSEMBLIES This invention relates to electrical assemblies.
Many electrical assemblies include several electrical circuits of different kinds formed on a single integrated circuit or printed circuit board. The assemblies may, for example, include a mixture of analogue and digital circuits, or different types of analogue circuit such as signal processing circuits and power circuits. These mixed technology assemblies present various difficulties in design and testing. Circuits employing different technologies are preferably designed independently by engineers specializing in the particular technology. This can, however, lead to problems in ensuring that the circuits function together in the desired manner. To reduce this risk, an engineer working in one technology often has to monitor the work of an engineer working in a different technology to ensure compatibility but with a consequent increase in development time and costs. Testing completed assemblies also causes difficulties. Commonly, different test equipment is needed to test the different circuits and it is also often necessary to isolate the different circuits from one another to ensure that the testing is not influenced by the other circuits and that the testing of one circuit does not damage the other circuits.
5- j It is an object of the present invention to provide an electrical assembly which can be used to alleviate these difficulties.
According to one aspect of the present invention there is provided an electrical assembly including first and second electrical circuits interconnected with one another by a plurality of respective connections to individual cells of shift register means, means for addressing the shift register means to cause the shif t register to shift and to direct the flow of data within the shift register, and means to isolate the first circuit from the second circuit at the shift register means such that data can be supplied to only one of the circuits.
The shift register means may be selectively operable to supply data to either the first circuit or the second circuit. At least one of the cells of the shift register means is preferably arranged to effect a voltage shift to signals supplied between the first and second circuits via the shift register. The assembly may include a third electrical circuit, the shift register means having two portions a first of which interconnects the first and second circuits and the second of which interconnects the second and third circuits. The first portion of the shift register means may be operable to supply data to either the f irst or second circuit and the second portion of the shift register means be operable to supply data to the third circuit. The three circuits may comprise a digital logic circuit, an analogue processing circuit and an analogue power circuit. The shift register means may have a third portion connected at the output of the third circuit. The three portions of the shift register means may be connected together serially. Data output from the electrical circuits is preferably supplied to the shift register means and is clocked along the shift register means. The shift register-means may include three portions branched together at a gate, each portion of the shift register means being connected to a respective circuit. The shift register means may include a plurality of groups of portions branched together. The electrical circuits and shift register means may be formed on a single integrated circuit substrate.
Several different electrical assemblies, in accordance with the present invention, will now be described, by way of example, with reference to the following drawings, in which:
Figures 1 are schematic views of four to 4 different assemblies.
With reference to Figure 1, there is shown an electrical assembly 1 connected witli test equipment 2.
The electrical assembly 1 comprises a digital logic circuit 10 which is connected to an analogue signal processing circuit 11 which is in turn connected to an analogue power circuit 12. The assembly 1 also includes a shift register 20 which is divided into three serially connected nodes or portions 21, 22 and 23. The first portion 21 is shown as having eleven cells 24, although any number could be employed according to the nature of the circuits to which it is connected. This portion 21 of the shift register 20 is connected between the digital logic circuit 10 and the analogue signal processing circuit 11, eleven different, parallel interconnections being made between the two circuits via respective ones of the cells 24. The cells 24 are arranged to provide a voltage level shifting facility so that signals output from one of the circuits 10 or 11 at its operating voltage are changed (either increased or decreased) to the operating voltage of the other circuit. In normal operation of the assembly 1, signals pass freely between the two circuits 10 and 11 via the first portion 21 of the shift register. The first portion 21 of the shift register 20 has its input lines 25 connected to the test equipment 2 by which test data and shift register control signals (clock, up/down, enable and reset) can be supplied.
1 to the shift register, in the manner described later.
The second portion 22 of the shift register 20 is shown having eight individual cells 26 and is connected between the processing circuit 11 and the analogue power circuit 12. Eight different, parallel interconnections are made between the two circuits 11 and 12 via respective ones of the cells 26. The cells 26 adjust the voltage level between input and output signals in the same way as in the first portion 21 and, in normal operation, allow for free flow of signals between the two circuits 11 and 12. The input of the second portion 22 receives the output of the first portion, whereas the output of the second portion is connected to the input of the third portion 23.
The third portion 23 of the shift register 20 is shown having twelve cells 27 which are each connected via respective individual connections to the power circuit 12 only.
In normal operation, as explained above, the first two portions 21 and 22 of the shift register enable communication between the digital circuit 10 and the signal processing circuit 11, and between the signal processing circuit 11 and the power circuit 12 whilst providing voltage level shifting functions. The third portion 23 of the shift register 20 serves no function during normal operation.
When it is desired to test either one of the circuits 10, 11 or 12, the test equipment 2 provides signals on line 25 to isolate that circuit from the other circuits. For example, if testing of the signal processing circuit 11 was to be carried out, the signals from the test equipment 2 would isolate the signal processing circuit from both the logic circuit 10 and the power circuit 12 by preventing passage of signals through the cells 24 of the first portion 21 and through the cells 26 of the second portion 22. Test data, in the form of a pattern of ones and zeros is then supplied by the equipment 2 and shifted along the shift register 20, through the first portion 21 and into the first part of the second portion 22. The test equipment 2 thereby directs the flow of data within the shift register. The test data is output from the respective cells 26 in the first part of the second portion 22 to the circuit 11. The response that this test data produces is output from the circuit 11 into the second part of the second portion 22 where it is clocked further along the shift register 20 into the third portion 23. The response data is output from the third portion 23 to the test equipment by a data line 28.
11 If it were, instead, necessary to test the digital logic circuit 10, the test data andits response would be supplied to and from the logic circuit via the first portion 21 of the shift register. Testing of the power circuit 12 is achieved via the third portion 23 of the shift register 20 whilst the second portion 22 isolates the power circuit from the processing circuit 11.
In this way, different circuits within an assembly can be readily isolated without the need to make mechanical disconnection. Access to different points of the assembly can be made via a single connection point thereby facilitating automated testing. Because the number of connection points to the assembly for testing is reduced compared with assemblies requiripg individual connection to different parts of each circuit, this may enable the overall size of the assembly to be reduced. Where the assembly is formed on a single integrated circuit substrate, a reduction in size can considerably reduce the cost of manufacture of the assembly. It is also possible, using the present invention, to test each circuit in the assembly at the same time, without the need to make extgrnal reconnection, thereby reducing test time and hence cost of manufacture. The need for the individual circuits within the assembly to be able to interface with the shift register imposes a discipline on the designers of each circuit which ensures that the different circuits will function correctly with each other. This enables the different designers to work independently and can lead to a reduction in development time.
An alternative assembly is shown in Figure 2, which also includes a digital logic circuit 101, an analogue signal processing unit ill, an analogue power circuit 121 and a shift register 201. The shift register 201 differs from the serial register 20 of Figure 1 in that it has a branched configuration, in which the three portions 211 to 231 are connected at a common junction 30. The junction 30 takes the form of a gating element which provides means for directing the flow of data output from portion 211 to the desired portion 221 or 231. The gating element 30 can be controlled either by an external control line 31 or by a code embodied in a leader to the message signals which is decoded by a decoder 32. More particularly, the inputs to portions 221 and 231 are both connected to the output of the first portion 211. This arrangement also differs from that of Figure 1 in that the third portion 231 serves the function of interconnecting the digital logic circuit 101 with the analogue power circuit 121. The cells 271 of the third portion 231 normally allow free passage of signals between the two circuits 101 and 121 (with voltage level shifting if need be) but, when testing is desired, the cells are switched to isolate the two circuits.
The invention can be applied to assemblies having any number of different circuits and the output from one portion could be branched into three or more different portions by using a similar external control or a decoder. In Figure 3, there is shown an assembly having five different circuits 41 to 45. The shift register 50, in this assembly, comprises seven portions 51 to 57 in three groups of portions 51 to 53, 53 to 55 and 55 to 57 which are branched with one another. Gating elements (not shown) are included at each branch point. These gating elements can be controlled by separate, respective external control lines. Alternatively, the gating elements could be controlled by respective decoders, the codes for successive portions being concatenated together. It would be possible instead to use a single decoder that controls all the different gating elements. The portion 51 of the shift register 50 interconnects circuits 41 and 42 and serves to test circuit 42; portion 52 interconnects circuits 41 and 45 and serves to test circuit 41; portion 53 interconnects circuits 42 and 45 and serves to test circuit 45; portion 54 interconnects circuits 42 and 43 and serves to test circuit 43; portion 55 interconnects circuit 43 and 45; portion 56 interconnects circuits 43 and 44 and serves to test circuit 44;.and portion 57 interconnects circuits 44 and 45. It can be seen, therefore, that two of the portions of the shift register 50, namely portions 55 and 57 do not serve any test function, that is, they do not supply test data to or from either of the circuits to which they are connected, although they would be switched during testing so that their respective cells isolate the circuit under test.
Where additional test connections are required, it would be possible to employ the connections made at the portions 55 and 57. For example, shift register portion 55 could provide additional test connections to circuit 43, whereas portion 57 could provide additional test connections to circuit 44.
The assembly may be formed on a single integrated circuit substrate with the shift register being formed by integration on the substrate. Alternatively, some or all the circuits of the assembly may be formed on different substrates or chips which may be mounted together on a printed circuit board. An example of such an arrangement is shown in Figure 4 in which two circuits formed on separate chips 61 and 62 are mounted, such as by soldering, on a printed circuit board 60. The shift register 63 is integrated on one of the circuit chips 61 with each cell 64 being connected between various parts of the chip 61 and a respective one of the output pads 65. The output pads 65 are each connected via respective lines 66 to individual pads 67 on the other chip 62. The shift ^1 register 63 is used to isolate the two chips when one is being tested and enables both chips'to be tested at a single connection point.
Claims (17)
- An electrical assembly including first and second electrical circuits interconnected with one another by a plurality of respective connections to individual cells of shift register means, means for addressing the shift register means to cause the shift register means to shift and to direct the flow of data within the shift register means, and means to isolate the first circuit from the second circuit at the shift register means such that data can be supplied to only one of the circuits.
- An electrical assembly to Claim 1, wherein the shift register means is selectively operable to supply data to either the first circuit or the second circuit.
- An electrical assembly according to Claim 1 or 2, wherein at least one of the cells of the shift register means is arranged to effect a voltage shift to signals supplied between the first and second circuits via the shift register means.
- -1 - 13 An electrical assembly according to any one of th preceding claims, including'a third electrical circuit, and wherein the shift register means has two portions a first of which interconnects the first and second circuits and the second of which interconnects the second and third circuits.
- 5.An electrical assembly according to Claim 4, wherein the first portion of the shift register means is operable to supply data to either the first or second circuit and the second portion of the shift register means is operable to supply data to the third circuit.
- An electrical assembly according to Claim 4 or 5, wherein the three circuits comprise a digital logic circuit, an analogue processing circuit and an analogue power circuit.
- An electrical assembly according to any one of Claims 4 to 5, wherein the shift register means has a third portion connected at the output of the third circuit.
- - 14 An electrical assembly according to Claim 7, wherein the three portions 6f the shift register means are connected together serially.
- An electrical assembly according to any one of the preceding claims, wherein data output from the electrical circuits is supplied to the shift register means and is clocked along the shift register means.
- 10.
- 11.
- 12.An electrical assembly according to any one of Claims 1 to 7, wherein the shift register means includes three portions branched together at a gate, and wherein each portion of the shift register means is connected to a respective circuit.An electrical assembly according to Claim 10, wherein the shift register means includes a plurality of groups of portions branched together.An electrical assembly according to any one of the preceding claims, wherein the electrical circuits and shift register means are formed on a single integrated circuit substrate.- 15
- 13.An electrical assembly substantially as hereinbefore described withreference to Figure 1 of the accompanying drawings.
- 14.An electrical assembly substantially as hereinbefore described with reference to Figure 2 of the accompanying drawings.
- 15.An electrical assembly substantially as hereinbefore described with reference to Figure 3 of the accompanying drawings.
- 16.An electrical assembly substantially as hereinbefore described with reference to Figure 4 of the accompanying drawings.
- 17.Any novel feature or combination of features as hereinbefore described.Published 1991 at The Patent Office, Concept House. Cardiff Road, Newport, Gwent NP9 I RH. Further copies may be obtained from Sales Branch. Unit 6, Nine Mile Point. Cwrafelinfach, Cross Keys, Newport. NP I 7HZ. Printed by Multiplex techniques ltd, St Mary Cray, Kent.
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB909008544A GB9008544D0 (en) | 1990-04-17 | 1990-04-17 | Electrical assemblies |
Publications (3)
Publication Number | Publication Date |
---|---|
GB9106479D0 GB9106479D0 (en) | 1991-05-15 |
GB2245105A true GB2245105A (en) | 1991-12-18 |
GB2245105B GB2245105B (en) | 1994-01-05 |
Family
ID=10674486
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
GB909008544A Pending GB9008544D0 (en) | 1990-04-17 | 1990-04-17 | Electrical assemblies |
GB9106479A Expired - Fee Related GB2245105B (en) | 1990-04-17 | 1991-03-27 | Electrical assemblies |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
GB909008544A Pending GB9008544D0 (en) | 1990-04-17 | 1990-04-17 | Electrical assemblies |
Country Status (6)
Country | Link |
---|---|
US (1) | US5134638A (en) |
EP (1) | EP0453106B1 (en) |
JP (2) | JPH0792229A (en) |
AT (1) | ATE139355T1 (en) |
DE (1) | DE69120142T2 (en) |
GB (2) | GB9008544D0 (en) |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5761214A (en) * | 1992-10-16 | 1998-06-02 | International Business Machines Corporation | Method for testing integrated circuit devices |
US5477545A (en) * | 1993-02-09 | 1995-12-19 | Lsi Logic Corporation | Method and apparatus for testing of core-cell based integrated circuits |
US5951703A (en) * | 1993-06-28 | 1999-09-14 | Tandem Computers Incorporated | System and method for performing improved pseudo-random testing of systems having multi driver buses |
US5600257A (en) * | 1995-08-09 | 1997-02-04 | International Business Machines Corporation | Semiconductor wafer test and burn-in |
US5644609A (en) * | 1996-07-31 | 1997-07-01 | Hewlett-Packard Company | Apparatus and method for reading and writing remote registers on an integrated circuit chip using a minimum of interconnects |
DE19744818B4 (en) * | 1997-04-11 | 2006-06-01 | National Semiconductor Corp.(N.D.Ges.D.Staates Delaware), Santa Clara | Signal testing apparatus for large circuits - has cell chain operating in normal mode to supply analog- digital signal to digital circuit and digital-analog signal to analog circuit and in test mode analog circuit is decoupled from digital circuit |
US5793778A (en) * | 1997-04-11 | 1998-08-11 | National Semiconductor Corporation | Method and apparatus for testing analog and digital circuitry within a larger circuit |
JP4067578B2 (en) * | 1998-04-23 | 2008-03-26 | コーニンクレッカ、フィリップス、エレクトロニクス、エヌ、ヴィ | Testable IC with analog and digital circuits |
WO2017164872A1 (en) * | 2016-03-24 | 2017-09-28 | Intel Corporation | System-on-chip devices and methods for testing system-on-chip devices |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB2175097A (en) * | 1985-05-02 | 1986-11-19 | Int Computers Ltd | Testing digital integrated circuits |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE1524231A1 (en) * | 1966-03-17 | 1970-04-30 | Telefunken Patent | Calculating machine with a delay circulating memory |
US3849634A (en) * | 1969-06-21 | 1974-11-19 | Olivetti & Co Spa | Electronic computer |
DE2131272B1 (en) * | 1971-06-24 | 1972-05-25 | Kienzle Apparate Gmbh | Device on electronic taximeters |
US3973108A (en) * | 1974-01-21 | 1976-08-03 | Coulter Electronics, Inc. | Pulse storing and retrieval circuit |
US3974457A (en) * | 1975-09-19 | 1976-08-10 | The United States Of America As Represented By The Secretary Of The Navy | Time and frequency control unit |
US4377757A (en) * | 1980-02-11 | 1983-03-22 | Siemens Aktiengesellschaft | Logic module for integrated digital circuits |
US4433426A (en) * | 1980-06-16 | 1984-02-21 | Veb Kombinat Polygraph "Werner Lamberz" | Control system for printing machines |
US4639557A (en) * | 1985-09-27 | 1987-01-27 | Communications Technology Corporation | Remote testing system for electrical circuits |
FR2595474B1 (en) * | 1986-03-04 | 1988-06-24 | Texas Instruments France | DEVICE FOR MONITORING AND VERIFYING THE OPERATION OF BLOCKS INTERNAL TO AN INTEGRATED CIRCUIT |
JPH06105285B2 (en) * | 1986-08-22 | 1994-12-21 | 三菱電機株式会社 | Semiconductor integrated circuit device |
GB2200465B (en) * | 1987-01-16 | 1991-10-02 | Teradyne Inc | Automatic test equipment |
US4829236A (en) * | 1987-10-30 | 1989-05-09 | Teradyne, Inc. | Digital-to-analog calibration system |
JP2594130B2 (en) * | 1988-09-02 | 1997-03-26 | 三菱電機株式会社 | Semiconductor circuit |
-
1990
- 1990-04-17 GB GB909008544A patent/GB9008544D0/en active Pending
-
1991
- 1991-03-26 DE DE69120142T patent/DE69120142T2/en not_active Expired - Fee Related
- 1991-03-26 EP EP91302622A patent/EP0453106B1/en not_active Expired - Lifetime
- 1991-03-26 AT AT91302622T patent/ATE139355T1/en not_active IP Right Cessation
- 1991-03-27 GB GB9106479A patent/GB2245105B/en not_active Expired - Fee Related
- 1991-04-01 US US07/678,458 patent/US5134638A/en not_active Expired - Lifetime
- 1991-04-12 JP JP3106446A patent/JPH0792229A/en active Pending
-
2000
- 2000-11-15 JP JP2000008146U patent/JP2001000042U/en active Pending
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB2175097A (en) * | 1985-05-02 | 1986-11-19 | Int Computers Ltd | Testing digital integrated circuits |
Also Published As
Publication number | Publication date |
---|---|
JP2001000042U (en) | 2001-12-07 |
ATE139355T1 (en) | 1996-06-15 |
GB9106479D0 (en) | 1991-05-15 |
DE69120142T2 (en) | 1996-10-10 |
GB9008544D0 (en) | 1990-06-13 |
US5134638A (en) | 1992-07-28 |
JPH0792229A (en) | 1995-04-07 |
DE69120142D1 (en) | 1996-07-18 |
GB2245105B (en) | 1994-01-05 |
EP0453106A1 (en) | 1991-10-23 |
EP0453106B1 (en) | 1996-06-12 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6885219B2 (en) | Programmable driver for an I/O pin of an integrated circuit | |
US5303181A (en) | Programmable chip enable logic function | |
US4870300A (en) | Standard cell system large scale integrated circuit with heavy load lines passing through the cells | |
US6222382B1 (en) | Redundancy circuitry for programmable logic devices with interleaved input circuits | |
US7071733B2 (en) | Cross-bar matrix for connecting digital resources to I/O pins of an integrated circuit | |
US4621201A (en) | Integrated circuit redundancy and method for achieving high-yield production | |
US5506851A (en) | Analog-digital mixed master including therein a test circuit | |
CA2038162A1 (en) | Programmable connector | |
US5717329A (en) | Analog autonomous test bus framework for testing integrated circuits on a printed circuit board | |
GB1604945A (en) | Logic circuits | |
US4270169A (en) | Array processor | |
US5134638A (en) | Shift register connection between electrical circuits | |
US5083181A (en) | Semiconductor integrated circuit device and wiring method thereof | |
US6009259A (en) | Emulation System | |
US6202183B1 (en) | Analog test access port and method therefor | |
US5790383A (en) | Printed circuit board | |
US5034634A (en) | Multiple level programmable logic integrated circuit | |
JPH0517580B2 (en) | ||
GB2121997A (en) | Testing modular data processing systems | |
US4682058A (en) | Three-state logic circuit for wire-ORing to a data bus | |
US5331681A (en) | Function adjustable signal processing device | |
JP2937619B2 (en) | Semiconductor integrated circuit device | |
US20050206536A1 (en) | Cross-bar matrix with LCD functionality | |
JPH07506712A (en) | Complementary macrocell feedback circuit | |
US6225821B1 (en) | Package migration for related programmable logic devices |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PCNP | Patent ceased through non-payment of renewal fee |
Effective date: 20020327 |