GB2219694A - Segmented backplane for multiple microprocessing modules - Google Patents

Segmented backplane for multiple microprocessing modules Download PDF

Info

Publication number
GB2219694A
GB2219694A GB8909268A GB8909268A GB2219694A GB 2219694 A GB2219694 A GB 2219694A GB 8909268 A GB8909268 A GB 8909268A GB 8909268 A GB8909268 A GB 8909268A GB 2219694 A GB2219694 A GB 2219694A
Authority
GB
United Kingdom
Prior art keywords
bus
backplane
segment
segments
modules
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
GB8909268A
Other versions
GB8909268D0 (en
Inventor
Juan A Monico
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NETWAY TECHNOLOGY Ltd
Original Assignee
NETWAY TECHNOLOGY Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NETWAY TECHNOLOGY Ltd filed Critical NETWAY TECHNOLOGY Ltd
Publication of GB8909268D0 publication Critical patent/GB8909268D0/en
Publication of GB2219694A publication Critical patent/GB2219694A/en
Withdrawn legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K7/00Constructional details common to different types of electric apparatus
    • H05K7/14Mounting supporting structure in casing or on frame or rack
    • H05K7/1438Back panels or connecting means therefor; Terminals; Coding means to avoid wrong insertion
    • H05K7/1439Back panel mother boards
    • H05K7/1441Back panel mother boards with a segmented structure

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Multi Processors (AREA)

Abstract

Microprocessor module boards are connected to a segmented backplane comprising a plurality of backplane segments. Each backplane segment (1) includes connectors (5) for attachment of the microprocessing modules, and a bus segment (2). When the backplane segments (1) are connected together, the bus segments (2) form a continuous bus. The microprocessing modules carry out their intra-module communication entirely within their own backplane segment without communication through the bus. However, all inter-module communication is carried out through the bus. <IMAGE>

Description

SEGMENTED BACKPLANE FOR MULTIPLE MICROPROCESSING MODULES This invention relates to a segmented backplane for multiple microprocessing modules.
BACKBROUND OF THE INVENTION Many bus schemes have been developed to enable multiple microprocessors to communicate with each other with and also with shared memory and peripherals Typically, these processors communicate over a single bus. Various popular bus architectures have reached some level of industry popularity, including the Multibus and VMe-bus The multiple processors, as well as a variety of peripherals, shared memory and transmission nodes for local area networks are all connected to the same bus.
What that means, however, is that only one processor can communicate with shared memory or peripherals on any given bus cycle. When a processor asks for permission to transmit onto the bus, first it must wait until the bus is free, and after that, while it is using the bus, all other processors must wait their turns. Obviously such a prior art system requires a "traffic cop", known as a bus arbitrator, to be sure that only one processor at a time uses the bus. Otherwise, total confusion would reign. In other words, if a first processor is talking to shared memory, no other'processor may talk either to shared memory or to other peripherals or to another processor while the bus is being used by the first processor. Obviously, therefore, as is well known, the bus creates a bottleneck in the overall data processing speed of a multi-processor system.
BRIEF DESCRIPTION OF THE INVENTION Contrary to bus architectures of the prior art, the segmented backplane for multi-microprocessing modules of this invention uses a unique, two-bus architecture. Each processor has its own module and its own private bus communication structure for communicating with memory, local area networks, or peripherals connected on the common backplane segment with the processor. None of this communication needs to go through the inter-processor communication bus, as will be explained. The only time a processor needs to use the common, segmented bus is to communicate with other processors on different modules.
Obviously, since most of the communication with memory and peripherals is within the same backplane segment, not requiring the inter-module communication bus, this frees up the intermodule bus to permit more rapid inter-processor communication.
Briefly, the segmented backplane for multiple microprocessing modules of the invention uses a segmented bus structure to connect the multiple microprocessing modules.
Each module has a bus segment capable of being joined to other segments of other modules to form a continuous bus. The modules are termed "backplane segments" because together, they form a continuous backplane having a common bus.
Each backplane segment includes connectors for connecting microprocessing modules to the segment. These connectors are different from the bus connectors which are adapted to connect the bus segments on the backplane segments together to form the inter-module bus of the segmented backplane.
The unique aspect of the invention is that each of the microprocessing modules can carry out their intra-module communication entirely within their own backplane segment without communicating through the inter-module bus. Only the intermodule communication, i.e., communication between different processors on different bus segments, is carried out through the bus comprising the connected bus segments. This greatly speeds up inter-processor communication.
Preferably the connectors on each backpiane segment are standard PC connectors, for example, those used in the IBM PC and compatibles. Other standard bus configurations may be used for some or all of the segments. The provision of standard connectors makes it possible to use standard PC cards for each processor, including memory cards, local area network (LAN) cards, hard disk cards, graphics adaptor cards, and special peripheral communication cards, such as those used to communicate with printers or CD ROMS.
BRIEF DESCRIPTION OF THE DRAWINGS The operation of the segmented backplane for multiple microprocessing modules of the invention will be better understood from the more detailed description which follows, making reference to the drawings in which FIGURE 1 is a perspective view of a single backplane segment of the invention and FIGURE 2 is a plan view of two backplane segments connected together, showing the connection between the bus segments.
DESCRIPTION OF THE PREFERRED EMBODIMENT Referring to FIGURE 1, a backplane segment 1 for a microprocessing module is shown. The backplane segment 1 includes a bus segment 2 having a female connector 3 and a male connector 4. Obviously, many different forms of connectors may be use without departing from the scope of the invention. The illustrated backplane segment shows 12 pins, one for each line of the bus. However, the number of bus lines employed is totally up to the user depending upon the particular bus architecture desired. Segmented bus 2 is used only for communication between processors, thus possibly requiring fewer bus lines than might be required had the bus been used for other types of communication, such as between processors and peripherals.
The backplane segment shown in FIGURE 1 has multiple connectors 5 (three in the illustration). The number of these connectors may vary depending upon how many processor or peripheral cards are desired to be included in a single processor unit on a single backplane segment.
In the preferred embodiment of the invention, connectors 5 are standard PC connectors like those used in the IBM PCs and compatibles. The advantage of using these standard connectors is that many standard, commercially available processor and peripheral boards can be inserted, including memory, LAN, graphics adaptors, hard disk cards and the like.
In each backplane segment 1 of the invention, one of the cards to be inserted into one of the connectors 5 is a microprocessing module. The other connectors are used for memory, peripherals and the like.
On the underside and within the layers of backplane segment 1, which is a standard printed circuit board, are the intra-module communication lines, as is well known in the art.
This intra-module wiring can be designed by the skilled practitioner exactly as conventionally done for most computers to enable a processor to communicate with its associated peripherals. Unique to this invention, all of the intra-module communication is carried out through the wiring on the single backplane segment; none of that communication makes use of the bus segment 2.
Bus segment 2 is used exclusively for communication between multiple microprocessing modules. One microprocessor communicates with another through the bus segment 2. The necessary connections between a microprocessing module to be inserted in one of connectors 5 and bus segment 2 are contained within the printed wiring within segment 1. Typically the peripherals connected to the same microprocessing module segment as the microprocessor do not communicate through bus segment 2.
Referring to FIGURE 2, two backplane segments 10 and 11 are connected together. The essential connection is between bus segment 12 of backplane segment 10 and bus segment 13 of backplane segment 11. This connection is accomplished by inserting the set of pins 14 on module 10 into connector 15 on module 11. Obviously many more backplane segments can be connected in the same manner to form a multiple microprocessor, normally called a "multiprocessor", to achieve much more rapid computation than can be achieved with a single microprocessor.
Although multiprocessors are well known, never befcre has it been possible to construct them as an Erector set in the manner described in this invention. In actual practice, each of the backplane segments 10 and 11, along with additional segments, are anchored to a frame structure (not shown) using screws 20, which completes the fabrication of the multiprocessor. The structure includes the necessary power supplies.
The advantage of the segmented multiprocessor of the invention is that it can be expanded after purchase merely by inserting additional processing module segments as needed. Multiprocessors have the advantage of having each processor attack a part of the computational problem at the same time as another processor is attacking a different part of the problem. By segmenting the problem and solving it in a "parallel processing" mode, much faster results can be achieved. In the past 3-4 years, multiprocessors have become very popular for solving problems which would otherwise take too long to be economically solved by a single processor.
As described earlier in connection with FIGURE 1, connectors 16 are for connecting the processor board and peripherals boards to backplane segment 10; connectors 17 are for connecting the processor and peripheral boards to backplane segment 11. The processor and peripheral boards connected to connectors 16 carry out their intra-module communication through the wiring contained within backplane segment 10. Similarly the processor and peripherals connected through connectors 17 carry out their intra--module communication through the wiring within backplane segment 11. Inter-module communication between segments 10 and 11 is carried out through the inter-module bus 18 comprised of bus segments 12 and 13.
As discussed earlier, the inter-module bus comprised of segments 12 and 13 is free for inter-processor communication and is not cluttered with communication between a single processor and its peripherals, since such communication is carried out within a single module 10 or 11 without need for access to the external bus 18.
While the invention has been described in connection with its preferred embodiment shown in FIGURES 1 and 2, those skilled in the art will be capable of making many modifications to these preferred embodiments without departing from the spirit and scope of the invention, as set forth in the claims which follow.

Claims (4)

1. A segmented backplane for multiple microprocessing modules connected by a segmented bus structure, comprising a plurality of backplane segments, each backplane segment including: means for connecting microprocessing modules to said backplane segment; a bus segment capable of forming a continuous bus when connected with other bus segments of other backplane segments; and bus connectors adapted to connect the bus segments on the backplane segments together to form a bus, each of said microprocessing modules carrying out intra-module communication entirely within its own backplane segment without communication through said bus, and carrying out inter-module communication through said bus,
2. The segmented backplane of claim 1 wherein said connecting means are standard connectors for connecting microcomputers to a backplane.
3. The segmented backplane of claim 2 wherein said connectors are standard PC backplane connectors.
4. The segmented backplane of claim 1 wherein at least one of said mircoprocessing modules is a PC.
GB8909268A 1988-04-25 1989-04-24 Segmented backplane for multiple microprocessing modules Withdrawn GB2219694A (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US18570988A 1988-04-25 1988-04-25

Publications (2)

Publication Number Publication Date
GB8909268D0 GB8909268D0 (en) 1989-06-07
GB2219694A true GB2219694A (en) 1989-12-13

Family

ID=22682152

Family Applications (1)

Application Number Title Priority Date Filing Date
GB8909268A Withdrawn GB2219694A (en) 1988-04-25 1989-04-24 Segmented backplane for multiple microprocessing modules

Country Status (1)

Country Link
GB (1) GB2219694A (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1998041074A1 (en) * 1997-03-13 1998-09-17 Siemens Aktiengesellschaft Elektrische verbindungsmittel für baugruppenträger
GB2375895A (en) * 2001-05-22 2002-11-27 Fujitsu Ltd Expandable communication device

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1998041074A1 (en) * 1997-03-13 1998-09-17 Siemens Aktiengesellschaft Elektrische verbindungsmittel für baugruppenträger
GB2375895A (en) * 2001-05-22 2002-11-27 Fujitsu Ltd Expandable communication device
GB2375895B (en) * 2001-05-22 2004-12-15 Fujitsu Ltd Communication device
US7064961B2 (en) 2001-05-22 2006-06-20 Fujitsu Limited Communication device

Also Published As

Publication number Publication date
GB8909268D0 (en) 1989-06-07

Similar Documents

Publication Publication Date Title
US5006961A (en) Segmented backplane for multiple microprocessing modules
US5809262A (en) Commonly housed multiple processor type computing system and method of manufacturing the same
US6073229A (en) Computer system having a modular architecture
US6501660B1 (en) Reliable card detection in a CPCI system
EP0073710B1 (en) Data communications network
US5576935A (en) Common circuit board connectable to multiple alternative single-sided expansion boards
EP0962863A2 (en) Dasd concurrent maintenance for a pci based dasd subsystem
US5617546A (en) Data bus architecture compatible with 32-bit and 64-bit processors
US5918023A (en) System design to support either Pentium Pro processors, Pentium II processors, and future processor without having to replace the system board
US6477603B1 (en) Multiple PCI adapters within single PCI slot on an matax planar
CA1227864A (en) Interrupt bus structure
CA2001929A1 (en) System and method for sharing resources of a host computer among a plurality of remote computers
US4214302A (en) Eight bit standard connector bus for sixteen bit microcomputer
CN114579500B (en) System, interposer and method for high-speed data communication
JPH07111669B2 (en) Personal computer with connector assembly having integral retainer
US6567866B1 (en) Selecting multiple functions using configuration mechanism
US6473822B1 (en) Digital signal processing apparatus
EP0074704A2 (en) Subsystem controller
US6125418A (en) Method and apparatus for enabling a computer user to convert a computer system to an intelligent I/O system
GB2219694A (en) Segmented backplane for multiple microprocessing modules
US20030023802A1 (en) Computer system having a hot swappable hot swap controller
US5537600A (en) Personal computer with alternate system controller
US20010032249A1 (en) Computer system for an internal computer network
EP1415234B1 (en) High density severlets utilizing high speed data bus
EP0074300A2 (en) Memory control circuit for subsystem controller

Legal Events

Date Code Title Description
WAP Application withdrawn, taken to be withdrawn or refused ** after publication under section 16(1)