GB2211697A - Self-routing switching element for an asynchronous time switch - Google Patents
Self-routing switching element for an asynchronous time switch Download PDFInfo
- Publication number
- GB2211697A GB2211697A GB8824058A GB8824058A GB2211697A GB 2211697 A GB2211697 A GB 2211697A GB 8824058 A GB8824058 A GB 8824058A GB 8824058 A GB8824058 A GB 8824058A GB 2211697 A GB2211697 A GB 2211697A
- Authority
- GB
- United Kingdom
- Prior art keywords
- packet
- signal
- arbiter
- input
- output
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L49/00—Packet switching elements
- H04L49/25—Routing or path finding in a switch fabric
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L49/00—Packet switching elements
- H04L49/20—Support for services
- H04L49/205—Quality of Service based
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L49/00—Packet switching elements
- H04L49/30—Peripheral units, e.g. input or output ports
- H04L49/3009—Header conversion, routing tables or routing tags
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L49/00—Packet switching elements
- H04L49/30—Peripheral units, e.g. input or output ports
- H04L49/3018—Input queuing
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L49/00—Packet switching elements
- H04L49/30—Peripheral units, e.g. input or output ports
- H04L49/3027—Output queuing
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L49/00—Packet switching elements
- H04L49/40—Constructional details, e.g. power supply, mechanical construction or backplane
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Data Exchanges In Wide-Area Networks (AREA)
Abstract
The switching element (16) comprises a plurality of selectors (32) each having an input for a tagged packet signal and a plurality of arbiters (34) each having an output for a transmitted packet signal. Between each selector (32) and each arbiter (34) is a signal path connection. Each arbiter (34) selects the first received packet signal and prohibits transmission from all other selectors by assertion of a busy signal until transmission of the first received packet signal is completed. An asynchronous time switch having a switching fabric made up of such elements (16) copes with the maximum delay requirements of voice class signals by priority of selection over other classes of signals. Increased throughput is attained by means of multiple switch fabric planes and by use of flooding. The latter technique involves sending copies of a packet signal along all possible paths to a desired output, all but one copy failing at arbiters (34) within the switch fabric or at a switch plane arbiter (24). <IMAGE>
Description
SELF-ROUTING SWITCHING ELEMENT FOR AN ASYNCHRONOUS TIME SWITCH
This invention relates to a self-routing switching element and to an asynchronous time switch incorporating a switch fabric of such switching elements.
The ability to transmit many diverse forms of information (e.g.
voice, video, image, graphics, text, computer data, control data, electronic funds, electronic mail, etc.) in an integrated manner, across a general purpose communications network, has long been a requirement. The existing current problem is that most forms of information transfer may be clearly classified into two distinct and mutually opposing categories depending upon the requirements they impose upon the communications network. Signals such as voice and video present a reasonably constant traffic load to the network and can tolerate a relatively high loss and error rate within the network, but exhibit critical delay and delay variance requirements.
At the other end of the spectrum the vast majority of examples of data transfer present a highly and rapidly fluctuating traffic demand and are extremely intolerant to errors in transmission, but can tolerate a high and variable delay. Due to the opposing nature of these two classes of traffic, two very different methods of switching have been developed to support their electronic communication; circuit switching and packet switching. Though many attempts have been made, so far these two switching mechanisms have proved very difficult to integrate into a single communications network of commercial significance.
It Is an aim of this invention firstly to provide a selfrouting switching element for use in a high capacity, fast packet switch operating according to the technique of asynchronous time division, and also to provide such an asynchronous time switch enabled by the incorporation of said switching elements, which has the capability for handling both voice and data traffic by virtue of the use of packet switching, with very small packets, in combination with virtual circuits across the network.
According to a first aspect of the invention, there is provided a self-routing switching element for use in an asynchronous time switch, comprising a plurality of selectors each having an input for incoming tagged packet signals; a plurality of arbiters each having an output for a transmitted packet signal, and a signal path connection between each selector and each arbiter; each selector being operable to examine the tag of an incoming packet signal and route the packet signal to the arbiter identified by the examined tag, and each arbiter being operable to select the first packet signal received from any of the selectors and transmit said first packet signal to its output, at the same time acting on other selectors to prevent the transmission of subsequent packet signals until the transmission of said first packet signal is complete.
According to a second aspect of the invention, there is provided an asynchronous time switch comprising a plurality of input port controllers each fed from a queue of incoming packet signals in an input buffer, a plurality of output port controllers each feeding an output buffer, and a switch fabric interconnecting the input port controllers and the output port controllers, the switch fabric comprising a plurality of switching elements providing a signal path between each input port controller and each output port controller, wherein each of at least some of the plurality of switching elements is a switching element constructed in the manner hitherto defined in accordance with the first aspect of the invention.
Thus, an essential feature of the self-routing switch in accordance with the invention is that it consists of a plurality of selectors and arbiters with a single connection, which may consist of a number of signal paths between each selector output and each arbiter input. A switching element with any integer number of inputs and outputs, not necessarily equal, may be made, but sizes which are a power of two are preferred for implementation in binary logic. The function of the selector is to examine the tag of the incoming packet and route the packet to the corresponding arbiter.
The function of the arbiter is to select the first incident packet and transmit it across the output port, whilst prohibiting the transmission of all further incident packets from other selectors, as by asserting a busy signal, until transmission of the selected packet is complete.
The principles of operation of an asynchronous time switch are known in the art. The input port controllers, the output port controllers, and the switch fabric each work independently, without any requirement for central control, upon the packets which arrive at their inputs. In general, each input port controller will be fed from a queue of incoming packets in an input buffer and each output port controller will feed an output buffer. The structure of the switch fabric is a multi-stage interconnect ion network constructed from a number of identical switching elements connected in stages. The throughput of the structure may be increased by connecting multiple planes in parallel to offer multiple paths between each input/output pair of controllers.Any integer size of switching element in accordance with the invention may be used to construct an interconnection network, i.e. switch fabric, but if the switching element is to be implemented in binary logic then a size which is a power of two is preferred for reasons of efficiency.
In the basic operation of the switch it is assumed that the input port controller adds a packet tag to the head of each incident or incoming packet. This tag indicates the desired destination of the packet and consists merely of the binary representation of the destination output port number. The value of the tag may be derived from virtual circuit connection information within each packet. The interconnection network, however, is so arranged that in order to forward an incident packet towards the desired destination a switching element merely has to select the digit(s) within the tag, corresponding to the current stage within the network, and forward the packet over the corresponding output.
The implementation of the switching elements may either contain internal buffers, to form a buffered network, or may not, in which case a non-buffered network results. The concensus of current opinion is that-a buffered network is preferable as that offers a greater throughput per switching element. However, in the case of the present invention, investigations suggest that it is much more difficult to achieve voice packet priority in a buffered network and that the implementation of a buffered switching element is much more complex than that of a non-buffered design. It is therefore proposed to use a non-buffered switching element in which switch throughput is improved by using switching elements of larger size than is possible for a buffered design.
In a non-buffered implementation in accordance with a further feature of the present invention, each connection consists of a forward channel which carries the packet and a reverse channel which carries a busy signal back towards the input port controller.
The input port controller first operates to launch a packet into the switch fabric. If the destination port is busy, or if no free path through the switch fabric is available, the switch fabric returns a busy signal shortly after the input port controller has launched the last bit of the tag into the switch fabric. On receiving a busy signal, the input port controller abandons this attempt at transmitting the packet, removes the attempt from the switch fabric and waits for a short period (typically equivalent to about 10 per cent of the duration of a packet). After this period the input control makes another attempt at transmitting the packet, and so on, until it is successful. A packet transmission is assumed to be successful if no busy signal is received by the end of transmission of the packet.
The foregoing description inherently assumes the use of electronic switching and signal paths. However, as technology progresses, the use of optical switching and signal paths may become more attractive. Specifically, certain components of the selector and the arbiter of each switching element may be implemented in bulk optical devices and interconnected by optical fibre, while the control logic may be implemented electrically, to form an electrooptic switching element. Such an implementation could work at very high data rates.
A conventional solution to enhancing the throughput performance of an interconnection network with a single path between everyinput/output pair would be to use buffered switching elements.
However, this makes the implementation of low delay, voice class traffic priority difficult and limits the size of switching element which can be implemented. In accordance with a further feature of this invention, it is proposed to enhance the throughput of the switch fabric by the use of large size switching elements and by the use of multiple paths through the switch fabric between every input/output controller pair. This requires a mechanism for locating a free path to the destination from the set of all equivalent paths. One possibility is a searching mechanism in which the input port controller attempts to send the packet over each of the equivalent paths in turn, by manipulating the packet tag, until it is successful. An alternative of greater throughput and lower delay is to use a flooding mechanism.In this mechanism multiple copies of the packet are sent simultaneously over all free paths that lead to the required destination. The scheme relies upon the fact that only one copy of the packet will be successful in reaching the destination and all other copies will fail at an arbiter and be removed soon after the input port controller has completed transmission of the packet tag.
Thus, in accordance with a third aspect of the invention, there is provided an asynchronous time switch comprising a plurality of inputs and a plurality of outputs connectable by means of a plurality of switching elements as to define a plurality of signal paths between each input and each output; input control means operable to send copies of a packet signal substantially simultaneously along all signal paths between a given input and a given output and output control means operable to detect a single copy of the packet signal received at the output and to suppress the transmission of subsequent copies along other signal paths.
Again, in the foregoing description of switch operation, a single class of packet traffic has been assumed. It is a further object of this invention to provide a switch capable of handling both voice class and data class traffic with a capacity and characteristics relevant to commercial exploitation. To achieve this it is necessary to distinguish between voice class traffic and data class traffic so that voice class traffic may be given priority due to its stringent low delay requirement.
In accordance with a fourth aspect of the present invention, there is provided an asynchronous time switch having input signal means operable to distinguish between voice class tagged packet signals and data class tagged packet signals and to transmit data class packet signals only when all voice class packet signals have been transmitted.
A switching element and synchronous time switch in accordance with the invention will now be exemplified with reference to the accompanying drawings, in which:
Figure 1 shows one example of an asynchronous time switch generally in accordance with the prior art;
Figures 2 and 3 respectively show two examples of switch fabric which, in accordance with known practice, may be employed in an asynchronous time switch;
Figure 4 diagrammatically illustrates a multi-plane switch fabric;
Figure 5 shows a conventional design of switching element for the switch fabric of an asynchronous time switch;
Figure 6 shows a self-routing switching element in accordance with the present invention;
Figures 7 and 8 respectively show exemplary arrangements of selector and arbiter for use in switching element in accordance with the invention;;
Figure 9 illustrates a flooding switch plane selector for a multi-plane switch fabric;
Figure 10 shows the format of a packet signal for a switch adapted to handle both voice class and data class traffic; and
Figure 11 shows a switch plane arbiter for use in a switch giving priority to voice class traffic.
The overall structure of an asynchronous time switch is given in Figure 1. The input port controllers 10, the output port controllers 12, and the switch fabric 14 each work independently, without any requirement for central control, upon the packets which arrive at their inputs. In general each input port controller is fed from a queue of incoming packets in an input buffer (not shown) and each output port controller feeds an output buffer (not shown).
The structure of the switch fabric is a multi-stage interconnection network constructed from a number of identical switching elements connected in stages. Many examples of such networks are known from the prior art.
Two specific examples are given in Figures 2 and 3, in which a 64 x 64 port switch is constructed from 8 x 8 switching elements 16.
The difference between the two examples is that Figure 2 has only a single path between each input and output pair whereas Figure 3 offers eight alternative paths and therefore supports a higher throughput.
The throughput of the structure illustrated in Figure 2 may be increased by connecting multiple planes in parallel, as shown in
Figure 4, in two switch planes 18,20, each such as that of Figure 2, are connected in parallel to offer multiple paths between each input/output pair. Switch plane selectors 22 and switch plane arbiters 24 are also indicated in Figure 4. Any integer size of switching element 16 may be used to construct an interconnection network, i.e. switch fabric, but if the switching element is to be implemented in binary logic then a size which is a power of two is preferred for reasons of efficiency.
In the basic operation of the switch it is assumed that all incident packets have a packet header which contains a tag. This tag indicates the desired destination of the packet and consists merely of the binary representation of the destination output port number. The interconnection network, however, is so arranged that in order to forward an incident packet towards the desired destination a switching element 16 merely has to select the digit(s) within the tag,' corresponding to the current stage within the network, and forward the packet over the corresponding output.
The preferred embodiment implementation of the switching element is non-buffered, wherein switch throughput is improved by using the switching elements of larger size than is possible for a buffered design.
In this non-buffered implementation of switch fabric, each connection between switching elements consists of two channels, a forward channel which carries the packet and a reverse channel which carries a busy signal back towards the input port controller.
Figure 5 depicts the conventional approach to the design of a switching element for the switch fabric of an asynchronous time switch. Each input 26 feeds into an input processor 28 which informs a central arbiter of incoming requests. The arbiter 30 makes a decision as to whether an incoming request may be granted or not, depending upon the total state of the switching element, operates the switch 31 feeding outputs 33, and sets the switch path and busy signals accordingly. This design is feasible for switches of size 2 x 2, as illustrated, but for larger switch sizes the arbitration function becomes unacceptably complex. The speed of operation for large size switching elements is also limited by the centralised arbitration function.
Figure 6 illustrates an internal construction of an 8 x 8 switching element in accordance with the invention. The switching element 16 consists of a plurality of selectors 32 and arbiters 34 with a single connection between each selector output and each arbiter input. A switching element 16 with any integer number of inputs and outputs, not necessarily equal, may be constructed, but sizes which are a power of two are preferred for implementation in binary logic. The function of the selector is to examine the tag of the incoming packet and route the packet to the corresponding arbiter. The function of the arbiter is to select the first incident packet and transmit it across the output port, whilst preventing the transmission of all further incident packets from other selectors by asserting the busy signal, until transmission of the selected packet is complete.
As an example, the logic diagrams of a simple 8-way selector and corresponding arbiter are given in Figures 7 and 8, respectively. In this design an input line is deemed to be idle after a sequence of eight zeros; thus the packet is bit stuffed by the input port controller to ensure that the maximum number of consecutive zeros is seven and a start of packet (SOP) bit is added to the front of the tag. The SOP bit and the first n tag bits are removed from the packet by each selector (where the size of the switching element is 2n) whereas each arbiter replaces the SOP bit.
As soon as the tag has been fully received by the selector the destination is known. At this point a decision is made by the selector as to whether the selected arbiter is busy or not. If busy the packet is dropped and a busy signal is returned. If the arbiter is free then the packet set up progresses. The switching circuit, shown in full at the top of each Figure, is replicated within each of the units labelled 'M', for the selector, and 'm', for the arbiter.
In the selector of Figure 7, the three latches 38 latch the tag. The counter 42 monitors activity on the data path looking for the idle condition. When it counts eight consecutive zeros on the input line it resets the selector. The 'active' output signals of each selector feed the 'active' input lines of each arbiter in the manner indicated in Figure 6; however, each connection in Figure 6 corresponds to three actual paths in this implementation. The two forward paths carry signals to indicate the presence of valid data and the data itself, while the reverse path carries the busy signal.
In the arbiter of Figure 8, the eight 'active' signal lines, one from each of the eight selectors, are each fed to a priority encoder 46 arranged so that the first active signal to be detected is latched and encoded to set up the switching circuits 'm'. The Dtype 36 in the data path provides delay to ease timing constraints, and the other D-type 52 replaces the SOP bit. The arbiter clears down when the active input drops to the inactive state.
In Figures 7 and 8, it is possible for the switching circuits marked 'M' and 'm', each arranged in the manner shown at the top of the respective Figures, to be implemented as bulk optical devices interconnected by optical fibre.
Throughout performance of the interconnection network is increased by use of a flooding mechanism. In this mechanism multiple copies of the packet are sent simultaneously over all free paths that lead to the required destination. The scheme relies upon the fact that only one copy of the packet will be successful in reaching the destination and all other copies will fail at an arbiter and he removed soon after the input port controller has completed transmission of the packet tag.
Figure 4 illustrates a two-plane structure, for which the corresponding implementation of a flooding switch plane selector is given in Figure 9. In the flooding selector 54 an incoming packet is transmitted transparently to both switch planes but is removed from a switch plane as soon as the respective busy signal is received. Should both busy signals become asserted then no free path to the destination is available, thus the unit returns a busy signal to the input port controller. A flooding selector of any integer dimension may be constructed by replication of the basic circuit illustrated. The switch plane arbiter of Figure 4 is used to select one of the multiple copies of the packet contending for the output, and may be similar in design to the arbiter of the switching element given in Figure 8, except for its dimension.
A multiple path interconnection network such as that of Figure 3 requires an entire first stage composed of flooding switching elements. A flooding switching element may be constructed in exactly the same manner as that of the switching element illustrated in Figure 6, but using flooding selectors instead of ordinary selectors.
One further special purpose switching element may be constructed by the use of specialised selectors within the switching element structure of Figure 6. If a selector is designed which selects any one of the free outputs for an incoming packet, without reference to the packet tag, then a switching element may be produced which routes an incoming packet to any free output port from a group of equivalent ports. Such a device is of use, for example, in grouping together trunks going to the same remote destination.
Referring back to Figure 1, for the handling of both voice class and data class traffic, no change is required in the implementation of the switching elements of the switch fabric but modification of the operation of both the input and output port controllers is necessary. The packet queue at the input to every input port controller is replaced by two queues, one for voice class packets and the other for data. In addition, packets are distinguished by means of a voice/data bit immediately following the tag at the head of the packet. The resulting packet format is shown in Figure 10. A multi-plane structure for the switch fabric, such as that of Figure 4, is also employed.
The input port controller always takes incoming packets from the voice class packet queue until that queue is empty, at which point it will take packets from the data queue. If it is attempting to transmit a data class packet, but has so far failed to succeed, and a voice class packet arrives, it will serve the voice class packet first and return to the data class packet when the voice class queue is empty. If, however, it was serving a successful data class packet when the voice class packet arrived it will complete the transmission of the data class packet before serving the voice class packet. This guarantees voice class priority at the input ports but it is also necessary to guarantee voice packet priority at the output ports.
If an output port is busy serving a packet of either class, and several packets of both voice and data classes, from different input ports, are competing for access to the active output port, then it is necessary to ensure that when the output port becomes free it serves a voice packet next. It is therefore required to ensure voice class priority within a single input port and also across all input ports competing for the same output port.
Voice class priority at the output port is achieved by using the multi-plane switch structure given in Figure 4 with the switch plane arbiter 24 of Figure 11. The first packet to arrive at an idle output port will be accepted regardless of its class, i.e.
voice or data, but will only occupy one of the switch planes while it is being received. Subsequent attempts, by other input port controllers, to transmit over a busy output port will therefore be detected by the switch plane output detector 58 of the idle switch plane. This circuit 58 inspects the voice/data bit of the incoming packet, before asserting the busy signal, and if the incident packet is a voice class packet sets the voice class flag 60 of the output port arbiter 62. If the voice class flag is set, the output port arbiter 62 will only accept a voice class packet when it returns to the idle state. The act of accepting a voice class packet will clear the voice flag. In this manner voice packets are guaranteed priority over data packets at the output port.
An alternative approach is to construct a switch plane arbiter 24 that can accept two packets arriving at the same time and store them in an output buffer. In this case, voice packets are granted priority by permitting the switch plane arbiter to accept up to two voice packets being transmitted at any time but only ever accepting a single data packet at any time.
It will be appreciated that the above-described and illustrated examplary embodiments may be modified in various ways within the scope of the invention hereinbefore defined.
Claims (16)
1. A self-routing switching element for use in an asynchronous time switch, comprising a plurality of selectors each having an input for incoming tagged packet signals; a plurality of arbiters each having an output for a transmitted packet signal, and a signal path connection between each selector and each arbiter; each selector being operable to examine the tag of an incoming packet signal and route the packet signal to the arbiter identified by the examined tag, and each arbiter being operable to select the first packet signal received from any of the selectors and transmit said first packet signal to its output, at the same time acting on other selectors to prevent the transmission of subsequent packet signals until the transmission of said first packet signal is complete.
2. Apparatus according to claim 1 in which each selector generates an active signal in response to the presence of a valid packet signal at its input and an arbiter receiving the said first packet signal acts on selectors at which an active signal is detected to prevent the transmission of subsequent packet signals until the transmission of said first packet signal is complete.
3. Apparatus according to claim 2 in which each arbiter includes priority selection means for selecting the first active signal received and transmitting the packet signal from the selector at which it is detected.
4. Apparatus according to claim 2 or 3 in which each signal path connection includes a data path for the transmission of packet signals and an active signal path by means of which the presence of an active signal is detected by the arbiter.
5. Apparatus according to any of claims 1 to 4 in which an arbiter receiving the said first packet signal generates a busy signal which is passed back to the selectors to inhibit the transmission of subsequent packet signals.
6. Apparatus according to claim 5 in which each signal path
connection includes a busy signal path for the transmission of the
busy signal from the arbiter to the selectors.
7. A self-routing switching element for use in an asynchronous
time switch, the switching element being substantially as
hereinbefore described with reference to the drawings.
8. An asynchronous time switch comprising a plurality of input
port controllers each fed from a queue of incoming packet signals in
an input buffer, a plurality of output port controllers each feeding
an output buffer, and a switch fabric interconnecting the input port
controllers and the output port controllers, the switch fabric
comprising a plurality of switching elements providing a signal path
between each input port controller and each output port controller,
wherein at least some of the plurality of switching elements is a
switching element according to any of claims 1 to 7.
9. Apparatus according to claim 8 in which a plurality of signal
paths is provided between each input port controller and each output
port controller.
10. An asynchronous time switch comprising a plurality of inputs
and a plurality of outputs connectable by means of a plurality of
switching elements so as to define a plurality of signal paths
between each input and each output; input control means operable to
send copies of a packet signal substantially simultaneously along
all signal paths between a given input and a given output and output
control means operable to detect a single copy of the packet signal
received at the output and to suppress the transmission of -subsequent copies along other signal paths.
11. Apparatus according to claim 10 in which at least some of the
switching elements are switching elements in accordance with claim
1, the output control means comprising the arbiter of the or each
switching element which acts on the selectors to prevent the
transmission of subsequent copies of the packet signal.
12. An asynchronous time switch according to claim 10 or 11 substantially as hereinbefore described.
13. An asynchronous time switch having input signal means operable to distinguish between voice class tagged packet signals and data class tagged packet signals and to transmit data class packet signals only when all voice class packet signals have been transmitted.
14. Apparatus according to claim 13 in which the input control means is further operable to modify the tag of a packet signal to be transmitted so that the modified tag identifies whether the packet signal is a voice class or data class packet signal.
15. Apparatus according to claim 13 or 14 having output control means operable to detect voice class tagged packet signals and to prevent transmission of all data class tagged packet signals until the detected voice class tagged packet signal has been transmitted.
16. An asynchronous time switch according to claim 13, 14 or 15 substantially as hereinbefore described.
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB8824058A GB2211697B (en) | 1987-10-15 | 1988-10-13 | Self routing-switching element for an asynchronous time switch |
US07/712,960 US5245603A (en) | 1987-10-15 | 1991-06-10 | High-speed determining unit for prioritizing and arbitrating among competing input signals |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB878724208A GB8724208D0 (en) | 1987-10-15 | 1987-10-15 | Self-routing switching element |
GB8824058A GB2211697B (en) | 1987-10-15 | 1988-10-13 | Self routing-switching element for an asynchronous time switch |
Publications (3)
Publication Number | Publication Date |
---|---|
GB8824058D0 GB8824058D0 (en) | 1988-11-23 |
GB2211697A true GB2211697A (en) | 1989-07-05 |
GB2211697B GB2211697B (en) | 1992-01-02 |
Family
ID=26292884
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
GB8824058A Expired - Fee Related GB2211697B (en) | 1987-10-15 | 1988-10-13 | Self routing-switching element for an asynchronous time switch |
Country Status (1)
Country | Link |
---|---|
GB (1) | GB2211697B (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0471256A2 (en) * | 1990-08-10 | 1992-02-19 | Hitachi, Ltd. | ATM switch and ATM multiplexer |
EP0497097A2 (en) * | 1991-01-08 | 1992-08-05 | Nec Corporation | Switching system with time-stamped packet distribution input stage and packet sequencing output stage |
FR2678794A1 (en) * | 1991-07-04 | 1993-01-08 | Met | Digital concentration |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4817084A (en) * | 1986-10-16 | 1989-03-28 | Bell Communications Research, Inc. | Batcher-Banyan packet switch with output conflict resolution scheme |
-
1988
- 1988-10-13 GB GB8824058A patent/GB2211697B/en not_active Expired - Fee Related
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0471256A2 (en) * | 1990-08-10 | 1992-02-19 | Hitachi, Ltd. | ATM switch and ATM multiplexer |
EP0471256A3 (en) * | 1990-08-10 | 1993-08-04 | Hitachi, Ltd. | Atm switch and atm multiplexer |
EP0497097A2 (en) * | 1991-01-08 | 1992-08-05 | Nec Corporation | Switching system with time-stamped packet distribution input stage and packet sequencing output stage |
EP0497097A3 (en) * | 1991-01-08 | 1992-09-09 | Nec Corporation | Switching system with time-stamped packet distribution input stage and packet sequencing output stage |
FR2678794A1 (en) * | 1991-07-04 | 1993-01-08 | Met | Digital concentration |
Also Published As
Publication number | Publication date |
---|---|
GB8824058D0 (en) | 1988-11-23 |
GB2211697B (en) | 1992-01-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4965788A (en) | Self-routing switch element for an asynchronous time switch | |
AU693084B2 (en) | Controlled access ATM switch | |
US5367518A (en) | Self-routing switching element and fast packet switch | |
US5790545A (en) | Efficient output-request packet switch and method | |
US5396491A (en) | Self-routing switching element and fast packet switch | |
EP1056307B1 (en) | A fast round robin priority port scheduler for high capacity ATM switches | |
EP0365864B1 (en) | Design of a high speed packet switching node | |
US7403536B2 (en) | Method and system for resequencing data packets switched through a parallel packet switch | |
US5222085A (en) | Self-routing switching element and fast packet switch | |
US20030108061A1 (en) | Fibre channel arbitrated loop bufferless switch circuitry to increase bandwidth without significant increase in cost | |
US20030107996A1 (en) | Fibre channel arbitrated loop bufferless switch circuitry to increase bandwidth without significant increase in cost | |
EP0369146A2 (en) | Multipath hierarchical network | |
WO1988004870A1 (en) | Enhanced efficiency batcher-banyan packet switch | |
EP0405208B1 (en) | Multistage network with distributed pipelined control | |
EP0104802A2 (en) | Five port module as a node in an asynchronous speed independent network of concurrent processors | |
JPH0637797A (en) | Reserved ring mechanism of packet exchange network | |
US5926475A (en) | Method and apparatus for ensuring ATM cell order in multiple cell transmission lane switching system | |
US20020150056A1 (en) | Method for avoiding broadcast deadlocks in a mesh-connected network | |
WO1984001079A1 (en) | Four way arbiter switch for a five port module as a node in an asynchronous speed-independent network of concurrent processors | |
US5165019A (en) | Ring interconnect system architecture | |
WO1984001078A1 (en) | Four way selector switch for a five port module as a node in an asynchronous speed independent network of concurrent processors | |
GB2211697A (en) | Self-routing switching element for an asynchronous time switch | |
CN112631985A (en) | Link-shared network-on-chip | |
Kim | Multichannel ATM switch with preserved packet sequence | |
Wong et al. | Pipeline banyan-a parallel fast packet switch architecture |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
732 | Registration of transactions, instruments or events in the register (sect. 32/1977) | ||
PCNP | Patent ceased through non-payment of renewal fee |
Effective date: 20031013 |