GB2128444A - Automatic bias control system for an image reproducing device - Google Patents

Automatic bias control system for an image reproducing device Download PDF

Info

Publication number
GB2128444A
GB2128444A GB08327413A GB8327413A GB2128444A GB 2128444 A GB2128444 A GB 2128444A GB 08327413 A GB08327413 A GB 08327413A GB 8327413 A GB8327413 A GB 8327413A GB 2128444 A GB2128444 A GB 2128444A
Authority
GB
United Kingdom
Prior art keywords
signal
amplifier
input
derived
voltage
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB08327413A
Other versions
GB2128444B (en
GB8327413D0 (en
Inventor
Robert Preston Parker
James Charles Tallant
James Hettiger
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
RCA Corp
Original Assignee
RCA Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US06/434,329 external-priority patent/US4484227A/en
Priority claimed from US06/434,314 external-priority patent/US4484228A/en
Application filed by RCA Corp filed Critical RCA Corp
Publication of GB8327413D0 publication Critical patent/GB8327413D0/en
Publication of GB2128444A publication Critical patent/GB2128444A/en
Application granted granted Critical
Publication of GB2128444B publication Critical patent/GB2128444B/en
Expired legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N23/00Cameras or camera modules comprising electronic image sensors; Control thereof
    • H04N23/80Camera processing pipelines; Components thereof
    • H04N23/84Camera processing pipelines; Components thereof for processing colour signals
    • H04N23/87Camera processing pipelines; Components thereof for processing colour signals for reinsertion of DC or slowly varying components of colour signals

Landscapes

  • Engineering & Computer Science (AREA)
  • Multimedia (AREA)
  • Signal Processing (AREA)
  • Picture Signal Circuits (AREA)
  • Processing Of Color Television Signals (AREA)
  • Closed-Circuit Television Systems (AREA)
  • Endoscopes (AREA)
  • Two-Way Televisions, Distribution Of Moving Picture Or The Like (AREA)
  • Peptides Or Proteins (AREA)
  • Optical Communication System (AREA)

Abstract

An automatic kinescope bias (AKB) control system includes a sampling amplifier (52) which provides an output current for charging and discharging a storage capacitor (56) in response to the amplitude of a derived pulse V1) representative of the black current level conducted by the kinescope of a television receiver. The derived pulse amplitude is greater than zero when the black current level is correct, and is applied to the amplifier via an input signal coupling path. During sampling intervals, an auxiliary pulse (Vp) is applied to the input signal path with a magnitude and sense for negating the amplitude of the derived pulse at the amplifier input when the derived pulse amplitude corresponds to the correct black current level. Accordingly, the amplifier conduction and the voltage on the storage capacitor remain unchanged. An impedance included in the signal path compensates for impedance variations at a sense point from which the black current representative signal is derived. <IMAGE>

Description

SPECIFICATION Automatic bias control system for an image reproducing device This invention concerns a video signal processing system including a system for automatically controlling the biasing of an image reproducing device.
Television receivers sometimes employ an automatic kinescope bias (AKB) control system for automatically establishing proper black image representative current levels for each electron gun of the kinescope. As a result of this operation, pictures reproduced by the kinescope are prevented from being adversely affected by variations of kinescope operating parameters (e.g., due to aging and temperature effects). One type of AKB system is disclosed in U.S. patent 4,263,622 of Werner Hinn, titled "Automatic Kinescope Biasing System".
An AKB system typically operates during image blanking intervals, at which time the kinescope conducts a small black level representative blanking current in response to a reference voltage representative of black video signal information. This current is monitored by the AKB system to generate a kinescope bias correction voltage representing the difference between the sensed black current level and a desired black current level. The correction voltage is applied to the kinescope, such as via video signal processing circuits preceding the kinescope, with a sense for reducing the difference. Typically, the correction voltage is applied to a bias control input of a DC coupled kinescope driver amplifier which supplies video output signals of a level suitable for directly driving a cathode intensity control electrode of the kinescope.The correction voltage modifies the output bias voltage of the driver amplifier, thereby modifying the cathode bias voltage, such that the desired cathode black current level results.
In an AKB system of the type described in the aforementioned Hinn patent, control circuits respond to a periodically derived signal with a magnitude representative of the cathode black current level. The derived signal exhibits a prescribed level other than zero when the black current level is correct, and different levels (e.g., more or less positive) when the black current level is too high or too low. The derived signal is developed at a sensing point which is coupled to control circuits including clamping and sampling networks for developing a kinescope bias correction signal in accordance with the magnitude of the derived signal. For example, the derived signal may be sampled by a sampling amplifier which charges or discharges a storage capacitor in accordance with the level of the derived signal.The bias correction signal increases or decreases as required to maintain a correct black current level.
It is herein recognized that the control circuits to which the sense point is coupled can be adversely affected when the sense point from which the black current representative signal is derived exhibits impedance variations as a function of the kinescope driver bias level.
Accordingly, there is disclosed in the description of the drawings illustrative apparatus for substantially negating the effect of such impedance variations upon the control circuits.
The disclosed apparatus also advantageously increases the immunity of a clamping network, associated with the control circuits, to spurious signals including locally generated interference which could otherwise distort or obscure the bias correction signal.
When the bias correction signal is derived from a storage capacitor, it takes the form of a bias correction voltage.
The bias correction voltage derived from the storage capacitor should remain unchanged when the level of the derived signal in the form of a voltage pulse represents a correct black current level. This requires that the storage capacitor be neither charged nor discharged by output current from the sampling amplifier when the level of the voltage pulse represents a correct black current level. More specifically, in an AKB system of the type described in the Hinn patent, this requires that the sampling amplifier supply no current to the storage capacitor when correct kinescope black level current is indicated by a representative voltage pulse with a predetermined magnitude other than zero.This result can be accomplished by offsetting the bias of the sampling amplifier such as by means of a pre-set, manually adjustable potentiometer coupled to an appropriate bias control point of the amplifier.
It is further recognized that such manual preset adjustments are undesirable in an otherwise automatic signal control system. Furthermore, such manual adjustments are undesirably time consuming, and the associated potentiometers add unwanted cost to the system.
It is also noted that the signal processing techniques employed by some AKB systems can produce an offset error if the cut-off voltages and signal gains of the individual kinescope electron guns are not identical, due to kinescope manufacturing tolerances, for example. In such case the black current level established by the AKB system can exhibit an error which can be compensated for by means of pre-set manually adjustable potentiometers. The disclosed illustrative apparatus advantageously facilitates the design of AKB signal processing circuits which do not require manually adjustable controls for the purpose of compensating for such offset errors.
An embodiment of the present invention concerns a video signal processing system wherein a derived signal representative of the black current level conducted by an image display device has a given amplitude other than zero when the black current level is correct. The derived representative signal is applied via an input signal coupling path to a sampling amplifier which supplies an output current for charging and discharging a charge storage device in accordance with the amplitude of the derived signal. An auxiliary signal is applied to the input signal coupling path with a magnitude and sense for negating the amplitude of the derived signal at the amplifier input when the amplitude of the derived signal is representative of a correct black current level.Accordingly, the conduction of the sampling amplifier remains unchanged when the derived pulse amplitude corresponds to the correct black current level, and the voltage on the storage device remains unchanged.
In accordance with a further embodiment of the invention, the magnitude of the auxiliary signal is proportional to the magnitude of the cutoff potential of the kinescope cathode developed during the AKB interval.
In accordance with another embodiment of the invention, the input of the sampling amplifier is clamped to a reference voltage during a clamping interval preceding the signal sampling interval.
The black level representative derived signal is developed during the clamping interval so that the reference voltage to which the amplifier input is clamped during the clamping interval is a function of the magnitude of the derived signals, and the auxiliary signal is developed during the following sampling interval. The auxiliary signal exhibits a magnitude and sense for maintaining the amplifier input voltage substantially unchanged when the magnitude of the derived signal corresponds to the correct black current level.
In accordance with a yet further embodiment of the invention, the amplifier input is clamped to a reference voltage during the clamping interval, and the derived signal and the auxiliary signal are both developed during the sampling interval.
Further, in accordance with an embodiment of the present invention, automatic kinescope bias control apparatus includes a capacitor for coupling a derived signal representative of the kinescope black current level, and an auxiliary signal having a prescribed magnitude and sense, to the input of a sampling amplifier. The source of the derived signal exhibits a variable output impedance proportional to the magnitude of the kinescope bias level. The derived representative signal is provided from the variable impedance output of the derived signal source to the capacitor via a coupling impedance. The coupling impedance is large relative to the variable output impedance, for significantly reducing impedance variations presented to the source of the auxiliary signal from the output of the derive signal source.
In accordance with another embodiment of the invention, the coupling capacitor is included in a clamping network. The coupling impedance additionally increases the immunity of the clamping network response to spurious signals.
In the drawing: Figure 1 shows a portion of a color television receiver including an AKB system and an associated signal sampling network incorporating the present invention; Figure 2 illustrates signal waveforms associated with the operation of the system in Figure 1; Figure 3 depicts an alternative version of signal waveforms shown in Figure 2; Figure 4 shows circuit details of the sampling network in Figure 1; and Figure 5 shows circut details of a timing signal generator associated with the system of Figure 1.
In Figure 1, television signal processing circuits 10 provide separated luminance (Y) and chrominance (C) components of a composite color television signal to a luminancechrominance signal processing network 12.
Processor 12 includes luminance and chrominance gain control circuits, DC level setting circuits (e.g., comprising keyed black level clamping circuits), color demodulators for developing r-y, g-y and b-y color difference signals, and matrix amplifiers for combining the latter signals with processed luminance signals to provide low level color image representative signals r, g and b. These signals are amplified and otherwise processed by circuits within video output signal processing networks 1 4a, 1 4b and 14c, respectively, which supply high level amplifier color image signals R, G and B to respective cathode intensity control electrodes 1 6a, 1 6b and 1 6c of a color kinescope 1 5.
Networks 1 4a, 1 4b and 1 4c also perform functions related to the AKB operation, as will be discussed. Kinescope 1 5 is of the self-converging in-line gun type with a commonly energized grid 1 8 associated with each of the electron guns comprising cathode electrodes 16a, 16b and 16c.
Since output signal processors 1 4a, 1 4b and 1 4c are similar in this embodiment, the following discussion of the operation of processor 1 4a also applies to processor 1 4b and 14c.
Processor 1 4a includes a kinescope driver stage comprising an input common emitter transistor 20 which receives video signal r from processor 12 via an input resistor 21, and an output high voltage common base transistor 22 which together with transistor 20 forms a cascode video driver amplifier. High level video signal R, suitable for driving kinescope cathode 16a, is developed across a load resistor 24 in the collector output circuit of transistor 22. An operating supply voltage for amplifier 20, 22 is provided by a source of high DC voltage, B+ (e.g., +230 volts). Direct current negative feedback for driver 20, 22 is provided by means of a resistor 25. The signal gain of cascode amplifier 20, 22 is primarily determined by the ratio of the value of feedback resistor 25 to the value of input resistor 21. The feedback network provides a suitably low amplifier output impedance, and assists to stabilize the DC operating level at the amplifier output.
A sensing resistor 30 DC coupled in series with and between the collector-emitter paths of transistors 20, 22 serves to develop a voltage at a relatively low voltage node A representing the level of kinescope cathode black current conducted during kinescope blanking intervals.
Resistor 30 functions in conjunction with the AKB system of the receiver, which will now be described.
A timing signal generator 40 containing logic control circuits responds to periodic horizontal synchronizing rate signals (H) and to periodic vertical synchronizing rate signals (V), both derived from deflection circuits of the receiver, for generating timing signals V5, Vs, Vc, Vp and Ve which control the operation of the AKB function during periodic AKB intervals. Each AKB interval begins shortly after the end of the vertical retrace interval within the vertical blanking interval, and encompasses several horizontal line intervals also within the vertical blanking interval and during which video signal image information is absent.
These timing signals are illustrated by the waveforms in Figure 2.
Referring to Figure 2 for the moment, timing signal V5, a video blanking signal, comprises a positive pulse generated soon after the vertical retrace interval ends at time T1, as indicated by reference to signal waveform V. Blanking signal V B exists for the duration of the AKB interval and is applied to a blanking control input terminal of luminance-chrominance processor 12 for causing the r, g and b output of processor 12 to exhibit a black image representative DC reference level corresponding to the absence of video signals.This can be accomplished by reducing the signal gain of processor 12 to substantially zero via the gain control circuits of processor 12 in response to signal VBI and by modifying the DC level of the video signal processing path via the DC level control circuits of processor 12 to produce a black image representative reference level at the signal outputs of processor 12. Timing signal VG, a positive grid drive pulse, encompasses three horizontal line intervals within the vertical blanking interval. Timing signal Vc controls the operation of a clamping circuit associated with the signal sampling function of the AKB system.
Timing signal Vs, a sampling control signal, occurs after signal Vc and serves to time the operation of a sample and hold circuit which develops a DC bias control signal for controlling the kinescope cathode black current level. Signal Vs encompasses a sampling interval the beginning of which is slightly delayed relative to the end of the clamping interval encompassed by signal Vc, and the end of which substantially coincides with the end of the AKB interval. A negative-going auxiliary pulse Vp, the function of which will be described in greater detail subsequently, coincides with the sampling interval. Signal timing delays TD indicated in Figure 2 are on the order of 200 nanoseconds.
Referring again to Figure 1, during the AKB interval positive pulse V5 (e.g., on the order of + 10 volts) forward biases grid 18 of the kinescope, thereby causing the electron gun comprising cathode 1 6a and grid 1 8 to increase conduction. At times other than the AKB intervals, signal V5 provides the normal, less positive, bias for grid 18. In response to positive grid pulse V5, a similarly phased, positive current pulse appears at cathode 1 6a during the grid pulse interval. The amplitude of the cathode output current pulse so developed is proportional to the level of cathode black current conduction (typically a few microamperes).
The induced positive cathode output pulse appears at the collector of transistor 22, and is coupled to the base input of transistor 20 via resistor 25, causing the current conduction of transistor 20 to increase proportionally while the cathode pulse is present. The increased current conducted by transistor 20 causes a voltage to be developed across sensing resistor 30. This voltage is in the form of a negative-going voltage change which appears at sensing node A and which is proportional in magnitude to the magnitude of the black current representative cathode output pulse. The magnitude of the voltage change at node A is determined by the product of the value of resistor 30 times the magnitude of the current flowing through resistor 30.
The voltage change at node A is coupled via a small resistor 31 to a node B at which a voltage change V1, essentially corresponding to the voltage change at node A, is developed. Node B is coupled to a bias control voltage processing network 50. Network 50 includes an input coupling capacitor 51, an input clamping and sampling operational amplifier 52 (e.g., an operational transconductance amplifier) with an associated feedback switch 54 responsive to clamping timing signal Vc, and a charge storage capacitor 56 with an associated switch 55 responsive to sampling timing signal Vs. The voltage developed on capacitor 56 is used to supply a kinescope bias correction signal via network 58 and resistor network 60, 62, 64 to the kinescope driver via a bias control input at the base of transistor 20.Network 58 includes signal translating and buffer circuits for supplying the bias control voltage at a suitable level and low impedance in accordance with the bias control input requirements of transistor 20.
The operation of the system of Figure 1 will now be discussed with specific reference to the waveforms of Figure 2. Auxiliary signal Vp is applied to circuit node B in Figure 1 via a diode 35 and a voltage translating impedance network comprising resistors 32 and 34, e.g., with values of 220 kilohms and 270 kilohms, respectively.
Signal Vp exhibits a positive DC level of approximately +8.0 volts at all times except during the AKB sampling interval, for maintaining diode 35 conductive so that a normal DC bias voltage is developed at node B. When the positive DC component of signal Vp is present, the junction of resistors 32 and 34 is clamped to a voltage equal to the positive DC component of signal Vp, minus the voltage drop across diode 35.
Signal Vp manifests a negative-going, less positive fixed amplitude pulse component during the AKB sampling interval. Diode 35 is rendered non-conductive in response to negative pulse Vp, causing both resistors 32 and 34 to be coupled between node B and ground. Resistor 31 causes insignificant attenuation of the voltage change developed at node A relative to the corresponding voltage change (V1) developed at node B since the value of resistor 31 (on the order of 200Q) is small relative to the values of resistors 32 and 34.
Prior to the clamping interval, but during the AKB interval, the pre-existing nominal DC voltage (VNoM) appearing at node B charges the positive terminal of capacitor 51. During the clamping interval when grid drive pulse VG is developed, the voltage at node A decreases in response to pulse Va by an amount representative of the black current level. This causes the voltage at node B to decrease to a level substantially equal to VNOMV1 Also during the clamping interval, timing signal Vc causes clamping switch 54 to close (i.e., conduct) whereby the inverting (-) signal input of amplifier 52 is coupled to its output, thereby configuring amplifier 52 as a unity gain follower amplifier. At this time, storage capacitor 56 is decoupled from amplifier 52 via non-conductive switch 55.As a result, a source of fixed DC reference voltage VREF (e.g., +5 volts) applied to a non-inverting input (+) of amplifier 52 is coupled by feedback action to the inverting signal input of amplifier 52 via the output of amplifier 52 and conductive switch 54.
Thus during the clamping interval the voltage V3 across capacitor 51 is a function of a reference set-up voltage determined by voltage V REF at the negative terminal of capacitor 51, and a voltage at the positive terminal of capacitor 51 corresponding to the difference between the described pre-existing nominal DC level (VNoM) at node B and voltage change V, developed at node B during the clamping interval. Thus voltage V3 across capacitor 51 during the clamping reference interval is a function of the level of black current representative voltage change V1, which may vary. Voltage V3 can be expressed as (VNOMV1 )VREF.
During the immediately following sampling interval, positive grid drive pulse V5 is absent, causing the voltage at node B to increase positively to the pre-existing nominal DC level VENOM that appeared prior the clamping interval.
Simultaneously, negative pulse Vp appears, reverse biasing diode 35 and perturbing (i.e., momentarily changing) the normal voltage translating and coupling action of resistors 32, 34 such that the voltage at node B is reduced by an amount V2 as indicated in Figure 2. At the same time, clamping switch 54 is rendered nonconductive and sampling switch 55 closes (conducts) in response to signal Vs whereby charge storage capacitor 55 is coupled to the output of amplifier 52.
Thus during the sampling interval the input voltage applied to the inverting signal input (-) of amplifier 52 is equal to the difference between the voltage at node B, and voltage V3 across input capacitor 51. The input voltage applied to amplifier 52 is a function of the magnitude of voltage change V1, which can vary with changes in the kinescope black current level.
The voltage on output storage capacitor 56 remains unchanged during the sampling interval when the magnitude of voltage change V, developed during the clamping interval equals the magnitude of voltage change V2 developed during the samping interval, indicating a correct kinescope black current level. This results because during the sampling interval, voltage change V, at node B increases in a positive direction (from the clamping set-up reference level) when the grid drive pulse is removed, and voltage change V2 causes a simultaneous negative-going voltage perturbation at node B.
When kinescope bias is correct, positive-going voltage change V, and negative-going voltage change V2 exhibit equal magnitudes whereby these voltage changes mutually cancel during the sampling interval, leaving the voltage at node B unchanged.
When the magnitude of voltage change V, is less than the magnitude of voltage change V2, amplifier 52 proportionally charges storage capacitor 56 in a direction for increasing cathode black current conduction. Conversely, amplifier 52 proportionally discharges storage capacitor 56 for causing decreased cathode black current conduction when the magnitude of voltage change Vr is greater than the magnitude of voltage change V2.
As more specifically shown by the waveforms of Figure 2, the amplitude "A" of voltage change V, is assumed to be approximately three millivolts when the cathode black current level is correct, and varies over a range of a few millivolts (+A) as the cathode black current level increases and decreases relative to the correct level as the operating parameters of the kinescope change.
Thus the clamping interval set-up reference voltage V3 across capacitor 51 varies with changes in the magnitude of voltage V, as the cathode black current level changes. Voltage change V2 at node B exhibits an amplitude "A" of approximately three millivolts, which corresponds to amplitude "A" associated with voltage change V, when the black current level is correct.
As indicated by waveform VCOR in Figure 2, the voltage at the inverting input of amplifier 52 remains unchanged during the sampling interval when voltages V, and V2 are both of amplitude "A". However, as indicated by waveform VH, the input voltage of amplifier 52 increases by an amount A when voltage change V, exhibits amplitude "A+A", corresponding to a high black current level. In this event amplifier 52 discharges output storage capacitor 56, so that the bias control voltage applied to the base of transistor 20 causes the collector voltage of transistor 22 to increase, whereby the cathode black current decreases towards the correct level.
Conversely, and as indicated by waveform VL, the input voltage of amplifier 52 decreases by an amount A during the sampling interval when voltage change V, exhibits amplitude "A-A", corresponding to a low black current level. In this case amplifier 52 charges output storage capacitor 56, causing the collector voltage of transistor 22 to decrease whereby the cathode black current increases toward the correct level.
In either case, several sampling intervals may be required to achieve the correct black current level.
The voltage developed at node B during the AKB clamping and sampling intervals is a function of the values of resistors 31, 32, 34, and the value of an output impedance, ZO, appearing at node A.
When signal Vp manifests the positive DC level (+8 volts) during the clamping interval, the junction of resistors 32 and 34 is voltage clamped and a current conducted by resistor 31 from node A to node B is a function of the values of ZO, resistor 31 and resistor 34. During the subsequent sampling interval when the negativegoing pulse component of signal Vp is present, diode 35 is non-conductive and the junction of resistors 32 and 34 is unclamped. At this time a different current is conducted by resistor 31 from node A to node B as a function of the value of resistor,32, in addition to the values of Z0 and resistors 31, 34. Voltage change V2 developed at node B in response to the negative-going pulse component of signal Vp is proportional to the difference between these currents.
Impedance Z0 at node A may vary undesirably as a function of the kinescope cathode bias level (i.e., cathode cut-off voltage level) associated with the expected correct cathode black current level.
Resistor 31 compensates for variations in the value of impedance ZO, and also serves to increase the immunity of the clamping and sampling circuits of network 50 to locally generated spurious signals such as horizontal rate interference.
Note A can be modeled as a voltage source in series with impedance Zo mentioned previously.
The value of impedance Z0 is a function of the value of sense resistor 30, divided by a control loop gain factor which is a function of the operating point of transistor 20. The operating point of transistor 20 during AKB intervals is proportional to the cathode cut-off voltage. In practice, it has been found that impedance Z0 can exhibit minimum and maximum values of 30Q and 509, respectively, under correct black current conditions. Thus the value of Z0 at point A can vary by 67% from a minimum value.
Resistor 31 compensates for the impedance variation at node A such that the impedance variation does not compromise the intended operation of the auxiliary pulse circuit including signal source Vp, diode 35 and resistors 32,34. In this example the value of resistor 31, which is not critical, is on the order of 200S?. Thus the total impedance presented to node B from A comprises resistor 31 and impedance ZO, and varies from 230Q to 250Q with variations of impedance Z0 at node A. Accordingly, node B is presented with acceptably small impedance variations of less than 10% under correct black current conditions, which is significantly less than the 67% impedance variation present in the absence of resistor 31.Stated otherwise, the impedance presented to node B varies by only +4% with respect to a nominal value of 40Q for impedance zo.
Resistor 31 also advantageously increases the immunity of clamping and sampling network 50 to spurious signals which can distort or obscure the bias control voltage ultimately developed on storage capacitor 56. Of primary concern here are periodic spurious signals such as locally generated alternating current interference signals sometimes referred to as "raster rings". The latter signals occur periodically at the horizontal line rate (approximately 1 5,734 Hz.) and comprise damped oscillatory pulse signals with an average value of substantially zero. These signals are generated by deflection circuits of the receiver during horizontal image retrace intervals (i.e., including intervals when the AKB system operates), and can be coupled to the AKB system via power supply connections and via the luminance and chrominance signal processing circuits.Spurious signals are particularly troublesome in an AKB system because they can exhibit magnitudes which are significant relative to the small signals (i.e., on the order of a few millivolts) processed by the AKB system. The impact of spurious signals can be reduced by employing separate filtering and shielding techniques, but these are more complex and costly alternatives.
The voltage developed across clamp capacitor 51 (.12of) during the clamping interval can be seriously affected by spurious signals such as "raster rings", which exhibit a significant non-zero amplitude and occur at the end of the clamping interval (i.e., close in time to when feedback switch 54 opens). In the absence of resistor 31, capacitor 51 can charge to a voltage equal to 67% of the peak amplitude of the spurious raster ring signal, causing the clamping reference voltage developed across capacitor 51 to manifest a serious error. This error is significantly reduced by the presence of resistor 31, as follows.
During the clamping interval, signals including a DC component and the alternating current raster ring signals are supplied to the positive terminal of capacitor 51 via an impedance Z5 (approximately 240 ohms), corresponding to the series combination of impedance Z0 at node A and resistor 31. Reference voltage VRE, is supplied to the negative terminal of capacitor 51 via a low impedance, ZA' corresponding to the low output impedance of amplifier 52, which acts as a voltage follower during the clamping interval.
Impedance ZA is significantly less than impedance Z5. The magnitude of a reactive impedance Zc exhibited by capacitor 51 in the presence of the horizontal rate rastering signals is approximately 84 ohms. The alternating current component of the spurious signals through capacitor 51 is significantly attenuated by the ratio of impedance Zc to the sum of impedances Z A' Z8 and Zcsuch that capacitor 51 can charge to a voltage equal to only approximately 25% of the peak amplitude of the raster ring signal. Accordingly, clamp capacitor 51 responds more closely to the average value of signals from node A, and the amplitude peaks of the spurious signals have a much less significant impact upon the clamping reference voltage developed by capacitor 51.
The disclosed system automatically produces a zero amplifier output current to storage capacitor 56 when the non-zero amplitude of voltage change V, corresponds to the correct black current level. Accordingly, manual pre-set bias controls are not required for offsetting the sampling amplifier conduction response to produce a zero amplifier output current flow to the storage capacitor when the sampled signal exhibits a magnitude other than zero for correct bias conditions.
The described sampling amplifier input signal coupling arrangement employing auxiliary pulse Vp is advantageous in a system wherein sampling amplifier 52 comprises a differential input amplifier, such as an emitter coupled differential amplifier as will be described subsequently in connection with Figure 4. A differential amplifier of this type exhibits a symmetrical input-versusoutput signal transfer response which is nonlinear over much of its operating range. The otherwise symmetrical operating range of the differential amplifier can be rendered asymmetrical if the bias of the amplifier is offset by means of a manually adjustable pre-set bias control, for example.In such case the amplifier would be more likely to produce an output which is contaminated by the effects of noise and similar spurious signals, since the offset asymmetrical amplifier response can lead to rectification of the noise in the non-linear operating region of the amplifier. As a result, the output signal sample and the corresponding voltage developed on the output charge storage device would be distorted or obscured by the effects of rectified noise.
The described combined-pulse sampling arrangement also advantageously provides a convenient mechanism for compensating for mutually different conduction (gain) characteristics and correspondingly different cutoff voltages of the kinescope electron guns, due to kinescope manufacturing tolerances, for example. This aspect of the disclosed arrangement is discussed in detail in U.K. patent application titled "Automatic Bias Control Apparatus for an Electron Gun in an Image Reproducer" (RCA 78859, US Serial No. 434328, GB Application Number 8327417) and is discussed briefly below.
When the kinescope electron guns are identical and thereby exhibit the same conduction characteristics, they will conduct equal black level currents and exhibit equal cut-off voltages (i.e., grid-to-cathode voltage). In practice, however, the electron guns exhibit mutually different conduction characteristics. In the latter case the different currents conducted by the electron guns are considered to be the correct black level currents, whereby the AKB system should remain quiescent and should not alter the kinescope bias even though the electron guns exhibit mutually different black current levels and mutually different associated cut-off voltages.
This result is achieved by the disclosed arrangement since the magnitude of voltage change V2 developed at node B is linearly proportional to the DC voltage component appearing at node A. This DC voltage component is proportional to the cathode cut-off voltage as manifested by the DC voltage component at the output of driver transistor 22, corresponding to the cathode voltage, during the AKB interval (neglecting the effect of the induced cathode output current pulse developed in response to positive grid drive pulse Via). Thus if the three kinescope electron guns exhibit mutually different currents and cut-off voltages corresponding to initial black level set-up conditions, voltage change V2 respectively associated with signal processors 1 4a, 1 4b and 1 4c each exhibit different magnitudes, even though each is derived from a common signal Vp. The different magnitudes of voltage changes V2 are a function of the different cut-off voltages as manifested by the DC components of different magnitudes developed at nodes A. The different magnitudes of voltage changes V2 are such that, for the associated AKB control loop, the voltage developed at node B does not change when voltage changes V, and V2 are combined, so that each AKB control loop remains quiescent.
The AKB control loops will remain quiescent until the initially established black level electron gun currents change due to a change in the operating parameters of the kinescope because of kinescope aging or temperature effects.
In some AKB systems it may be desirable to develop black current representative voltage change V, during the sampling interval, rather than during the preceding clamping interval as described previously. In such an alternative system grid drive pulse Va is timed to occur during the sampling interval, and signal timing relationships as shown by the waveforms of Figure 3 can be employed. In such a system the timing of signals V, H, VB, Vs and Ve remains unchanged.
Waveforms for the alternative system are shown in Figure 3. A positive grid drive pulse Va' and a positive auxiliary pulse Vp' are coincident during the sampling interval. During the initial clamping interval, the "set-up reference level" is a function of the DC voltage then appearing at nodes A and B. During the subsequent sampling interval, voltage change V,' exhibits an amplitude "A" when the black current level is correct, amplitude A+A when the black current level is low, and amplitude A-A when the black current level is high. Voltage change V,' is summed during the sampling interval with voltage change V2', of amplitude "A".Thus when the black current level is correct, voltage change V,' cancels with voltage change V2, since both then exhibit the same amplitude "A" but with opposite polarity. The voltage then applied to clamp capacitor 51 from node B is therefore the same as the reference level applied from node B during the prior clamping interval, whereby the input voltage of amplifier 52 does not change during the sampling interval, as indicated by signal waveform VCOR for the correct current condition.
Thus storage capacitor 56 is neither charged nor discharged by output current from amplifier 52.
For this alternative system, voltage change V2, can be developed at node B by selectively gating a voltage divided version of positive pulse Vp' to node B during the sampling intervals.
The clamping reference level developed during the clamping interval for conditions of low and high black current is the same as the clamping reference level developed when the black current level is correct. However, in the case of high black current, voltage changes V,' and V2, do not cancel completely during the sampling interval, and the input voltage of amplifier 52 increases by an amount å during the sampling interval (waveform VH). Conversely, a condition of black current results in incomplete cancellation whereby the input voltage to amplifier 52 decreases by an amount A during the sampling interval (waveform V,).
Figure 4 shows circuit details of signal clamping and sampling network 50 of Figure 1, wherein corresponding elements are identified by the same reference number.
In Figure 4, amplifier 52 is shown as comprising an operational transconductance amplifier wherein an output current is produced as a function of the product of the amplifier input voltage and the amplifier transconductance (go).
Amplifier 52 includes emitter coupled transistors 66, 68 arranged in an input differential amplifier configuration, and a current repeater ("mirror") network, including a diode connected transistor 71 and a transistor 74, arranged in the collector circuit of transistor 68 as shown. A first constant current source including a forward biased transistor 69 and a resistor R provides an operating current I for transistors 66 and 68. A second constant current source including a forward-biased transistor 75 and a resistor 2R provides an operating current 1/2 for transistor 74.
DC reference voltage source VREF is applied to the non-inverting input of amplifier 52 at the base of transistor 68. The input signal to be sampled (as derived from node B in Figure 1) is applied via input capacitor 51 to the inverting input of amplifier 52 at the base of transistor 66.
During the AKB clamping interval, the collector of transistor 68 is coupled to input capacitor 51 via diode connected transistor 71, transistor 74, and a conductive switch 54 to form a negative feedback current path. At this time, storage capacitor 56 is decoupled from amplifier 52 via non-conductive switch 55. Input capacitor 51 charges via currents conducted by transistors 68, 71 and 74, as a function of VIEF and the potential then applied to the input of capacitor 51 from node B of Figure 1. Such charging continues until the base voltages of transistors 66 and 68 are substantially equal (i.e., the differential input voltage of amplifier 52 is substantially zero).
Current I sourced by transistor 69 then divides equally between transistors 66 and 68, whereby the collector currents of transistors 68 and 74 equal the collector current (1/2) conducted by transistor 75. Therefore all of the collector current conducted by transistor 74 flows as collector current in transistor 75. The described current feedback path settles to a zero current condition prior to the end of the clamping interval, at which time transistor 75 "sinks" all of the collector current of transistor 74 and zero feedback current flows to the base of input transistor 66.
During the subsequent AKB sampling interval, switch 54 is rendered non-conductive and switch 55 conducts to couple storage capacitor 56 to the output of amplifier 52. The pre-existing charge on capacitor 56 remains unchanged unless the input signal applied to capacitor 51 is sufficient to alter the balanced base bias of transistors 66, 68 as established during the preceding clamping interval. Thus when voltage change V, exhibits amplitude "A", corresponding to a correct black level current condition, the voltage input to transistor 66 will remain unchanged as indicated by waveform Vcop of Figure 2. Accordingly, the baianced input bias of transistors 66, 68 and the charge on output storage capacitor 56 remain unchanged.When the black current level is incorrect such that the voltage input to transistor 66 is caused to increase as shown by waveform VH of Figure 2, the currents conducted by transistors 68, 71 and 74 decrease. Storage capacitor 56 is discharged via transistor 75 by an amount proportional to the decreased conduction of transistor 74 in response to the increased input voltage. In this case transistor 75 acts as a current sink with respect to discharging storage capacitor 56. Similarly, a decrease in the input voltage applied to transistor 66 (as indicated by waveform V, of Figure 2) causes a corresponding increase in the collector current of output transistor 74. Storage capacitor 56 charges via transistor 74 in response to this increased current conduction, whereby the voltage on capacitor 56 increases. In this case transistor 74 acts as a current source for charging capacitor 56.
Figure 5 shows a brock diagram of a logic arrangement for timing signal generator 40 in Figure 1. A binary counter 90 includes CLOCK and RESET inputs respectively responsive to horizontal signal H and vertical signal V, a DISABLE input, and binary outputs Q1-Q4.
Counter 90 is reset in response to the positive pulse portion of signal V (see Figure 2) which occurs during the vertical retrace interval. Thus, outputs Q,Q4 all exhibit a low logic level (0000) while the RESET input is positive during the vertical retrace interval. During this time counter 90 does not respond to horizontal rate clock pulses H.
A combinational logic array 92 (e.g., including a plurality of logic gates) monitors the binary states of the Q,Q4 outputs of counter 90 via inputs A D. At the end of the vertical retrace interval at time TX, counter 90 is enabled to operate. The logic states of the outputs of counter 90 change to indicate a binary number corresponding to the number of clock pulses H occurring since the end of the vertical retrace interval.
A logic output F of array 92 produces a high ("1") logic level during the interval encompassing the second through eighth clock pulses H, by sensing the expected condition of counter outputs Q1-Q4 during this interval. This signal is delayed by a delay network 93 to produce delay TD whereby AKB timing signal V B is developed at the output of delay network 93. The delay produced by network 93 can be produced, for example, by a plurality of series coupled logic gates, each providing a given delay.
Timing signal Vc is developed at output G of array 92 during the interval including the third through the fifth clock pulses H from the end of the vertical retrace interval. This signal is delayed by an amount, via a network 94 and level shifted via a network 95 to produce grid drive pulse Va. Level shifting network 95 (e.g., a voltage translator) serves to produce signal Va with an amplitude suitable for driving the kinescope grid electrode.
A logic output H of array 92 produces a high ("1") ) logic level during the interval encompassing the sixth through the eighth clock pulses H from the end of the vertical retrace interval. Network 96 delays this signal by amount TD to develop timing signal Vs. Auxiliary pulse Vp is derived from signal V5 by means of a signal inverter 98 and a level shifter 99, the latter serving to produce a pulse amplitude suitable for application to resistor network 32, 34 of Figure 1. Output E of array 92 provides a control signal to the DISABLE input of counter 90 after the AKB interval ends (i.e., at the beginning of the ninth clock pulse H) to inhibit the counting process.

Claims (14)

Claims
1. In a video signal processing system including an image reproducing device responsive to video signals supplied to an intensity control electrode thereof, automatic bias control apparatus comprising: means for deriving a periodic signal representative of the black current level conducted by said intensity control electrode during video signal image blanking intervals, said derived signal having a magnitude other than zero when said black current level is correct; storage means; amplifier means with a signal input, and an output coupled to said storage means for modifying the contents stored in said storage means in accordance with the conductive condition of said amplifier means in responsive to applied input signals; input signal coupling means for coupling said derived signal to said amplifier input;; means for providing a periodic auxiliary signal to said input signal coupling means with a magnitude and sense for substantially negating the response of said amplifier to the magnitude of said derived signal when the magnitude of said derived signal is representative of a correct black current level; and means for supplying a bias correction voltage derived from said storage means to said image reproducing device for maintaining a correct black current level.
2. Apparatus according to Claim 1 wherein impedance means are coupled to said input signal coupling means for establishing a bias for said input signal coupling means in the presence of said derived signal; and wherein said auxiliary signal is applied to said impedance means for modifying said established bias with a sense for producing said negated amplifier response.
3. Apparatus according to Claim 1 wherein said auxiliary signal canceis said derived signal in said input signal path to produce said negated amplifier response.
4. Apparatus according to Claim 3, wherein said derived and auxiliary signals comprise coincident pulses of mutually opposite polarity, and substantially equal magnitude when said derived signal is representative of a correct black current level.
5. Apparatus according to claim 1, wherein said auxiliary signal exhibits a magnitude proportional to a DC voltage component manifested by said intensity control electrode during said blanking intervals.
6. Apparatus according to Claim 1 further comprising clamping means coupled to said input signal coupling means at said amplifier input; switching means coupled to said amplifier output, to said clamping means, and to said storage means; means for rendering said switching means operative during an initial clamping interval for (1) clamping said amplifier input to a reference voltage in response to a reference source coupled to said amplifier input during said clamping interval, and (2) decoupling said amplifier output from said storage means; and to render said switching means operative during a following sampling interval for (3) unclamping said amplifier input, and (4) coupling said amplifier output to said storage means; said derived black current representative signal is developed during said clamping interval and coupled to said clamping means so that said reference voltage to which said amplifier input is clamped is additionally a function of the magnitude of said derived signal; and said auxiliary signal is developed during said following sampling interval.
7. Apparatus according to Claim 6, wherein said image reproducing device is a kinescope including an electron gun comprising a grid electrode and an associated cathode intensity control electrode; said automatic bias control apparatus further includes means for biasing said kinescope electron gun during said clamping interval to induce a cathode output signal with a magnitude proportional to the level of cathode black current; and said deriving means derives said periodic representative signal from said induced cathode output signal.
8. Apparatus according to Claim 1, further comprising clamping means coupled to said input signal coupling means at said amplifier input; switching means coupled to said amplifier output, to said clamping means, and to said storage means; means for rendering said switching means operative during an initial clamping interval for (1) clamping said amplifier input to a reference voltage in response to a reference source coupled to said amplifier input during said clamping interval, and (2) decoupling said amplifier output from said storage means; and to render said switching means operative during a following sampling interval for (3) unclamping said amplifier input, and (4) coupling said amplifier output to said storage means; and wherein said derived black current representative signal and said auxiliary signal are both developed during said sampling interval.
9. Apparatus according to Claim 6 or 8, wherein said clamping means comprising a capacitor for coupling signals from said input coupling means to said amplifier input; and said auxiliary signal exhibits a magnitude and sense for maintaining the voltage at said amplifier input substantially unchanged, when the magnitude of said derived signal is representative of a correct black current level.
10. Apparatus according to Claim 9, wherein said image reproducing device is a kinescope including an electron gun comprising a grid electrode and an associated cathode intensity control electrode; said automatic bias control apparatus further includes means for biasing said kinescope electron gun during said sampling interval to induce a cathode output signal with a magnitude proportional to the level of cathode black current; and said deriving means derives said periodic representative signal from said induced cathode output signal.
11. Apparatus according to any one of the preceding claims, wherein said amplifier means comprises a differential input amplifier.
12. Apparatus according to Claim 1, wherein said storage means is a capacitor, said input signal coupling means couples said derived signal to said capacitor to alter its charge; and said periodic auxiliary signal is coupled to said capacitor to alter its charge; said auxiliary signal having a magnitude and sense for substantially negating the altered charge of said capacitor developed in response to said derived signal when the magnitude of said derived signal is representative of a correct black current level.
13. Apparatus according to Claim 12, wherein said auxiliary signal exhibits a magnitude as a function of a DC voltage component manifested by said intensity control electrode during said blanking intervals.
14. Apparatus according to Claim 1, wherein said means for deriving said periodic signal exhibiting a variable output impedance related to the bias of said intensity control electrode, said input signal coupling means including an impedance for coupling said derived representative signal from said output of said deriving means to said storage means, said impedance being large relative to said variable output impedance for significantly reducing impedance variations presented to said periodic auxiliary signal providing means from said output of said deriving means.
1 5. Apparatus according to Claim 14, wherein said derived signal is developed at a first circuit point corresponding to said output of said deriving means; said periodic auxiliary signal is coupled to said capacitor at a second circuit point; and said impedance is coupled from said first circuit point to said second circuit point.
1 6. A video signal processing system substantially as hereinbefore described with reference to Figure 1 or to Figure 1 together with Figure 4 and/or Figure 5 of the drawings.
1 7. A color television receiver substantially as hereinbefore described with reference to Figure 1 or to Figure 1 together with Figure 4 and/or Figure 5 of the drawings.
GB08327413A 1982-10-14 1983-10-13 Automatic bias control system for an image reproducing device Expired GB2128444B (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US06/434,329 US4484227A (en) 1982-10-14 1982-10-14 Automatic kinescope bias control system compensated for sense point impedance variations
US06/434,314 US4484228A (en) 1982-10-14 1982-10-14 Signal processing network for an automatic kinescope bias control system

Publications (3)

Publication Number Publication Date
GB8327413D0 GB8327413D0 (en) 1983-11-16
GB2128444A true GB2128444A (en) 1984-04-26
GB2128444B GB2128444B (en) 1986-09-17

Family

ID=27030137

Family Applications (1)

Application Number Title Priority Date Filing Date
GB08327413A Expired GB2128444B (en) 1982-10-14 1983-10-13 Automatic bias control system for an image reproducing device

Country Status (14)

Country Link
KR (1) KR910009426B1 (en)
AT (1) AT387484B (en)
AU (1) AU564933B2 (en)
DE (1) DE3337298C2 (en)
DK (1) DK163779C (en)
ES (1) ES8406826A1 (en)
FI (1) FI76232C (en)
FR (1) FR2534763B1 (en)
GB (1) GB2128444B (en)
HK (1) HK18287A (en)
IT (1) IT1167580B (en)
NZ (1) NZ205953A (en)
PT (1) PT77461B (en)
SE (1) SE453242B (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0218455A3 (en) * 1985-10-01 1988-08-17 Rca Licensing Corporation Sample and hold circuit for a control system in a video signal processor
EP0542347A2 (en) * 1991-11-13 1993-05-19 Koninklijke Philips Electronics N.V. Display device including a black level setting circuit

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4207592A (en) * 1978-10-13 1980-06-10 Rca Corporation Automatic kinescope bias control circuit
US4263622A (en) * 1979-01-30 1981-04-21 Rca Corporation Automatic kinescope biasing system
US4331982A (en) * 1980-09-25 1982-05-25 Rca Corporation Sample and hold circuit particularly for small signals
US4484226A (en) * 1982-10-14 1984-11-20 Rca Corporation Automatic kinescope bias control system compensated for kinescope electron gun conduction dissimilarities

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0218455A3 (en) * 1985-10-01 1988-08-17 Rca Licensing Corporation Sample and hold circuit for a control system in a video signal processor
EP0542347A2 (en) * 1991-11-13 1993-05-19 Koninklijke Philips Electronics N.V. Display device including a black level setting circuit
EP0542347A3 (en) * 1991-11-13 1995-04-12 Philips Nv Display device including a black level setting circuit

Also Published As

Publication number Publication date
HK18287A (en) 1987-03-06
KR910009426B1 (en) 1991-11-15
IT1167580B (en) 1987-05-13
PT77461B (en) 1986-03-18
DK474083D0 (en) 1983-10-13
AT387484B (en) 1989-01-25
FI833653A (en) 1984-04-15
IT8323251A1 (en) 1985-04-11
DE3337298C3 (en) 1990-01-04
DE3337298C2 (en) 1985-04-18
FI833653A0 (en) 1983-10-07
KR840006583A (en) 1984-11-30
SE453242B (en) 1988-01-18
ES526334A0 (en) 1984-08-01
FR2534763A1 (en) 1984-04-20
NZ205953A (en) 1987-03-31
DK474083A (en) 1984-04-15
GB2128444B (en) 1986-09-17
ATA367383A (en) 1988-06-15
DK163779C (en) 1992-08-31
AU564933B2 (en) 1987-09-03
PT77461A (en) 1983-11-01
GB8327413D0 (en) 1983-11-16
DE3337298A1 (en) 1984-04-19
SE8305540D0 (en) 1983-10-07
ES8406826A1 (en) 1984-08-01
FI76232B (en) 1988-05-31
FR2534763B1 (en) 1989-10-13
AU1998283A (en) 1984-04-19
IT8323251A0 (en) 1983-10-11
SE8305540L (en) 1984-04-15
DK163779B (en) 1992-03-30
FI76232C (en) 1988-09-09

Similar Documents

Publication Publication Date Title
US4263622A (en) Automatic kinescope biasing system
US4331981A (en) Linear high gain sampling amplifier
CA1142641A (en) Automatic kinescope biasing system with increased interference immunity
US4484228A (en) Signal processing network for an automatic kinescope bias control system
US4044375A (en) Brightness control apparatus
US4484229A (en) Automatic kinescope bias control system with selectively disabled signal processor
US4414577A (en) Manually gain presettable kinescope driver in an automatic kinescope bias control system
US4536800A (en) Additive pulse sampling circuit
US4484226A (en) Automatic kinescope bias control system compensated for kinescope electron gun conduction dissimilarities
US4502079A (en) Signal sampling network with reduced offset error
GB1598591A (en) Brightness control circuit with predictable brightness control range
US5410222A (en) Sample pulse generator for automatic kinescope bias system
EP0074081B1 (en) Signal processing unit
GB2128444A (en) Automatic bias control system for an image reproducing device
CA1212461A (en) Signal sampling circuit
CA1212462A (en) Switching network with suppressed switching transients
US4523233A (en) Automatic bias control system with compensated sense point
GB2082872A (en) Keying signal generator with false output immunity
US4482921A (en) Level shifter for an automatic kinescope bias sampling system
US4484227A (en) Automatic kinescope bias control system compensated for sense point impedance variations
US4183049A (en) Tint control signal generator for color television receiver

Legal Events

Date Code Title Description
732 Registration of transactions, instruments or events in the register (sect. 32/1977)
732E Amendments to the register in respect of changes of name or changes affecting rights (sect. 32/1977)
PCNP Patent ceased through non-payment of renewal fee

Effective date: 20021013