GB2035001A - Converting single-ended input signals to differential output signals - Google Patents

Converting single-ended input signals to differential output signals Download PDF

Info

Publication number
GB2035001A
GB2035001A GB7935343A GB7935343A GB2035001A GB 2035001 A GB2035001 A GB 2035001A GB 7935343 A GB7935343 A GB 7935343A GB 7935343 A GB7935343 A GB 7935343A GB 2035001 A GB2035001 A GB 2035001A
Authority
GB
United Kingdom
Prior art keywords
circuit
emitter
transistors
transistor
diode
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB7935343A
Other versions
GB2035001B (en
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Sony Corp
Original Assignee
Sony Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from JP14127378U external-priority patent/JPS5829621Y2/en
Priority claimed from JP12653278A external-priority patent/JPS5552615A/en
Application filed by Sony Corp filed Critical Sony Corp
Publication of GB2035001A publication Critical patent/GB2035001A/en
Application granted granted Critical
Publication of GB2035001B publication Critical patent/GB2035001B/en
Expired legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/30Single-ended push-pull [SEPP] amplifiers; Phase-splitters therefor
    • H03F3/3083Single-ended push-pull [SEPP] amplifiers; Phase-splitters therefor the power transistors being of the same type
    • H03F3/3086Single-ended push-pull [SEPP] amplifiers; Phase-splitters therefor the power transistors being of the same type two power transistors being controlled by the input signal
    • H03F3/3094Phase splitters therefor
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/45Differential amplifiers
    • H03F3/45071Differential amplifiers with semiconductor devices only
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03GCONTROL OF AMPLIFICATION
    • H03G1/00Details of arrangements for controlling amplification
    • H03G1/0005Circuits characterised by the type of controlling devices operated by a controlling current or voltage signal
    • H03G1/0017Circuits characterised by the type of controlling devices operated by a controlling current or voltage signal the device being at least one of the amplifying solid state elements of the amplifier
    • H03G1/0023Circuits characterised by the type of controlling devices operated by a controlling current or voltage signal the device being at least one of the amplifying solid state elements of the amplifier in emitter-coupled or cascode amplifiers

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Amplifiers (AREA)
  • Control Of Amplification And Gain Control (AREA)
  • Processing Of Color Television Signals (AREA)

Description

1 1 GB 2 035 001 A 1 SPECIFICATION the supplied signal current is much
less than the quiescent current supplied by the current source.
Circuit for converting single-ended input signals to a 65 That is, if the signal current is represented as i,, then pair of differential output signals the currents through the two transistors can be rep resented as This invention relates to an improved circuit for converting a single-ended input signal to a double ended, or differential output signal.
There are various uses of double-ended, of diffe rential, signals. For example, in gain controlling applications wherein it is preferred to use differential amplifiers, the operation of such differential ampli fiers is enhanced if the signal supplied thereto is a differential signal. Typically, the original input signal which is to be utilized by that differential amplifier is a single-ended signal. Hence, it often is necessary to convert the single-ended signal to a differential out put signal, that is, to a pair of output signals which change by equal but opposite amounts as the sing le-ended input changes.
When supplying a single-ended input signal to a differential amplifier of the type formed of a pair of differential ly-connected transistors, the input signal is applied to the base of one of the differentially connected transistors while the base of the other transistor is AC coupled to ground. The collectors of these transistors provide a pair of differential output signals. Generally, however, in this simple config uration, a resistive bias circuit is necessary to pro vide proper bias voltagesto the differentially connected transistors. As a consequence of this resistive bias circuit, the overall circuit construction is relatively complicated. Moreover, the power sup ply voltage, or operating potential, which normally is supplied to the transistors also must be used to derive the necessary bias voltages. This is an ineffi cient use of the operating potential supply.
One type of circuit which has been proposed for converting a single-ended input signal to a pair of differential output signals is formed of a pair of diodes connected in one series circuit which, in turn, is connected in parallel with another series circuit, the latter being constituted by the base-emitter path of a transistor and another diode. In the absence of any signal current supplied to this circuit, and assuming that a current source is provided to supply a constant current to the parallel-connected circuits, equal currents flow through the series-connected diodes and also through the collector-emitter circuit of the transistor and the additional diode which is connected to the emitter of thattransistor. If the emitter region and the equivalent emitter regions of the diodes all are of equal areas, and if anothertrans istor has its baseemitter path connected in parallel with the additional diode, then the currents through both transistors, in the absence of a signal current, are equal. If a signal current is supplied to the addi tional diode, that is, if an input signal is supplied to 120 the junction formed by the connection of the emitter of the first transistor and the additional diode, then the currents through both transistors will change by an amount equal but opposite to each other only if l,' + is and 1, 1, 2 2 ' wherein 1, is the quiescent current supplied by the current sou rce. Unfortunately, the requirement that the quiescent current must be much greater than the signal current means that either the current source must be very large, that is, must be capable of supplying a high current, or the signal current must be limited to be a very low value. Furthermore, if this relationship between the quiescent and signal cur- rents is not maintained, significant distortion is introduced into the output currents which flow through the transistors. Consequently, this proposed circuit is not fully satisfactory.
Another proposed circuitfor converting a single- ended input signal to a pair of differential output signals is described in U.S. Patent No. 4,049,977. This disclosed circuit is formed of two series circuits connected in parallel, the first series circuit being formed of a pair of diodes, and the second series circuit being formed of an additional diode in series with the collector- emitter circuit of a transistor. The base of the transistor is, in turn, connected to the junction formed by the two diodes of the first series circuit. Output transistors have their base-emitter circuits connected in parallel with a respective diode in each of the series circuits. A current source supplies a quiescent curreritto the parallel circuits such that, in the absence of an input signal, the quiescent current 1, flows through the first diode in each series circuit and, since the base-emitter voltage of each output transistor is equal to the voltage across each of the first diodes, the quiescent current 1. also flows through the collector-emitter circuit of each output transistor. If an input signal is supplied to the second diode of the first series circuit, that is, if the inpt signal is supplied to the junction formed by the series diodes, then the output signal current through one output transistor increases by an amount which is equal to the decrease in the output signal current which flows through the other output transistor. More specifically, the output currents through one of these transistors may be represented as 1. + -L- 4 ' while the output current through the othertransistor may be represented as i, 4 Although these differential output signal currents do not require the condition that the quiescent current to be much greater than the signal current i, there is, The drawing(s) originally filed were informal and the print here reproduced is taken from a later filed format copy.
2 GB 2 035 001 A 2 nevertheless, the disadvantage that the input signal current is significantly attenuated by this circuit arrangement. That is, each of the differential output signal currents exhibits an amplitude that is only one-fourth the amplitude of the input signal current. Stated otherwise, the aforedescribed circuit arrangement exhibits a relatively poor current gain factor.
Therefore, it is an object of the present invention to provide an improved circuit for converting a single-ended input signal to a pair of differential output signals which overcomes the aforenoted disadvantages of previously proposed circuits.
Another object of this invention is provide an improved conversion circuit having a far better current gain characteristic than described above.
An additional object of this invention is to provide a circuit for converting a single-ended input signal to a pair of differential output signals which is of rela- tiveiy simple construction.
A further object of this invention is to provide a circuit for converting a single-ended input signal into a pair of differential output signals which exhibit minimal distortion.
Yet another object of this invention isto provide a conversion circuit which requires only a relatively low operating potential and, therefore, makes efficient use of an operating potential power supply.
Various objects, advantages and features of the present invention will become readily apparent from 95 the ensuing detailed description, and the novel features will be particularly pointed out in the appended claims.
In accordance with this invention, a circuit which is readily adapted to convert a single-ended input signal into a pair of differential output signals is provided with first and second series circuits connected in parallel, the first series circuit being formed of first and second diodes, and the second series circuit being formed of a third diode connected in series with the collector- emitter circuit of a transistor. The transistor has its base electrode connected to the junction defined by the diodes of the first series circuit such that the base-emitter circuit is in parallel arrangement with the second diode. A current source is coupled to the parallel-connected series circuits so as to supply currents thereto. An input signal current is supplied to the junction defined by the diodes of the first series circuit; and first and second outputs are coupled to this junction and to the collector electrode of the transistor, respectively, for providing differential output signal currents which are a function of the supplied signal current. These differential output signal currents may be supplied to a differential amplifier having a controllable gain.
The following detailed description, given by way of example, will best be understood in conjunctionwith the accompanying drawings in which:
FIG. 1 is a schematic diagram of one proposal for a circuit to convert a single-ended input signal into a pair of differential output signals; FIG. 2 is a schematic diagram of one embodiment of the present invention; FIG. 3 is a schematic diagram of a differential amp- lifier which can be used as again control amplifier and which is of the type that is supplied with differential signals; FIG. 4 is a schematic diagram of an embodiment of the present invention used in conjunction with a differential amplifier; FIG. 5 is a schematic diagram of another embodiment of the present invention used with a differential amplifier; and FIG. 6 is a schematic diagram of an embodiment of the present invention used in conjunction with a gain controlling amplifier which finds ready application as, for example, a color saturation control circuit in a color television receiver.
Before describing an embodiment of the present invention, reference is made to FIG. 1 which is a schematic diagram of a previous proposal for a circuit adapted to convert a single-ended input signal to a pair of differential output signals. This circuit is comprised of a pair of diodes 1 and 2 connected in series, this series circuit being connected in parallel with another series circuit formed of the baseemitter circuit of a transistor 3 and an additional diode 4. A current source capable of generating a substantially constant current is connected to these parallel-connected series circuits and, more particularly, is connected to the junction defined by the anode of diode 1 and the base electrode of transistor 3. For the purpose of the present description, "current source" is understood to mean a current generating circuit whose output current remains substantially constant regardless of variations in the load to which this current is supplied. Of course, the current level produced by the current source is determined by various parameters and, if desired, may be controlled by a suitable control signal, adjustable ci rcuit element, orthe like. Atypical current source is comprised of the collector-emitter circuit of a biased transistor. Other current source cir- cuits are known, and another example is shown in aforementioned U.S. Patent No. 4,049,977.
In the circuit of FIG. 1, diode 4 also is connected in parallel with the base-emitter circuit of another transistor 5. Although not shown herein, it is appreciated that a suitable source of operating potential is provided in orderto energize the current source and also to supply operating voltages to transistors 3 and 5.
In operation, let it be assumed thatthe current source supplies a constant current, also referred to herein as the quiescent current, of value 210. Let it be further assumed thatthe emitter region of transistors 3 and 5 are of equal area; and that the equivalent emitter regions of diodes 1, 2 and 4 also are of this same equal area. Consequently, the voltage drop across each diode, as well as the base-emitter voltage drop across each transistor, is equal and may be represented as Vl,,,. Additionally, the baseemitter impedance of each transistor and the diode impedance of each diode all are equal.
In the absence of an input signal, the current supplied by the current source is divided equally between the two series circuits which are connected thereto. Hence, a current 1,, flows through diodes 1 and 2, and an equal current 10 flows through the c 3 GB 2 035 001 A 3 collector-emitter circuit of transistor 3 and through diode 4. It is assumed that the base current of trans istor 3 is negligible and, therefore, may be ignored.
As may be appreciated, since the base-emitter vol tage of transistor 3 is equal to the voltage across diode 4, the emitter current of the transistor is equal to the current which flows through the diode. In view of the negligible base current of transistor 3, the col lector currentthereof is equal to its emitter current.
Hence, the collector-emitter current of transistor 3 is 75 equal to the diode current of diode 4, which also is equal to the currentflowing through diodes 1 and 2.
It is therefore seen that this collector-emitter current is equal to 1,,.
Now, let it be assumed that a signal is supplied to 80 the junction defined by the emitter electrode of transistor 3 and diode 4. This signal is represented in FIG. 1 as a current source supplying a signal is. If this signal current results in an increase in the emitter voltage of transistor 3, then the collector-emitter cur- 85 rent therethrough is reduced so as to be equal to 1,, - i, By using Kirchoft's law, the current through diode 4 is equal to 1, - i, + is. Now, the voltage across diode 4 is equal to the base-emitter voltage of transistor 5.
Hence, the emitter current of this transistor is equal to the current through diode 4. If it is assumed that the base current of transistor 5 is negligible and, thus, may be ignored, then the collector current through this transistor is equal to the emitter current thereof which, in turn, is equal to the current through 95 diode 4. Hence, the collector current of transistor 5 is equal to 1,, - il + is.
The forward voltage drop across diode 1 is rep resented as Vbel; the forward voltage drop across diode 2 is represented asVbe2; the base-emittervol tage across transistor 3 is represented as We3; and the forward voltage drop across diode 4 is rep resented as VbA. From FIG. 1, it is seen that (Wel + VbA (WO + We4). From basic semiconductor theory, it is known that the current through a semi conductor diode is an exponential function of the forward voltage drop thereacross. Stated otherwise, the forward voltage drop We of each diode, or the base-emitter voltage of transistor 3, may be rep resented as:
We kT 1 n 1 cl T_ wherein k is the Boltzmann constant, T is absolute temperature in OKelvin, q is the charge of an electron, I is the currentthrough the diode ortransistor, and is is the reverse saturation current. Therefore, the following equation may be derived:
Wbel + Vbe2) (Vbe3 + We4) - 60 kT (1 n 12 + 1 n- LM = kT (1 n 12 -' + 1 n 101 '1 + ") cl is Is cl is is .. (1) Equation (1) can be solved for current 1,,, resulting in 1.2 = (1 0 _ i 1) (10 _ il + is) From equation (2), the current il is found to be:
il = 21(, + is -V 4102 + iS2 - 2 If the quiescent current 1. is much greater than the signal current is, equation (3) may be simplified, resulting in the approximation that - il + is = l,' +!5- 2 This means that the collector current of transistor 3 is found to be ii - is 2 and the collector current of transistor 5 is found to be is From the foregoing, it is seen that the collector currents of transistors 3 and 5 form a pair of differential output signal currents, wherein the collector current of transistor 5 exceeds the quiescent current 1,, and the collector current of transistor 3 is less than this quiescent current by the same amounts. That is, the signal currents through transistors 3 and 5 are equal but opposite to each other. However, these differential output signal currents are distorted if the requisite condition 1,, >>is is not maintained. To reduce this problem, it would be necessary to provide a current source which generates a very high quiescent current 10. If the circuit shown in FIG. 1 is to be constructed as an integrated circuit, such a current source may not be practicable. Alternatively, for the foregoing condition to be maintained, the signal current is must be limited to a very low value, which generally is undesirable.
Turning now to FIG. 2, there is illustrated one embodiment of the present invention. The circuit illustrated in FIG. 2 is comprised of a first series cir,;uit, formed of diodes 6 and 7, connected in parallel arrangement with a second series circuit, the latter being formed of a diode 10 and the collector-emitter circuit of a transistor 9. The base-emitter circuit of transistor 9 is connected in parallel with diode 7. A current source 8 is connected to the anodes of diodes 6 and 10 to supply a quiescent current to the parallel-connected series circuits. Diodes 6 and 7 are poled in the forward direction such that current flows through diode 6 and then through diode 7; and diode 10 is similarly poled such that current flows through diode 10 and then through the collectoremitter circuit of transistor 9. Current source 8 may be of the type described hereinabove with respect to FIG. 1.
The junction defined by diodes 6 and 7, that is, the junction which is formed between the cathode of diode 6 and the abode of diode 7, in addition to 4 GB 2 035 001 A 4 being connected to the base electrode of transistor 9, also is connected to the base electrode of an output transistor 12. If desired, other output transistors, represented as additional transistor 12% may have their base-emitter circuits connected in parallel with the base-emitter circuit of transistor 12. Referring only to a single output transistor 12, it is seen that the baseemitter circuitthereof is connected in parallel with diode 7.
Another output transistor 13 has its base electrode connected to the collector electrode of transistor 9 and its emitter electrode connected in common with the emitter electrode of transistor 9.
It is recognized by one of ordinary skill in the art that, if desired, diodes 6,7 and 10 may be formed as diode-connected transistors in which the base and collector electrodes thereof are connected in com mon. Furthermore, it is intended that the illustrated circuit be constructed as an integrated circuit.
Although notshown herein, it is to be understood that a power supply is provided in orderto supply operating potential to the transistors and also to current source 8.
Let it be assumed thatthe emitter area of transis tors 9, 12 (and 12') and 13, as well as the equivalent 90 emitter areas of diodes 6,7 and 10, all are equal. Let it be further assumed thatthe circuit is constructed as an integrated circuit on a common semiconductor chip. Now, in the absence of an input signal thereto, the current provided by current source 8 divides 95 equally between the pa rail el-connected series cir cuit. Thus, the currentto diodes 6 and 7 is equal to 1,j and the current through diode 10 and the collector- emitter circuit of transistor 9 also is equal to I.. If an input signal is supplied as an input signal current 1, to the junction defined by diodes 6 and 7 (this input signal current being represented as an input signal current source 11), then the currentthrough diode 6 may be reduced to a level equal to L- ii. By Kir- choffs law, the currentthrough diode 7 is equal to 1. - i, + i, The base- emitter voltage of transistor 9 is equal to the forward voltage drop across diode 7. Consequently, the emitter current of transistor 9 is equal to the forward diode current of diode7, or 10 - il + i, If it is correctly assumed thatthe base current of transistor 13 is negligible so as to be ignored, then the currentthrough diode 10 is equal to the emitter current of transistor 9, this diode current also being represented as L- ii + i, The collector current through transistor 13 is to be determined, and this collector current is represented herein as 1, Since the base-emitter circuit of transistor 12 is connected in parallel with the base-emitter circuit of transistor 9, the emitter current transistor 12 is equal to the emitter current of transistor 9. Assuming that the base current of transistor 12 is negligible and, thus, may be ignored, the collector current of transistor 12 is equal to the collector current of transistor 9, and may be represented as 1, - il + is.
The sum of the currents supplied to the anodes of diodes 6 and 10 must be equal to 21, the current supplied thereto by current source 8. Thus, the followi ng expressions may be found:
(1,, - ii) + (1,, - i, + iJ = 2 1, il = 1 L..... (5) From equation (5) it is seen thatthe collector current of transistor 12, which is equal to the current through diode 7, may be represented as 1, + i, 2_ Diode 10 and the base-emitter circuit of transistor 13 form a series circuit which Fsin parallel arrangement with series-connected diodes 6 and 7. Let it be assumed thatthe forward diode-voltage is equal to We, and the base-emitter voltage of transistor 13 also is represented as We. Thus, from FIG. 2, it is appreciated that (Vbe6 + WeA WWO + Vbel3). If the analysis used to derive equation (1) is used, then the currents through diodes 6 and 7 and the currents through diode 10 and transistor 13 are related as follows:
(111 + 1 is) (111 - 2' 11) = (111 + 1 W 1.
I = l,' -1 ir,..... (7) From the foregoing analysis, it is seen that the collector current 1,, of transistor 13 and the collector current of transistor 12 are differential output currents. That is, these collector currents vary by equal but opposite amounts in response to the input signal current is. Moreover, the effective current gain is satisfactory in that the differential output currents vary by 12 i,, in response to the input signal current is. This is a significant improvement overthe conver- sion circuit described in U.S. Patent No. 4,049,977, mentioned above, wherein the differential output currents vary by a factor Of4l i, in response to the input signal current i, From FIG. 2 and the foregoing description, it is appreciated that the differential output signal currents are derived from the junction defined by diodes 6 and 7 and the junction defined by diode 10 and transistor 9. This circuit configuration differs from that described in the aforementioned patent wherein the differential output signal currents are derived from output transistors which are connected across the upper diodes.
The present invention, as shown in FIG. 2, also is an improvement overthe proposal described with respect to FIG. 1 in that, in accordance with the FIG. 2 embodiment, the condition that 1,,->is need not be maintained. That is, distortion is not introduced into the differential output signal currents of the present invention and, therefore, it is not necessary that cur- rent source 8 generate a constant current of very high magnitude.
One advantage of the embodiment shown in FIG. 2, as compared to employing a differential amplifier to convert a single-ended input signal into a differen- tial output signal, isthat the present invention does not require a resistive bias circuit. Furthermore, the embodiment shown in FIG. 2 exhibits a relatively simple circuit configuration, and is capable of efficiently utilizing a power supply such that, as is desired, onIv relatively low operating potentials are i i 1 GB 2 035 001 A 5 needed.
As yet another advantage, even if multiple output transistors 12'are connected to transistor 12, or multiple output transistors (not shown) are connected in parallel with transistor 13, the amplitudes of the output differential signal currents are not substantially attenuated as a result of such multiple output transistors. Consequently, many pairs of differential output signals can be produced, thereby enabling sev- eral output circuits to be driven thereby. That is, multiple pairs of differential output signal currents can be derived from a single singleended input signal.
As will be described below, the embodiment shown in FIG. 2 can be used in conjunction with a differential amplifier so as to supply the differential output signal currents atthe collectors of transistors 12 and 13 as input signals to the differential amplifier, in orderto attain gain-controlled amplification. In order to best appreciate the use of the present invention with a gain-controlled differential amplifier, reference first is made to FIG. 3 in which an embodiment of a typical gain control differential amplifier is shown. This differential amplifier is comprised of a first pair of differential ly-connected transistors 32 and 33 and a second pair of differentia I ly-con nected transistors 40 and 41. The emitter electrodes of transistors 32 and 33 are connected to a common junction via respective emitter resistors RE of equal resistance. A current source 35, which may be similarto the aforementioned current sources, is connected between this common junction and the reference potential, such as ground. The base electrodes of transistors 32 and 33 are provided with bias voltages by a bias source 31. The collector electrode of transistor 32 is coupled to a source of operating potential + Vcc via the collector-emitter circuit of a biased transistor 36; and the collector electrode of transistor 33 is similarly connected to the source of operating potential +Vc via the collector- emitter circuit of biased transistor 37. A source of bias potential 38 establishes a predetermined biased condition for each of transistors 36 and 37. In addition, the collector electrodes of transistors 32 and 33 also are connected to the base electrodes of differential ly-connected transistors 40 and 41, respectively. The emitter electrodes of the latter transistors are connected in common to a current source 39. Finally, a load resistor R, is connected in the collector circuit of transistor 41; and an output terminal 42 is connected to this collector electrode.
Let it be assumed that an input voltage vi, represented by voltage source 34, is AC-coupled to the base electrodes of transistors 32 and 33. The output voltage v,, which is produced in response to this input voltage is provided at output terminal 42. If the current provided by current source 35 is represented as 21, then equal currents flow in the emitter circuits of transistors 32 and 33, each of these currents being represented as I, The collector currents of transistors 32 and 33 are substantially equal to the emitter currents thereof, thereby resulting in emitter currents 11 flowing through the emitter circuits of transistors 36 and 37.
If the current generated by current source 39 is represented as 212, then equal currents flow through the emitter circuits of transistors 40 and 41, each of these currents being represented as 12- Input voltage vi is equal to the emitter resistance drop to the emitter current 11 of transistor 32, plus the voltage drop across resistor RE, plus the voltage drop across resistor RE connected to the emitter electrode of transistor 33, plus the voltage drop due to the emitter current 1, flowing through the emitter resistance of transistor 33. The output voltage v,, is equal to the voltage drop across load resistor RL due to the current 12 flowing through the collector-emitter circuit of transistor 41. These relationships may be expressed by the following equation:
V. = RL ' 12 2 (RE + re) 11 wherein r,, is the emitter resistance of each of transistors 32 and 33; and kT re = - q11 As can be seen from equation (8) gain control of output voltage v. is effected by varying either constant current 11 or constant current 12. That is, the gain of the differential amplifier circuit illustrated in FIG. 3 is determined by controlling either current source 35 or current source 39. In general, it is preferred not to vary current source 39, because such a variation results in changing the DC voltage at outputterminal 42 due to the changed current 12 flowing through load resistor RL. Hence, in the FIG. 3 embodiment, gain control preferably is achieved by adjusting current source 35.
It is seen that the differential amplifier comprised of transistors 40 and 41 is supplied with differential input signals even though the original input voltage vi supplied to the illustrated circuit is a single- ended signal. In orderto convert this single-ended input signal to thedifferential signals which are supplied to transistor40 and 41, it is necessary to provide a first differential amplifier stage, formed of transistors 32 and 33, supplied with appropriate bias potentials by bias voltage source 31. The bias circuit which is used to apply the appropriate bias potentials to transistors 32 and 33 is a resistance voltage divider circuit. This resistive bias circuit adds additional complexity to the construction of the integrated circuit and, moreover, makes relatively inefficient use of the power supply which must be employed to provide the bias voltage source 31. In order to maintain a wide dynamic range for the gain controlled amplifier shown in FIG. 3, the power supply voltage must be relatively high. As yet another disadvantage associated with this illustrated gain controlled amplifier, it is appreciated from equation (8) that a desirably high gain is attained if constant current 11 is relatively low. However, the emitter resistanciS r, , of each of transistors 32 and 33 will be relatively high if constant current 11 exhibits a low magnitude. Consequently, and as is seen from equation (8), a high emitter resistance r,, results in a low gain. Thus, it is difficult to achieve the desirable feature of high gain at low constant current 11.
The foregoing problems and disadvantages 6 attending the gain-controlled amplifier circuit shown in FIG. 3 are avoided when the present invention is used in combination with, for example, a differential amplifier. Referring to FIG. 4, there is illustrated a schematic representation of the combination of the present invention, having the embodiment shown in FIG. 2, with a simple differential amplifier. More particularly, the embodiment of the present invention is comprised of parallel-connected series circuits, one of which is formed of diodes 6 and 7 and the other of which is formed of diode 10 and the collector-emitter circuit of transistor 9, with the base electrode of the latter connected to the junction defined by diodes 6 and 7. Output transistor 12 has its base-emitter cir- cuit connected in parallel with the base-emitter circuit of transistor 9; and output transistor 13 has its base-emitter circuit connected in parallel with the collector-emitter circuit of transistor 9. It is recalled from the foregoing explanation that, if a single- ended input signal is supplied to the junction formed by the cathode of diode 6 and the anode of diode 7, differential output currents will flow through the collector-emitter circuits of output transistors 12 and 13.
The differential amplifier which is connected to the conversion circuit of the present invention is cornprised of differential ly-connected transistors 20 and 21 whose emitter electrodes are connected in common to a current source 22. The base electrodes of transistors 20 and 21 are respectively connected to the collector electrodes of output transistors 12 and 13 of the conversion circuit. In addition, transistors 17 and 18 have their collector-emitter circuits connected in series with the collector electrodes of transistors 12 and 13, respectively. The base electrodes of transistors 17 and 18 are connected in common to a bias voltage source 19 such thatthese transistors serve as load impedances for the output transistors. An operating potential is supplied from a source +V,,, to current source 8, to the collector electrodes of load transistors 17 and 18, and through collector resistors 23 and 24 to the collector electrodes of differentially-connected transistors 20 and 21.
Let it be assumed that an input voltage v-,. is supplied by a suitable voltage source 14 via arrf.nput resistor 15 to the input terminal (i.e., to thejunction defined by diodes 6 and 7) of the illustrated circuit. Although a capacitor 16 also is shown, thi.s capacitox may be omitted, if desired. As is known, an input signal current is flows through resistor 15 as a function of the input voltage vi divided by th.e resistance of resistor 15 and the input impedance..Zi of the illustrated circuit. This input impedance is the impedance which is present at the input terminal (i.e., at the junction of diodes 6 and 7).
From the explanation set out hereinabove with respect to FIG. 2, it is recalled that if an input signal current is is supplied to the input terminal, the collec- tor currents of transistors 12 and 13 may be represented as GB 2 035 001 A 6 respectively. Let it be assumed that if the collector current of transistor 12 increases, the conductivity of transistor 20 is reduced and the conductivity of transistor 21 is increased. If the current generated by cur- rent source 22 is represented as 213, then the collector current of transistor 20 maybe represented as 13 i,,, and the collector current of transistor 21 may be represented as 13 + i.. Now, if the base-emitter voltage of each of transistors 17,18,20 and 21 is rep- resented as Vbe (with the appropriate numerical suffix to identify the corresponding transistor), then (Vbel7 + Vbe20) (Vhe18 + Vbe2l)- It is recalled that this equation which relates base-emitter voltages results in the following equation which relates the collector currents of the respective transistors: (10 + lis) (13 - W (10 - 12iS) (13 + ix) b i .... (9) Equation (9) maybe solved for the output signal current i., resulting in:
i,, = I. is. 21.
... (10) Let it now be assumed thatthe resistance of resistor 24 is represented as R24, and the output signal voltage v. (i.e., the AC component) is provided at the collector electrode of transistor 21. Consequently, the output signal voltage v, is equal to the product of the resistance of resistor 24 and the signal current i,, flowing therethrough. This means that, from equa- tion (10), the output signal voltage va maybe expressed as:
v. = R24. iX = R24 - 13. is 21,, .... (11) As is known, the input impedance Z, is equal to the change in the voltage at the input terminal (i.e., at the junction defined by diodes 6 and 7) relative to the change in the input signal current. The voltage at the input terminal is equal to the voltage across diode 7 which, of course, is equal to the base-emitter voltage of transistor 9. it is recalled that the base-emitter voltage of a transistor may be expressed as a function of the 1 n emitter current reverse saturation current Thus, the input impedance Zi may be expressed as:
i zi = av 0 kT 1n 1, + 2 is ais ais q is kT 1 q 1 -i7i.
= kT 1 q 2 ([,, + -' is) 1. +!-- and l,' 1, 2 2 ' i - is I, + 1 is ... (12) (13a) ... (13) z If the constant current 1. generated by current source 8 is much greaterthan the input signal current is, 130 then equation (13) may be simplified to:
7 GB 2 035 001 A 7 Zi=1 kT r.
qi 2 .... (14) Let it be assumed thatthe resistance of resistor 15 is represented as IR,. The input signal current i, is equal to the input voltage vi divided by the sum of the resistance of resistor 15 and the input impedance Zi. Thus, the input signal current i, may be expressed as follows:
i,: Vi R15 + r.
T .... (15) 75 If equation (15) is substituted in equation (11), then the output signal voltage v, derived at output termi15 nal 25, may be expressed as:
vo = R,4. 1 2 (Rls + rJ 'i 3_. Vi l,' ... (16) It is apparentfrom equation (16) that gain control, that is, the gain in the output signal voltage v., may be achieved by varying one or the other or both of current sou rces 8 and 22, so as to correspondingly vary the constant currents 1. and 13. Controllable current sources are, of course, known and may be used to implement current sources 8 andlor 22.
From FIG. 4, it is seen that the single-ended input signal is converted to a pair of differential output signals by the conversion circuit shown in FIG. 2 and not by a differential amplifier, as shown in FIG. 3. Hence, a source of bias voltage, similarto bias vol- tage source 31 (FIG. 3), and a bias voltage network (similarto the voltage-divider bias resistors of FIG. 3) are not needed. This simplifies the circuit construction and, moreover, enables a relatively low cost, simple power supply to be used. The latter feature is attributed to the fact that, in the embodiment shown in FIG. 4, the power supply is used efficiently. That is, a high operating voltage is not needed in order to provide a bias voltage similar to bias voltage source 31 (FIG. 3). Even though the operating voltage +V,,, thus may be maintained at a relatively low level, proper gain control nevertheless can be carried out. Additionally, since the differential amplifier of FIG. 4 is supplied with differential current signals, the gain-controlled amplifier exhibits a desirably wide dynamic range and has good frequency characteristics.
The gain-determining equations (8) and (16) associated with the circuits shown in FIGS. 3 and 4, respectively, are similar. It is important to note, however, that the denominator in equation (8) contains the parameter r.; whereas the denominator of equation (16) contains the parameter re 2 That is, the gain of the amplifier shown in FIG. 3 is affected by the emitter resistance re of transistors 32 and 33; whereas the gain of the amplifier shown in FIG. 4 is affected by one-half this resistance. Consequently, the deleterious influence on gain control by the emitter resistance r. when constant current 1, is decreased is markedly reduced when the present invention is used. As yet another advantage associated with the embodiment shown in FIG. 4, current sources 8 and 22 may be of simplified construction such as, for example, each maybe formed of a resistor having relatively high resistance.
Another embodiment of a gain-controlled amplifier used with the conversion circuit of the present invention is illustrated in FIG. 5. In this embodiment, output transistors 12 and 13 are omitted. Hence, the input terminals of the differential amplifier formed of transistors 20 and 21, that is, the base electrodes of these transistors, are connected respectively to the junction defined by diodes 6 and 7 and to the junction between diode 10 and the collector electrode of transistor 9. Furthermore, a bias voltage is provided at the common junction formed by the cathode of diode 7 and the emitter electrode of transistor 9, this bias voltage being represented by bias source 20. In the FIG. 5 embodiment, the collector electrode of transistor 20 is connected directly to the source of operating potential +V,, thereby omitting load resistor 23. Still further, the biased load transistors 17 and 18 of FIG. 4 are omitted from the embodiment shown in FIG. 5. Nevertheless, the function performed by these omitted biased load transistors is performed by diodes 6 and 10.
It is appreciated that the embodiment shown in FIG. 5 is of simpler construction than the embodi- ment of FIG. 4. Bias source 50 maybe derived from the usual voltages which are used to bias the transistors that normally are provided in current sources 8 and 22. Alternatively, if current sources 8 and 22 are formed as resistors having high resistance, bias source 50 may be merely a forward-biased diode.
A mathematical analysis of the embodiment shown in FIG. 5 is substantially identical to the mathematical analysis of the embodiment shown in FIG. 4. Hence, the gain of the FIG. 5 embodiment maybe expressed as equation (16).
Turning now to FIG. 6, there is illustrated yet another embodiment of the combination of the conversion circuit of the present invention with a differential amplifier to provide a gain-controlled amp- lifier. The illustrated embodiment finds particular application in the chrominance channel of a color television receiver and is adapted to adjustthe color saturation of the displayed video picture.
The embodiment of FIG. 6 is similar to that shown and described with reference to FIG. 5, with the addition thatthe differential amplifier formed of transistors 20 and 21 is used to supply differential signals to a fu rther differential amplifier formed of transistors 65 and 66. These latter transistors have their emitter electrodes connected in common to a current source 68. This current source illustrated as an adjustable current source responsive to a control signal supplied thereto so as to correspondingly vary the constant current generated thereby. In FIG.
6, resistor 24 is connected in the collector circuit of transistor 66, and output terminal 25 is connected to this collector electrode.
Biased load transistors 62 and 63, similar to afore-described biased load transistors 17 and 18, are connected in the collector circuits of transistors 8 GB 2 035 001 A 8 and 21, respectively. A bias source 64 supplies a predetermined bias voltage to the base electrodes of these biased load transistors. Operating potential +Vcc is supplied to current source 8, to the collector electrodes of biased load transistors 62 and 63, to the collector electrode of transistor 65 and, via resistor 24, to the collector electrode of transistor 66.
A forward-biased diode 50' is used in the embodiment shown in FIG. 6 as the bias source 50 (of FIG.
5).
Let it be assumed that the input voltage vi, supplied by a suitable source 14, is the chrominance signal voltage. Let it be further assumed that current source 8 is a controlled current source responsive to an automatic chrominance control (ACC) signal to vary the constant current 1,, supplied thereby. Thus, the amplitude of the chrominance signal currents through the collector-emitter circuits of transistors 20 and 21 are controlled as a function of the ACC signal which is used to adjust current source 8.
The collector electrodes of transistors 20 and 21 are connected, in addition to the base electrodes of transistors 65 and 66, to current sources 67a and 67b, respectively. These current sources may be of conventional construction and responsive to a control signal to adjust the current amplitude generated thereby.
If the circuit shown in FIG. 6 is analyzed, it will be found that the mathematical equation representing the gain thereof is similarto equation (16), except that the terml3is replaced by a current that is a function of the current generated by current sources 22 and 68; and current 1. is a function of the currents generated by current sources 8,22 and 67a or 67b.
Thus,. the gain of the embodiment shown in FIG. 6 can be adjusted as a function of the ACC signal supplied to current source 8, or as a function of the control signals which determined the currents generated by current sources 67a, 67b and 68. Color sat- uration control, that is, control of the quality of the video picture which is produced bythe colortelevision receiver in which the embodiment shown in FIG. 6 is used, thus can be effected merely by controlling current sources 67a and 67b, or by controlling current source 68. If the currents generated by current sources 67a and 67b are increased, the overall gain of the illustrated embodiment is reduced. If the current generated by the current source 68 is increased, the overall gain of the illustrated circuit is increased.
While the present invention has been shown and described with reference to various preferred embodiments, it should be readily apparentto those of ordinary skill in the art that various changes and modifications in form and details may be made without departing from the spirit and scope of the invention. For example, the diodes used in the various embodiments may be formed as diodeconnected transistors. The transistor devices may be of any suitable type which are operable in the afore-described manner. Preferably, the illustrated embodiments of the present invention are constructed as integrated circuits. It is intended that the appended calims be interpreted as including these as well as other such changes and modifications.

Claims (18)

1. A circuit comprised of first and second diode z means connected in a first series circuit; third diode means; transistor means having its collector-emitter circuit connected in a second series circuit with said third diode means, the first series circuit formed of said first and second diode means being connected in parallel with the second series circuit formed of said third diode means and the collector-emitter circuit of said transistor means; said transistor means having its base electrode connected to the junction defined by said first and second diode means such that the base-emitter circuit thereof is in parallel arrangement with said second diode means; current source means connected to the parallel-connected first and second series circuits so as to supply currents thereto; means for supplying a signal current to said junction defined by said first and second diode means; and first and second output means coupled to said junction defined by said first and second diode means and to the collector electrode of said transistor means, respectively, for providing differential output signal currents that are a function of said supplied signal current.
2. The circuit of Claim 1 wherein said differential output signal currents are equal and opposite to each other.
3. The circuit of Claim 1 wherein said first and second output means comprise first and second output transistors, respectively, said first output transistor having its base-emitter circuit connected in parallel with said second diode means and said second output transistor having its base electrode connected to the collector electrode of said transis- tor means and its emitter electrode connected to the emitter electrode of said transistor means.
4. The circuit of Claim 3 further comprising a differential amplifier having first and second inputs connected to the collector electrodes of said first and second output transistors, respectively.
5. The circuit of Claim 4 wherein said differential v amplifier comprises a pair of differentiallyconnected transistors whose base electrodes are connected to the collector electrodes of said first and second output transistors, respectively, and whose emitter electrodes are connected to a common junction; second current source means connected to said common junction; a pair of bias transistors whose collector-emitter circuits are respectively connected to the base electrodes of said differentiallyconnected transistors to supply bias currents thereto said respective collector-emitter circuits being further connected in series with the respective collector-emitter circuits of said first and second output transistors; and at least one output terminal coupled to the collector electrode of at least one of said differential ly-con nected transistors to provide an output signal.
6. The circuit of Claim 5 wherein at least one of said current source means is adjustable to vary the gain in the output signal provided by said circuit.
7. The circuit of Claim 1 wherein said first and second output means comprise a pair of differential ly-con nected transistors whose base electrodes are connected to said junction defined by said i 9 GB 2 035 001 A 9 first and second diode means and to said collector electrode of said transistor means, respectively, and whose emitter electrodes are connected in common, second current source means coupled to said common- connected emitter electrodes; and at least one output terminal coupled to the collector electrode of at least one of said differentially-connected transistors to provide an output signal.
8. The circuit of Claim 7 further comprising a source of bias potential coupled in common to the emitter electrode of said transistor means and to said second diode means.
9. The circuit of Claim 8 wherein at least one of said current source means is adjustable to vary the, gain in the output signal provided by said circuit.
10. The circuit of Claim 7,8 or9 comprising a pair of output terminals respectively coupled to the collector electrodes of said pair of differentiallyconnected transistors; a second pair of differential ly-con nected transistors having their base electrodes connected to respective ones of said output terminals and their emitter electrodes connected in common; third current source means coupled to said common-connected emitter electrodes of said second pair of differential ly-connected transistors; and a circuit output coupled to the collector electrode of one of said second pair of differentiallyconnected transistors.
11. The circuit of Claim 10, further comprising a pair of bias transistors whose collector-emitter circuits are respectively connected in series with the collector-emitter circuits of the first-mentioned pair of differential ly-co nnected transistors, the emitter electrodes of said pair of bias transistors being further respectively connected to the base electrodes 100 of said pair of differentially-connected transistors.
12. The circuit of Claim 11 further comprising additional current source means respectively connected to the emitter electrodes of said pair of bias transistors.
13. Again controlled amplifier circuit comprising first and second diode means connected in a first series circuit; third diode means, first transistor means having its collector-emitter circuit connected in a second series circuit with said third diode means, the first and second series circuits being parallel with each other; said first transistor means having its base electrode connected to the junction defined by said first and second diode means such that the base-emitter circuit thereof is in parallel arrangement with said second diode means; first current source means connected to the parallelconnected first and second series circuits so as to supply currents thereto; means for supplying a single-ended signal to said junction defined by said first and second diode means; second transistor means having its base-emitter circuit connected in parallel with said diode means; third transistor means having its base electrode connected to the collector electrode of said first transistor means and its emitter electrode connected to the emitter electrode of said first transistor means; output differential amplifier means having a pair of differentiallyconnected transistors whose base electrodes are respectively connected to the collector electrodes of said second and third transistor means and whose emitter electrodes are connected in common; second current source means coupled to the commonconnected emitter electrodes of said differentially- connected transistors; and at least one output terminal coupled to the collector electrode of at least one of said differential ly-connected transistors to provide an output signal whose gain is controllable as a function of at least one of said current source means.
14. A gain-controlled amplifier circuit comprising first and second diode means connected in a first series circuit; third diode means; first transistor means having its collector-emitter circuit connected in a second series circuit with said third diode means, the first and second series circuits being in parallel with each other; said first transistor means having its base electrode connected to the junction defined by said first and second diode means such that the base-emitter circuit thereof is in parallel arrangement with said second diode means; first current source means coupled to the parallelconnected first and second series circuits so as to supply currents thereto; means for supplying a single-ended signal to said junction defined by said first and second diode means; first differential amplifier means having a first pair of differentiallyconnected transistors whose base electrodes are respectively connected to said junction defined by said first and second diode means and to the collector electrode of said first transistor means and whose emitter electrodes are connected in common; second current source means coupled to the common-connected emitter electrodes of said first pair of differential ly-con nected transistors; output differential amplifier means having a second pair of differentially-connected transistors whose base electrodes are respectively connected to the collector electrodes of said first pair of differentially- connected transistors and whose emitter electrodes are connected in common; third current source means coupled to the common-connected emitter electrodes of said second pair of differentiallyconnected transistors; and at least one output ter- minal coupled to the collector electrode of at least one of the second pair of differential ly-connected transistors to provide an output signal whose gain is controllable as a function of at least one of said current source means.
15. The circuit of Claim 13 or 14 further comprising a pair of bias transistors whose emitter electrodes are respectively coupled to the base electrodes of the differentially-connected transistors in said output differential amplifier means to apply bias voltages thereto.
16. Again-controlled amplifier circuit comprising first and second diode means connected in a first series circuit; third diode means; first transistor means having its collector-emitter circuit connected in a second series circuit with said third diode means, the first and second series circuits being in parallel with each other; said firsttransistor means having its base electrode connected to the junction defined by said first and second diode means such that the base-emitter circuit thereof is in parallel arrangement with said second diode means; first current source means connected to the parallelconnected first and second series circuits so as to supply currents thereto; means for supplying a single-ended signal to said junction defined by said first and second diode means; bias means coupled to said parallel-connected first and second series circuits to apply a bias voltage thereto; differential amplifier means having a pair of differentially- connected transistors whose base electrodes are respectively connected to said junction defined by said first and second diode means and to the collector electrode of said first transistor means and whose emitter electrodes are connected in common; second current source means coupled to the common-connected emitter electrodes of said pair of differential ly-con nected transistors; and at least one outputterminal coupled to the collector electrode of at least one of said pair of differentially- connected transistors to provide an output signal whose gain is controllable as a function of at least one of said current source means.
17. A circuit for converting single-ended input signals to a pair of differential output signals, sub- stantially as hereinbefore described with reference to and as shown by Figure 2,4, 5 or 6 of the accompanying drawings.
18. Again controlled amplifier circuit substantially as hereinbefore described with reference to and asshown by Figure 2,4, 5 or6 ofthe accompanying drawings.
Printed for Her Majesty's Stationery Office by The Tweeddale Press Ltd., BerWick-upon-Tweed, 1980. Published atthe Patent Office, 25 Southampton Buildings, London, WC2A lAY, from which copies may be obtained.
GB 2 035 001 A 10 A 1 IN i
GB7935343A 1978-10-13 1979-10-11 Converting single-ended input signals to differential output signals Expired GB2035001B (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP14127378U JPS5829621Y2 (en) 1978-10-13 1978-10-13 signal conversion circuit
JP12653278A JPS5552615A (en) 1978-10-13 1978-10-13 Gain control circuit

Publications (2)

Publication Number Publication Date
GB2035001A true GB2035001A (en) 1980-06-11
GB2035001B GB2035001B (en) 1983-01-06

Family

ID=26462703

Family Applications (1)

Application Number Title Priority Date Filing Date
GB7935343A Expired GB2035001B (en) 1978-10-13 1979-10-11 Converting single-ended input signals to differential output signals

Country Status (10)

Country Link
US (1) US4292597A (en)
AT (1) AT380359B (en)
AU (1) AU524354B2 (en)
BR (1) BR7906564A (en)
CA (1) CA1134463A (en)
DE (1) DE2941321A1 (en)
FR (1) FR2438938A1 (en)
GB (1) GB2035001B (en)
NL (1) NL191160C (en)
SE (1) SE446680B (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2524734A1 (en) * 1982-03-31 1983-10-07 Rca Corp AMPLIFIER OR INCORPORATING A GAIN DISTRIBUTION ADJUSTMENT FOR CASCADE AMPLIFIING STAGES
GB2142794A (en) * 1983-05-30 1985-01-23 Sony Corp Voltage to current converting circuit

Families Citing this family (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5783912A (en) * 1980-11-12 1982-05-26 Toshiba Corp Current amplifying circuit
US4354162A (en) * 1981-02-09 1982-10-12 National Semiconductor Corporation Wide dynamic range control amplifier with offset correction
US4528515A (en) * 1983-02-07 1985-07-09 Tektronix, Inc. High frequency differential amplifier with adjustable damping factor
JPH0738557B2 (en) * 1985-03-29 1995-04-26 ソニー株式会社 Active filter circuit
FR2592538B1 (en) * 1985-12-31 1988-02-12 Radiotechnique Compelec HIGH FREQUENCY DIFFERENTIAL AMPLIFIER STAGE AND AMPLIFIER COMPRISING SAME.
US4737735A (en) * 1986-07-25 1988-04-12 Kampes Donald P Phantom powered amplifier
SE457922B (en) * 1987-06-18 1989-02-06 Ericsson Telefon Ab L M DEVICE FOR ACTIVE FILTER AND USE THEREOF
EP0329793B1 (en) * 1987-07-29 1995-10-25 Fujitsu Limited High-speed electronic circuit having a cascode configuration
US5510745A (en) * 1987-07-29 1996-04-23 Fujitsu Limited High-speed electronic circuit having a cascode configuration
AU601336B2 (en) * 1988-08-05 1990-09-06 Matsushita Electric Industrial Co., Ltd. Amplifier
US5182477A (en) * 1990-03-22 1993-01-26 Silicon Systems, Inc. Bipolar tunable transconductance element
CA2055296C (en) * 1990-12-11 1995-04-04 Bruce James Wilkie Analog image signal processor circuit for a multimedia system
JP2782963B2 (en) * 1991-02-15 1998-08-06 日本電気株式会社 Amplifier circuit
US5432477A (en) * 1992-07-31 1995-07-11 Sony Corporation Wide frequency range amplifier apparatus
JP3091801B2 (en) * 1993-02-09 2000-09-25 松下電器産業株式会社 Current generator
JP2002330038A (en) * 1997-01-16 2002-11-15 Sony Corp Common-emitter differential transistor circuit
US6285259B1 (en) * 1999-04-21 2001-09-04 Infineon Technologies North America Corp. System and method for converting from single-ended to differential signals
US6566961B2 (en) * 2001-03-30 2003-05-20 Institute Of Microelectronics Wide-band single-ended to differential converter in CMOS technology
US9086492B2 (en) * 2007-05-24 2015-07-21 Siemens Medical Solutions Usa, Inc. Concurrent DC-coupled anode and dynode readout scheme for PET block detectors
US20110176694A1 (en) * 2010-01-13 2011-07-21 Schurr Thomas H Multi-port combiner for an audio amplifier
DE102012213092B3 (en) 2012-07-25 2013-08-22 Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. Transmission device and sensor system

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
NL6911358A (en) * 1969-07-23 1971-01-26
US3790897A (en) * 1971-04-05 1974-02-05 Rca Corp Differential amplifier and bias circuit
US3932768A (en) * 1973-03-15 1976-01-13 Victor Company Of Japan, Ltd. Limiting amplifier
US3868581A (en) * 1973-07-20 1975-02-25 Rca Corp Current amplifier
JPS5625815B2 (en) * 1974-02-14 1981-06-15
JPS5754969B2 (en) * 1974-04-04 1982-11-20
US4049977A (en) * 1976-04-08 1977-09-20 Rca Corporation Phase-splitter
US4028631A (en) * 1976-04-26 1977-06-07 Rca Corporation Current amplifiers

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2524734A1 (en) * 1982-03-31 1983-10-07 Rca Corp AMPLIFIER OR INCORPORATING A GAIN DISTRIBUTION ADJUSTMENT FOR CASCADE AMPLIFIING STAGES
GB2142794A (en) * 1983-05-30 1985-01-23 Sony Corp Voltage to current converting circuit

Also Published As

Publication number Publication date
SE7908475L (en) 1980-04-14
ATA667679A (en) 1985-09-15
AT380359B (en) 1986-05-12
NL191160B (en) 1994-09-16
FR2438938B1 (en) 1983-11-25
AU5167379A (en) 1980-04-17
SE446680B (en) 1986-09-29
AU524354B2 (en) 1982-09-09
BR7906564A (en) 1980-06-24
GB2035001B (en) 1983-01-06
NL191160C (en) 1995-02-16
NL7907545A (en) 1980-04-15
US4292597A (en) 1981-09-29
FR2438938A1 (en) 1980-05-09
CA1134463A (en) 1982-10-26
DE2941321A1 (en) 1980-05-08

Similar Documents

Publication Publication Date Title
GB2035001A (en) Converting single-ended input signals to differential output signals
US2750456A (en) Semi-conductor direct current stabilization circuit
US4540951A (en) Amplifier circuit
US4388540A (en) Controllable multiplier circuit with expanded gain control range
US5256984A (en) Amplifier for controlling linear gain of wide band using external bias
US4426625A (en) Circuit for linearly gain controlling a differential amplifier
US5218318A (en) Variable gain amplifier
US2897429A (en) Supply circuit transistor current control for electric loads
US3917991A (en) Differential circuit with improved signal balance
US4300102A (en) Variable gain control circuit
US3887880A (en) Bias circuitry for stacked transistor power amplifier stages
JPH04369107A (en) Differential amplifier
US3141137A (en) Balanced gain control circuit
US4791385A (en) Voltage controlled amplifier for symmetrical electrical signals
US2855468A (en) Transistor stabilization circuits
GB2156637A (en) Video output amplifier
US5130567A (en) Bipolar transistor arrangement with distortion compensation
GB2060301A (en) Signal converting circuits
US3231827A (en) Variable gain transistor amplifier
JPH04223602A (en) Amplifier circuit
US3736370A (en) Improved chroma clamping circuit
US3392344A (en) Linear transistor circuit for negative impedance network
US4588909A (en) Distortion compensating circuit
US3712999A (en) Control-circuit for a deflection circuit of a display arrangement
US4439745A (en) Amplifier circuit

Legal Events

Date Code Title Description
PE20 Patent expired after termination of 20 years

Effective date: 19991010