GB2034144A - Time delay signal processor - Google Patents
Time delay signal processor Download PDFInfo
- Publication number
- GB2034144A GB2034144A GB7934865A GB7934865A GB2034144A GB 2034144 A GB2034144 A GB 2034144A GB 7934865 A GB7934865 A GB 7934865A GB 7934865 A GB7934865 A GB 7934865A GB 2034144 A GB2034144 A GB 2034144A
- Authority
- GB
- United Kingdom
- Prior art keywords
- signal processing
- clock
- input
- processing device
- signals
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C27/00—Electric analogue stores, e.g. for storing instantaneous values
- G11C27/04—Shift registers
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01S—RADIO DIRECTION-FINDING; RADIO NAVIGATION; DETERMINING DISTANCE OR VELOCITY BY USE OF RADIO WAVES; LOCATING OR PRESENCE-DETECTING BY USE OF THE REFLECTION OR RERADIATION OF RADIO WAVES; ANALOGOUS ARRANGEMENTS USING OTHER WAVES
- G01S7/00—Details of systems according to groups G01S13/00, G01S15/00, G01S17/00
- G01S7/52—Details of systems according to groups G01S13/00, G01S15/00, G01S17/00 of systems according to group G01S15/00
- G01S7/534—Details of non-pulse systems
-
- G—PHYSICS
- G10—MUSICAL INSTRUMENTS; ACOUSTICS
- G10K—SOUND-PRODUCING DEVICES; METHODS OR DEVICES FOR PROTECTING AGAINST, OR FOR DAMPING, NOISE OR OTHER ACOUSTIC WAVES IN GENERAL; ACOUSTICS NOT OTHERWISE PROVIDED FOR
- G10K11/00—Methods or devices for transmitting, conducting or directing sound in general; Methods or devices for protecting against, or for damping, noise or other acoustic waves in general
- G10K11/18—Methods or devices for transmitting, conducting or directing sound
- G10K11/26—Sound-focusing or directing, e.g. scanning
- G10K11/34—Sound-focusing or directing, e.g. scanning using electrical steering of transducer arrays, e.g. beam steering
- G10K11/341—Circuits therefor
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03H—IMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
- H03H15/00—Transversal filters
- H03H15/02—Transversal filters using analogue shift registers
- H03H15/023—Transversal filters using analogue shift registers with parallel-input configuration
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Networks & Wireless Communication (AREA)
- General Physics & Mathematics (AREA)
- Radar, Positioning & Navigation (AREA)
- Remote Sensing (AREA)
- Acoustics & Sound (AREA)
- Multimedia (AREA)
- Measurement Of Velocity Or Position Using Acoustic Or Ultrasonic Waves (AREA)
Abstract
A time delay and integrate signal processing device 10 is provided to which, in use, a clock signal having a duty cycle which varies linearly with time at a predetermined rate is applied at an input 11. The number of delay stages (D) in the path of signals from a plurality of input taps (T1, T2..., Tn) is determined in accordance with a predetermined function of the rate of change of the clock duty cycle. Embodiments of the invention may be employed to advantage in SONAR applications where signals are received from a plurality of transducers to scan a sector by constructive summation of signal returns. The predetermined function may be chosen to minimise distortion during a scan and so scanning may take place at a higher rate than with prior art devices enabling full coverage of the sector with good range resolution to be achieved with a single device. <IMAGE>
Description
SPECIFICATION improvements in or relating to signal processing devices
This invention relates to signal processing devices.
Recently, integrated electronic devices have been developed in which an analogue sample of an input signal is transferred from one stage of a device to an adjacent stage in response to clock pulses synchronously applied to all stages of the device. By careful choice of signals applied to clock electrodes on the device this transfer may be unidirectional and the device behaves as a sampling analogue delay line. The internal mechanisms of sample transfer has resulted in the name Charge Coupled Device (CCD), for this type of device.
A multiple input device may be constructed along these lines by introducing a separate input tap at each stage of the device. A signal sample from the first input tap undergoes a one stage delay before being summed with a sample from the second input tap. This sum is likewise delayed before being summed with a sample from the third input tap. This mechanism continues along the device, resulting in a single output which represents the sum of input samples wnich have been clocked into the device at different times in the past. Hence, the number of delay stages in the path of signals from each input tap varies linearly across the device. A device of this type is referred to in the art as a Time Delay and Integrate (TDI) device.
The usefulness of TDI deviceshas been investigated in many applications, including the reception of a plurality of signals from an array of transducers spaced apart, such as for example a
SONAR array.
In SONAR a pulse is transmitted from an underwater transducer and reflections of the pulse are received by a suitably disposed array of receiver transducers. These signals are processed and may be interpreted to yield information about the environment around the transducers. Generally the receiver peak response is swept over a sector so that maximum coverage is achieved, however targets may be lost if the scan rate is too low.
Theoretically the sector must be scanned at least once within each transmitted pulse if no target is to be lost.
It has been found that signals derived from a linear array of transducers may be advantageously applied to the input taps of a TDI. If the time delay between reception of a given wavefront arriving at a a particular angle of incidence at adjacent transducers is equal to the period of the TDI clock constructive summation of the incoming signals occurs at each stage of the device. In this way, the angle of look of the transducer array is determined by the TDI clock frequency. If the TDI clock duty cycle is varied, different angles may be interrogated and the receiver peak response swepl to scan a sector. Unfortunately, when the pulse width is made sufficiently short to achieve good range resolution, the high scanning rate then required cannot be achieved without severe distortion of the received beam pattern.Full coverage can only be obtained by considering a very restricted sector or by operating a plurality of TDI devices in parallel each clocked at a different frequency to cover a different direction.
According to the present invention there is provided a signal processing device having input taps for receiving a plurality of signals and having delay stages in the path of signal samples from each input tap arranged such that signal samples may be transferred from one stage to the next in response to a clock signal applied at a clock input to which, in use, a clock signal having a duty cycle which varies linearly with time at a predetermined rate is applied, wherein the number of stages in the path of signals from each input tap is determined in accordance with a predetermined function of the rate of change of the clock duty cycle.
For convenience a signal processing device in accordance with the present invention will hereinafter be referred to as a Non-Uniform Time
Delay and Integrate (NUTDI) device.
In order that features of the present invention and its advantages may be better appreciated, embodiments will now be described, by way of example only, with reference to the accompanying diagrammatic drawings of which:
Fig 1 represents a NUTDI device, and
Fig 2 represents a NUTDI device, time wedge device and receiver transducers arranged to scan a sector.
A NUTDI 10 in accordance with the present invention (Fig 1) receives signals at a plurality of inputs,, T2 . ..., Tun.Signals from each input are connected in order to respective input taps on the NUTDI 10. The delay and summation of signalsamples is shown diagrammatically in Fig 1, being a a representation of a possible electrode structure of an NUtDI Charge Coupled Device fabrication.
Delays of one duty cycle are represented by blocks labelled D in Fig 1 and summation within the device by blocks labelled +.
The number of delay stages in each signal path is determined in accordance with a predetermined function of the rate of change of the clocking signal duty cycle. In one embodiment of the present invention the number of delay stages, xn, in the path of signals from the nth input is determined by the function:
where r is the rate of change of the clock dutycycle.
In general values of xn determined in accordance with the above will not be integers.
However for some applications, correction to the nearest integer value may be satisfactory. For higher performance the approximation to xn may be improved by using a minimum difference of more than one in the number of delay stages in the path of signals from adjacent input taps and clocking the device at a correspondingly higher frequency. The number of delay stages, xn, in the path of signals from the nth input may then be determined by the function:
where a is the desired minimum number of delay stages between input taps and r is the rate of change of clock duty-cycle.
In order to ensure undirectional transfer of signal samples within a CCD, it is known in the art to employ a three phase clocking arrangement.
The clock phases are derived from a master oscillator running at three times the phase clock duty-cycle. Each delay stage of the device includes an electrode connected to each clock phase and by careful positioning of these electrodes unidirectional transfer is achieved.
In a NUTDI device employing a multi-phase clock, the approximation to xn above may be further improved by sampling each signal on an appropriately chosen clock phase. This may be achieved by incorporation of additional electrodes of the appropriate phase at each input tap of the device. In this way approximation errors may be limited to +1/6 of the phase clock period, for a three phase clock arrangement.
It will be appreciated by those skilled in the art that using the NUTDI device the clock duty cycle may be varied periodically to facilitate scanning. It will further be appreciated that the rate of change of the clock duty cycle may be made fast enough for within pulse scanning at typical SONAR frequencies without the severe distortion of beam patterns encountered with prior art devices. As an example, the operation of a TDI in accordance with the present invention will now be described in a typical application.
A NUTDI device in accordance with the present invention 20 (Fig 2) receives signals at input taps
T,, ....., Tn derived from an array of SONAR transducers S , Sn. A clock signal whose duty cycle varies linearly with time is applied to the clock input 21. The rate of change of clock duty cycle is chosen such that a 300 sector may be scanned with a 1 beam width within each transmitted SONAR pulse. An output may be obtained from the device at 26.
It will be realised that a build up time exists during which the output from the device 20 is not properly constituted. This build up time corresponds to the time taken for a signal sample to traverse the total number of delay stages. In order to minimise build up time the clock signal is swept from short to long duty-cycles. Additionally the range of clock duty cycles may be arranged such that improperly constituted outputs relate to angles outside the desired sector.
A short duty cycle results in interrogation of an angle close to the boresight direction (00). It will be realised that for any practical device a minimum operating clock duty cycle exists resulting in a minimum angle of look.
Thus, using the device 20 alone only an off boresight sector 22 may be covered. In order to scan a sector 23 which includes the boresight direction a linear delay wedge 24 is included. The delay wedge 24 is preferably a series of n parallel delay lines of incrementally varying length to which a constant periodic clock is synchronously applied via an input 25. Signal conditioning circuitry 27 is included between transducers S,, S2, Sn S, and the time delay wedge 24.
Computer simulation has demonstrated that substantially undistorted beam patterns are obtained at a scanning rate of 8 kHz for a 32 element transducer array scanning a 300 sector with a 1 0 beam width at a SONAR frequency of 500 kHz.
For a very high performance system the remaining distortion may be improved by amplitude weighting of the signals sampled at each summation and phase compensation may be included to eliminate approximation errors for the boresight direction.
It will be appreciated that the present invention is equally applicable to passive SONAR in which a sector is scanned for radiation within a predetermined band width. In this case the scanning rate (and thereby the rate of change of
TDI clock duty cycle) is determined by the inverse of the band width required.
It will be further appreciated that NUTDI in accordance with the present invention may be employed to process signals from a 2-Dimensional transducer array.
It will be realised by those skilled in the art that a signal processing device embodying the present invention may be constructed for high frequency use, such as for example RADAR and ultrasonic scanning.
Claims (9)
1. A signal processing device having input taps for receiving a plurality of signals and having delay stages in the path of signal samples from each input tap arranged such that signal samples may be transferred from one stage to the next in response to a clock signal applied at a clock input, to which, in use, a clock signal having a duty cycle which varies linearly with time at a predetermined rate is applied, wherein the number of stages in the path of signals from each input tap is determined in accordance with a predetermined function of the rate of change of the clock duty cycle.
2. A signal processing device as claimed in claim 1 and wherein the predetermined function is:
where xn, n, and rare as hereinbefore defined.
3. A signal processing device as claimed in claim 1 wherein there is a minimum difference of more than one in the number of delay stages in the path of signals from adjacent input taps.
4. A signal processing device as claimed in claim 3 and wherein the predetermined function is:
where xn, n, r and cr are as hereinbefore defined.
5. A signal processing device as claimed in any one preceding claim and employing a multi-phase clocking arrangement wherein additional electrodes of appropriate phase are included at each input tap.
6. A signal processing device substantially as hereindescribed with reference to the accomoanying drawings.
7. Signal processing apparatus including a signal processing device as claimed in any one preceding claim.
8. Signal processing apparatus as claimed in claim 7 and including a linear delay wedge.
9. Signal processing apparatus substantially as hereindescribed with reference to Fig 2 of the accompanying drawings.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB7934865A GB2034144B (en) | 1978-10-25 | 1979-10-08 | Time dealy signal processor |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB7841849 | 1978-10-25 | ||
GB7844568 | 1978-11-15 | ||
GB7934865A GB2034144B (en) | 1978-10-25 | 1979-10-08 | Time dealy signal processor |
Publications (2)
Publication Number | Publication Date |
---|---|
GB2034144A true GB2034144A (en) | 1980-05-29 |
GB2034144B GB2034144B (en) | 1982-12-01 |
Family
ID=27260606
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
GB7934865A Expired GB2034144B (en) | 1978-10-25 | 1979-10-08 | Time dealy signal processor |
Country Status (1)
Country | Link |
---|---|
GB (1) | GB2034144B (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB2219089A (en) * | 1988-05-27 | 1989-11-29 | Gen Electric | Calibration of phased array ultrasound probe |
FR2761781A1 (en) * | 1997-04-04 | 1998-10-09 | Thomson Marconi Sonar Sas | ACOUSTIC IMAGING SYSTEM |
-
1979
- 1979-10-08 GB GB7934865A patent/GB2034144B/en not_active Expired
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB2219089A (en) * | 1988-05-27 | 1989-11-29 | Gen Electric | Calibration of phased array ultrasound probe |
GB2219089B (en) * | 1988-05-27 | 1992-08-19 | Gen Electric | Calibration of phased array ultrasonic probe |
FR2761781A1 (en) * | 1997-04-04 | 1998-10-09 | Thomson Marconi Sonar Sas | ACOUSTIC IMAGING SYSTEM |
WO1998045727A1 (en) * | 1997-04-04 | 1998-10-15 | Thomson Marconi Sonar S.A.S. | Acoustic imaging system |
Also Published As
Publication number | Publication date |
---|---|
GB2034144B (en) | 1982-12-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4288764A (en) | Signal processing devices | |
EP0919828B1 (en) | Radar apparatus | |
EP0617796B1 (en) | A digital beamforming array | |
US3435453A (en) | Sidelobe cancelling system for array type target detectors | |
US4180814A (en) | Multiple beam receiving array signal processor | |
US4866448A (en) | Signal processor for synthetic aperture radar, particularly for parallel computation | |
US4894660A (en) | Range sidelobe reduction by aperiodic swept-frequency subpulses | |
US4691570A (en) | Method and apparatus for ultrasonically scanning a subject with an ultrasound head | |
Raney | An exact wide field digital imaging algorithm | |
CA2123311A1 (en) | Method for field monitoring of a phased array microwave landing system far field antenna pattern employing a near field correction technique | |
US5526325A (en) | Steerable beamformer | |
US3835448A (en) | Multibeam steering system for a circular section acoustic transducer array | |
GB2165411A (en) | Surface acoustic wave passive transponder having amplitude and phase-modifying surface pads | |
US4679176A (en) | Ultrasonic receiving apparatus | |
US4646099A (en) | Three-dimensional fourier-transform device | |
GB2034144A (en) | Time delay signal processor | |
US5036333A (en) | Antenna-rotation compensation apparatus and method for phased array antennas | |
Lees | Digital beamforming calibration for FMCW radar | |
Kare | Moving receive beam method and apparatus for synthetic aperture radar | |
Griffiths et al. | Sidelobe response of antennas to short pulse signals | |
US3412372A (en) | Sonar multibeam tracking system including a digital 90 deg. phase shifter | |
US4413332A (en) | Scanning beamformer for a very high resolution circular arc sonar | |
US4525816A (en) | Sonar arrangements | |
Maines et al. | Surface acoustic wave devices and applications: 2. Pulse compression systems | |
US5418540A (en) | Method and apparatus for eliminating signal sidelobes from a received signal frame in a multichannel receiver |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WAP | Application withdrawn, taken to be withdrawn or refused ** after publication under section 16(1) | ||
PCNP | Patent ceased through non-payment of renewal fee |