GB1589779A - Moving target indicator system utilising charge-coupled devices - Google Patents

Moving target indicator system utilising charge-coupled devices Download PDF

Info

Publication number
GB1589779A
GB1589779A GB47942/77A GB4794277A GB1589779A GB 1589779 A GB1589779 A GB 1589779A GB 47942/77 A GB47942/77 A GB 47942/77A GB 4794277 A GB4794277 A GB 4794277A GB 1589779 A GB1589779 A GB 1589779A
Authority
GB
United Kingdom
Prior art keywords
register
fields
ccd
registers
coupled
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
GB47942/77A
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Raytheon Co
Original Assignee
Hughes Aircraft Co
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hughes Aircraft Co filed Critical Hughes Aircraft Co
Publication of GB1589779A publication Critical patent/GB1589779A/en
Expired legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01SRADIO DIRECTION-FINDING; RADIO NAVIGATION; DETERMINING DISTANCE OR VELOCITY BY USE OF RADIO WAVES; LOCATING OR PRESENCE-DETECTING BY USE OF THE REFLECTION OR RERADIATION OF RADIO WAVES; ANALOGOUS ARRANGEMENTS USING OTHER WAVES
    • G01S17/00Systems using the reflection or reradiation of electromagnetic waves other than radio waves, e.g. lidar systems
    • G01S17/02Systems using the reflection of electromagnetic waves other than radio waves
    • G01S17/50Systems of measurement based on relative movement of target
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06GANALOGUE COMPUTERS
    • G06G7/00Devices in which the computing operation is performed by varying electric or magnetic quantities
    • G06G7/12Arrangements for performing computing operations, e.g. operational amplifiers
    • G06G7/14Arrangements for performing computing operations, e.g. operational amplifiers for addition or subtraction 
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C27/00Electric analogue stores, e.g. for storing instantaneous values
    • G11C27/04Shift registers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/148Charge coupled imagers
    • H01L27/14875Infrared CCD or CID imagers
    • H01L27/14881Infrared CCD or CID imagers of the hybrid type
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N25/00Circuitry of solid-state image sensors [SSIS]; Control thereof
    • H04N25/60Noise processing, e.g. detecting, correcting, reducing or removing noise
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N25/00Circuitry of solid-state image sensors [SSIS]; Control thereof
    • H04N25/70SSIS architectures; Circuits associated therewith
    • H04N25/71Charge-coupled device [CCD] sensors; Charge-transfer registers specially adapted for CCD sensors
    • H04N25/711Time delay and integration [TDI] registers; TDI shift registers

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Mathematical Physics (AREA)
  • Electromagnetism (AREA)
  • General Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Power Engineering (AREA)
  • Multimedia (AREA)
  • Signal Processing (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Remote Sensing (AREA)
  • Radar, Positioning & Navigation (AREA)
  • Software Systems (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Transforming Light Signals Into Electric Signals (AREA)
  • Solid State Image Pick-Up Elements (AREA)
  • Radar Systems Or Details Thereof (AREA)
  • Image Analysis (AREA)

Description

(54) MOVING TARGET INDICATOR SYSTEM UTILIZING CHARGE-COUPLED DEVICES (71) We, HUGHES AIRCRAFT COMPANY, a corporation organized and existing under the laws of the State of Delaware, United States of America, of Centinela and Teale Street, Culver City, State of California, United States of America, do hereby declare the invention for which we pray that a patent may be granted to us, and the method by which it is to be performed to be particularly described in and by the following statement: This invention relates to moving target indication signal processing and particularly to a processing system utilizing chargecoupled devices (CCD's) to provide simplified, accurate and highly reliable processing.
The term CCD is used herein to embrace all charge-coupled or charge-transfer devices such as bucket brigade structures.
According to the aspect of the invention there is provided a moving-target indicator comprising a plurality of detectors each developing successive signals representing information received from a scene during successive time intervals; a CCD storage register having a plurality of selected regularly spaced bit positions each coupled to a corresponding detector for receiving said successive signals therefrom and being spaced from the next selected bit position by a predetermined number of connecting bit positions; circuit means coupled to said storage register for shifting the signals from said selected bit positions to said connecting bit positions and for transferring the signals to output means when said consecutive signals are stored in said storage register; and a differencing circuit coupled to said output means for sequentially comparing said consecutive signals and generating respective difference signals indicative of a moving target.
According to a second aspect of the invention there is provided a moving-target indicator for determining changes of portions of a scene between first and second fields, each field including a plurality of sub-fields comprising a plurality of detectors for receiving signals from said scene, CCD storage means having a plurality of bit positions, integrating means including CCD storage buckets for integrating each subfield and coupled from each detector to selected bit positions of said storage means, CCD demultiplexer means coupled to said storage means, CCD integration means having a plurality of bit positions and coupled to said demultiplexer means, differencing means coupled to said integration means, clock means coupled to said storage means and to said demultiplexing means for transferring each sub-field signal data to said demultiplexer means and coupled to said integration means for integrating the sub-fields to form fields from each detector in bit positions with said first and second fields in sequential positions and for transferring said first and second fields to said differencing means.
According to yet another aspect of the invention there is provided a moving-target indicator for determining changes between first and second fields of a scene, said first and second fields each including a plurality of sub-fields comprising a plurality of rows of detectors, said rows of detectors forming columns of detectors, a plurality of rows of CCD registers each having a plurality of bit positions, a first CCD register coupled to said plurality of rows of registers, a second CCD register coupled to said first register, a plurality of CCD row register means coupled to said second register each including an integrating register and a readout register, CCD output register means coupled to said plurality of row register means for receiving the first and second fields in sequence from each detector, and differencing means coupled to said output register means for sequentially comparing the first and second fields data from each detector.
An embodiment of moving-target indicator (MTI) processing system according to the invention is hereinafter described which loads successive integrated samples, each representing a different time field, from individual detectors into adjacent CCD (charged-coupled device) storage buckets and then clocks them to a suitable output device for developing difference signals between the different fields from each detector. The output device may be a CCD differencing circuit or a differential amplifier either of which samples the charge stored in adjacent CCD buckets and gives an output proportional to the difference.
The system allows the successive signals from individual detectors to pass through virtually identical elements in the signal processing chain thereby reducing the effects of transfer inefficiencies on the accuracy of the differencing or MTI process and permitting high subtraction accuracies.
The processing may alternatively be performed on the focal plane or off the focal plane allowing the detectors to be sampled at a rate which is much higher than the system field time. The high signal bandwith may permit additional signal processing to be performed before subsequently integrating the samples and performing the differencing. In the off-focal plane arrangement the signals which represent sub-fields from a row or plurality of rows of detectors are shifted in parallel into a CCD multiplexer and are read out through the intcrmediate signal processing into an off-focal plane CCD register of similar construction. The sub-field signals are then shifted in parallel into storage registers which integrate successive input sub-ficld samples for a field time.
After both fields are integrated, the contents of the integrating registers are read out through the differencing arrangement to provide the difference or MTI signals.
In the preferred embodiments a simplified and highly accurate moving-target indicator system may be provided which utilises CCD's for use with staring electrooptical sensors.
Such a moving-target indication concept utilizing charge-coupled devices may provide a high signal bandwidth for signal processing, and also be compatible with other CCD processing and signal handling devices.
The invention will be described hereinafter by way of example and with reference to the accompanying drawings, herein: Figures la, ib and ic are schematic block diagrams showing the MTI concept in accordance with the invention for one detector row with a two-bit per detector cell CCD structure that may be utilized on the detector focal plane, showing three conditions for explaining the concept in accordance with the invention.
Figure 2 is a schematic block diagram illustrating a 32 x 32 detector array for an on-focal plane array providing the MTI function in accordance with the invention.
Figure 3 is a schematic circuit diagram showing the CCD electrodes for further explaining the operation of the system of Figure 2.
Figure 3a is a schematic diagram showing the surface potentials developed by the arrangement of Figure 3.
Figure 4a is a schematic sectional view further showing the integrating structure at each detector in accordance with the invention.
Figure 4b is a schematic drawing showing the surface potentials provided by the electrodes of Figure 3 during the charge integration operation of the system of the invention.
Figure 5 is a schematic diagram of waveforms of voltage as a function of time for further explaining the operation of the system of Figure 2.
Figure 6 is a schematic timing diagram of voltage as a function of time for further explaining the on-focal plane array moving target indication discrimination of Figure 2.
Figure 7 is a schematic plan view showing the right angle transfer of charges from one source to another that may be utilized in the systems of the invention.
Figure 8 is a schematic block diagram showing the off-focal plane processing system in accordance with the invention for a single row of detectors.
Figure 9 is a schematic block diagram for illustrating a 32 x 32 detector array on the focal plane for the off-focal plane MTI processing system in accordance with the invention.
Figure 10 is a schematic block diagram showing the other portion of the off-focal plane MTI processing system of Figure 9.
Figure 11 is a schematic diagram for further explaining the off-focal plane processing system of Figures 9 and 10.
Figure 12 is a schematic diagram of waveforms of voltage as a function of time for further explaining the operation of the off-focal plane system of Figures 10 and 11.
Figure 13 is a schematic timing diagram for further explaining the transfers on the focal plane arrangement of Figure 9.
Figure 14 is a schematic timing diagram for further explaining the operation of the off-focal plane processing system of Figures 9 and 10.
Referring first the Figures la to ic, Figures la shows the condition for integrating field one and transferring the integrated value from each detector into storage. The fields (or sub-fields) for the purpose of this invention refer to time intervals during which sensors or detectors such as staring detectors are receiving signals from a scene.
Detectors such as 10, 12 and 14, also respectively designated A, B and C may, in accordance with the invention, be combined with integrating buckets or CCD charge storage wells and for the first field, which represents return from a field being sensed during a first interval of time, the integrated outputs of the detectors 10, 12 and 14 are applied to storage bucket units 16, 18 and 20 in a CCD storage and readout register 22.
The concepts of the invention include both P and N-type CCD channels so that references to charges includes both hole carriers or electrons. In the illustrated arrangement of the invention, 2 bits are utilized for each illustrated CCD bucket unit with each of the storage units 16, 18 and 20 including 2 bit positions. After integrated field one has been transferred and stored in register 22, as shown in Figure lb, the contents of the storage units 16, 18 and 20 are shifted two bit positions to storage units 24, 26 and 28 and field two after integration is transferred and stored in storage units 16, 18 and 20 from respective detectors 10, 12 and 14. The next operation as shown in Figure 1c, with fields one and two for each detector sequentially stored in the storage unit and with isolation bits between each signal charge pocket, is to read out the data by transferring it along the register 22 and providing an output proportional to the difference by a differencing circuit 32 which, for example, may be a differential amplifier 34 coupled to adjacent storage units of the register 22. The differencing circuit 32 may also be a suitable CCD differencing arrangement such as described in British Patent Application 38588/ 77 Serial No. 1566947. The detectors such as 10, 12 and 14 are shown disconnected from the register 22 during the readout process.
The outputs from the differencing circuit 32 are 2N-1N . . ., 2C-1C, 2B-1B and 2A-1A.
Referring now to Figure 2, a 32 x 32 detector array mechanization of the principles illustrated in Figure 1 is shown for an on-focal plane arrangement of the invention. Field storage and readout registers for rows 1 to 32 are shown each having 128 bit CCD positions and each receiving charges from a corresponding row of detectors D1 to D32. The transfer positions of adjacent detectors such as D1 and D2 are separated by 4 bit positions. At the input to each field storage and readout register, such as 39 for row 1, is a fat zero (FZ) source 40, as is well known in the art. Each of the storage registers transfers its charge to a 128 bit second level CCD multiplexer register 42 having a fat zero (FZ) input at a first end and charge dump arrangement, as well known in the art, at the second end. Each of the row storage registers in the illustrated arrangement receive two integrated fields with one isolation bit therebetween so that there are 4 bits utilized for each detector cell. Isolation bits reduce the effect of transfer inefficiency in the CCD operation.
Thus, in the array there are thirty-two 128 bit row registers. The output multiplexer includes 128 bits for receiving both fields 1 and 2 and it applies the signal charges to a field charge differencing circuit 44 which is illustrated as a differential amplifier 46 coupled to 2 bit positions separated by an isolation bit to provide a difference data output to an output lead 48. The differencing circuit 44 may be any suitable arrangement such as the CCD subtractor circuit to which reference was previously made.
Referring now also to Figure 3, which shows a section through the FZ input 40, the row 1 readout register 39, a portion of the multiplexer 42 and the detector and integrating bucket, the operation will be explained in further detail. The storage register 39 operates by receiving an integrated charge from all the detectors for a first field, shifting the field data by two bit positions, receiving the integrated charges for field 2 and transferring the first and second fields of detector column D32 data in bursts of 4 bits to the multiplexer register 42. Any suitable electrode channel-driving arrangement may be utilized in accordance with the invention but the illustrated arrangement is a two-phase driving system in which a 1 pulse is up while a 4)2 pulse is down and vice-versa. The FZ input for a CCD Nchannel includes a P+ diffusion region 50 responsive to a (I)IN pulse and electrodes receiving potential 4)1N1, 4)1N2 and N3 which may be DC. The +,N3 electrode is followed by a 4)2 electrode pair and as can be seen in Figure 3a, the 4)iN pulse indicated by a pulse 354 is followed by DC potentials so that a well 356 is maintained under the 4)iN2 electrode and a charge overflow is provided under the 4)1N3 electrode when the 4)2 potential is high as shown at 358. When the 4)2 pulse goes low, as shown at 360, and by the dotted voltage profile, a current charge is transferred to a well 362 and when the , pulse goes low, the charge is transferred as a FZ value to a well 364. The FZ charge 364 is transferred on down the row and signal charges from detectors there along are combined therewith.
For the signal integration, a detector such as D1 applies current directly to a diffusion region 54 with the current moving under electrodes 56 and 58 respectively labeled Vac1, VDC2 and are stored under store electrode 60 in response to a positive 4)story pulse. It is to be understood that other arrangements may be utilized to provide the detector read out such as a CCD gate modulation input, for example, and the systems of the invention are not to be limited to the illustrated direct injection arrangements. The period of integration and storage of current from the detector D1 is a function of the period between transfers at an electrode 62 which responds to a -rR, pulse to transfer the detected charge into the row channel under the illustrated electrode receiving a , pulse. As shown in Figures 4a and 4b, which illustrate a representative detector input circuit and the corresponding surface profile, the transfer gate potential is positive at 66 during the charge integration time and when the (PTRi gate goes negative the charge is transferred into the main channel under a , electrode as shown at 68. The transfer gate 62 may be a pair of electrodes as illustrated in Figure 4a or may be a single electrode.
The charges are all transferred along the row with a 1 bit isolation bit to a g 1Rv electrode 70 adjacent to the second level multiplexer indicated by a line 72 and in response to the tIR2 pulse going positive the charge is transferred under an electrode 74 while 4); is low. When 4); goes high and < )2 goes low, the charge is transferred on down the second level multiplexer 42, as shown by an arrow 76. During each burst of transfer of 4 bits into the second level multiplexer, the bits in the second level multiplexer are transferred in response to a , and > 2 clock of the same frequency to positions such that the charges pass therein with 1 bit separation or with one isolation bit.
Referring now to the waveforms of Figure 5, the transfer operations will be explained in further detail. As shown by waveforms 100 and 102 representing 4) and 4)2. the cell 1 burst is completed for transferring the last of the field 1 and field 2 data into the second level multiplexer which has transfer clock pulses 4); and 4t2 at the same frequency as shown by respective waveforms 103 and 104. It is to be noted that the left cell 1 burst of waveforms 100 and 102 shows the last transfer out of the row registers of fields one and two data. Each burst of four pulses applied to the row registers is followed by an interval of a period of 128 bits as each of 32 cells of data is transferred down the second level multiplexer 42 to provide a difference at the diffcrencing circuit 44. Upon completion of this transfer of the first cell data for all of the rows the cells 32 and 2 having been previously transferred, a store pulse of a waveform 106 coincident with a 4)iRi pulse of waveform 108 transfers the integrated field 1 charges into the rows at all detector positions. Then. in response to , and 4)2 of respective waveftrms 100 and 102.
the row charge packets are transferred two bit positions or shifted as shown by pulses 110 and 112. This shifting operation is followed by a period during which field 2 data is integrated in the storage buckets at, the detectors as shown at 114 and at the end of the field 2 time, the pulses of the waveforms 106 and 108 transfers the second field into the bit positions of all the rows of the array. It is to be noted that while field 2 is being integrated there are not any row transfer burst of pulses or any data in the output multiplexer 42. The row registers now being loaded with the data from two fields, the cell 32 data is first transferred to the second level multiplexer 42 by a burst of four pulses as shown by the waveforms 100 and 102, followed by a period of transfer of 128 bits in the register 42 while the two fields in the multiplexer 42 are transferred out and to the differencing circuit 44 in response to 4); and 4); . It is to be noted that the second level multiplexer clock of the waveforms 103 and 104 is continuous and at the same frequency as the clock of the waveforms 100 and 102 so that the alternate fields are transferred into the second multiplexer with one isolation bit separation and are then transferred on out of the register.
Following the transfer of the cell 32 data out of the second level multiplexer register 42 another burst of 4 bits of the waveforms 100 and 102 transfers the cell 31 data for the two fields into the register 42, followed again by a 128 bit transfer period for transferring the two field out of the register 42. After all 32 cells of data are transferred into and out of the register 42, field 1 integrated data is again transferred into the row registers and the operation is repeated. In the row transfers, the fat zero is continually formed in response to the 4)IN pulses of a waveform 110.
For further explaining the overall operation, reference is now made also to Figure 6, which shows several frames with the difference values being read out for the entire frame during the each first field time. The field times are defined by the detector fields. Looking at frame n, the first field is being integrated in the storage buckets at the detectors while the MTI readout of frame n-l is being performed at the output of the second multiplexer register 42. In response to the detector to the row transfer pulse iPI-Rl of a waveform 116, the first field is loaded into row registers at the end of the first field time. At this time, as shown by a waveform 118, field 1 charges are shifted 2 bit positions in response to a pulse 130 and during the second field time, transfer along the rows is performed. During the second field time, the second field is being integrated in the storage wells and at the end of the second field time of frame n, field 2 is loaded into the row registers in response to a pulse of the waveform 116. During the first field time of frame n+1 in response to the row register readout clock of waveform 118, bursts of 4 clocks are applied to the row registers, with the output multiplexing clock of the waveform 120 running continuously and with the transfer of each 4 bit positions into the second level multiplexing register 42 being followed by a 128 bit period to transfer each column into the differencing circuit 44. Thus, after the four transfer bits applied to the row 32, the row clock is terminated until 128 bits are applied to the output multiplexing clock, which in turn is followed by 4 bit burst of the waveform 118 applied to the row registers for transferring detector row 31 into the output register 42 followed by a 128 bit transfer in the output multiplexing clock. Thus, four bit transfer is the sequence continuing until the detector row 1 is transferred to the register 42 and to the differencing circuit. During the first field time of frame n+1, the detectors are integrating the new first field data which is transferred into the row registers at the end thereof, as shown by the waveform 116.
Thus, the operation of the arrangement of Figure 2 is continuous as integration of alternate fields is being continuously performed and during the first field times the row registers are responding to bursts of 4 clocks followed by 128 bit data transfers of the output multiplexer register 42.
Referring now to Figure 7, an illustration of the right angle transfers that may be utilized in the arrangements of the invention will be further explained showing a portion of the row 1 CCD register, a detector D32 input diffusion region and showing the , and 4)2 electrodes for transferring the row 1 charges to the output multiplexing register 42. A block 134 represents the diffusion region coupled to the detector D32 and electrodes 136, 138 and 140 respectively show VDC1,VDC2 and 4)store for integrating the charge or carriers from the detector D1.
Electrodes 142 and 144 in the row 1 channel respectively respond to , and 4)2 for the transfer along the channel as previously explained. At the position of the output multiplexer 42, electrodes 146 and 148 respectively receiving 4)1 pulses and 4)to2 pulses transfer the charges into the well controlled by cP; shown as electrodes 150 and 152 followed by electrodes 154 and 156 receiving the (P2 pulses. The arrangement of Figure 8 may be utilized for any of the transfers in the arrangements of the invention. Transfer between registers such as the illustrated right angle transfer are well known in the art and will not be explained in further detail.
Referring now to Figure 8, a single CCD channel is illustrated for explaining the off-focal plane configuration for the MTI concept in accordance with the invention.
Detectors such as 240 and 242 detect energy and provide integration in integration buckets as previously explained. A CCD readout register 244 having 2 bits in each section or bucket union shown receives the charges from the detectors and in the illustrated arrangement receives a first sub-field, transfers the first sub-field data out of the register 244, followed by receiving a second subfield, and transferring that data out of the register 244. If two sub-fields are used to form a field, the next two sub-fields out of the register 244 would be to form the second field. Off the focal plane, the signals are read out through an intermediate signal processing unit 246 into an off-focal plane CCD multiplexer register 248. The processing unit 246 may be utilized to perform processing such as noise spike suppression and background subtraction which most suitably is performed off of the detector focal plane. The samples may then be shifted in parallel from the register 248 into a CCD integration register 250 which may be utilized in some arrangements in accordance with the invention to integrate successive input samples or sub-fields for a field time. After integrating the first field, the register would shift the accumulated field signals to the adjacent storage bucket units such as 249 having two bit positions, and integrate samples from the second subfields. The contents of the register 250 containing fields 1 and 2 separated by isolation bits are then read out through a differencing circuit 252, which may be any suitable arrangement such as CCD differencing circuit, or as illustrated, a differential amplifier 254. It is to be noted that in the register 250, each section or unit represents two bits so that the isolation bit is provided between the signal charge packets.
The output at the differencing circuit 252 thus is taken from the first and the third end register sections with the connected bit positions separated by one bit position.
Referring now to Figure 9, which shows a 32 x 32 detector array for the off-focal plane MTI system in accordance with the invention, detectors D1 to D32 are provided for 32 rows such as in a staring infrared detector array for example. Row 1 registers, row 2 registers and row 32 registers are shown receiving a FZ (fat zero) input from a source 160 similar to that previously explained, with each detector coupled to alternate bit positions so that an isolation bit is provided between the data transferred into the row registers. It is to be noted that in the arrangement for the off-focal plane MTI, all of field 1 data is first transferred into the row registers and shifted out of the 32 registers while field 2 is being integrated in the storage buckets, and field 2 is then transferred into the row registers and shifted out into a second level multiplexer CCD register 164. An FZ input 166 and a charge dump circuit 168 which may be a relatively large capacitor or a P+ diffusion region coupled to a suitable potential are provided in the second level multiplexing register 164.
It is to be noted that the row registers such as row 1 and row 2 transfer their charges into alternate bit positions of the second level multiplexer register 164 which operates at the same clock frequency as the row registers so that the signal charges pass into the register 164 with an isolation bit therebetween. The register 164 is formed of 128 bit positions with the last bit coupled to an output amplifier 180 which in turn applies the data to the intermediate signal processing unit 246 from which it is transferred on a lead 181 to the off-focal plane MTI processor.
Referring now to the processor of Figure 10 which performs the off-focal plane processing of the 32 x 32 array of Figure 9 with the even rows for processing the even detector row data on the left and the odd rows for processing the odd detector row data on the right of a 64 bit input multiplexer 172. The data from a column of detectors starting with detector 32 for field 1 is first transferred through the lead 181 into the input multiplexer register 172 followed by transfer of the detector 32 data for the 16 even rows to the left and for the odd rows to the right. The charges for each detector row is transferred from the register 172 into demultiplexing registers such as 178 and 180 which are 64 bit sub-field registers having 2 bit positions for each detector data charge.
When the charges are positioned in the input multiplexer register 172, two clock pulses applied to the demultiplex registers such as 178 and l8() transfers them into the end position of the demultiplex register.
The field l data for detector column D31 is then transferred into the input multiplexer register 172 and transferred into the demultiplexer registers 178 and 180. At the same time, the detector 32 charges for field 1 are transferred two bit positions to the left along the demultiplex registers. After this transfer of the data of all the detector columns through detector column Dl is completed, the sub-field data for field 1 data in the demultiplexing register such as 178 is then transferred into sub-field integrating registers su transfer the detector row data out of the register 164. The 4)iN pulses of a waveform 200 applies the fat zero charges to the row registers. During the period after pulse 193, the sub-field 2 of field 1 is being integrated at the detectors and at a pulse 201 time sub-field 2 is transferred into the row registers, all 32 columns of sub-field data having then been transferred out of the row registers and the multiplexer register 164.
Again, in bursts of 2 pulses as shown by the waveforms 196 and 197, the columns 32 and 1 of data are transferred into the multiplex register 164 with each burst being followed by 64 transfer clocks of the waveforms 198 and 199. During this period after pulse 201, sub-field 1 of field 2 data is being integrated at the detectors and at a pulse 202, the charges for sub-field 1 are transferred into the row registers. Thus, sequential operation continues in a similar and continuous manner.
Referring now to Figure 13, as well as to Figure 10, the operation of the off-focal plane registers including sub-field integration will be further explained. The sub-field transfer from the demultiplexer registers such as 178 into the sub-field integration registers such as 186 is shown by the pulses of a waveform 208. The sub-form 2 of field 1 is transferred into the integration registers and as sub-field 1 has been previously transferred into the integration registers, the pulse of a waveform 209 transfers field 1 data into the readout registers such as 187.
Two clock pulses 211 of a waveform 210 then shifts the data over 2 bit positions in the readout registers preparatory to receiving field 2 data after sub-field integration.
After both sub-fields of field 2 are transferred and summed in the integration registers such as 186, field 2 is transferred into the readout registers such as 187 by a pulse 212 of the waveform 209. Sub-fields 1 and 2 are then transferred out of the readout register in response to bursts of 4 pulses starting with detector column 32 and ending with detector column 1. Between each burst of 4 pulses applied to the readout registers, 64 pulses are provided at the output multiplex registers such as 190 and 192 to transfer the fields 1 and 2 charges to the differencing circuits. The operation continues in a similar manner, integrating field 1, transferring field 1 into the readout register, shifting the field 1 data two bit positions in the readout register followed by integrating field 2 and transferring it into the readout register for transfer ot both fields to the output multiplex registers in response to bursts of 4 pulses.
Referring now to Figure 14, the real time output function of the detector cells for each frame n-1 to n+2 includes first integration of the sub-fields of field 1 and then integration of the sub-fields of field 2 as explained relative to Figure 12. The output of the row registers as defined by the detector field and frame numbers, while the sub-fields of field 1 are being integrated, is a readout of the sub-fields of field 2 for frame n-1. During the time that the detector cells are being integrated for the sub-fields of field 2, the readout is for field 1 for frame n. The outputs of the output multiplexer registers 190 and 192 occurs only during the field 2 integration period of each frame, with a difference readout not being provided during the field 1 integration period. The input multiplexing register 172 which receives continuous data from the second level multiplexer 164 is shown by a waveform 220 with an expanded time scale for half of frames n and frames n+1 and it can be seen that during the readout of fields 1 and 2 from the row register, sequences of 64 bits for each detector column starting with detector column 32 is performed in a continuous fashion. The input multiplex transfer from the register 172 to the demultiplex registers such as 178 shown by waveform 222 is performed once for each detector column of data, transferring the entire column into the demultiplexing registers such as 178. The sub-field transfer to the integrating registers such as 186 is performed in response to pulses of a waveform 224 so that each sub-field is sequentially transferred thereto.
The input transfer of the fields of data into the readout registers such as 187 and 188 is performed in response to the pulses of a waveform 226. The demultiplex register clock for the registers such as 178 and 180 is shown by the pulses of a waveform 230 as each column of detector data is transferred therein from the input multiplexer register 172. The readout register clock pulses of a waveform 232 shows that after transfer of field 1 into the readout registers, the data is shifted 2 bit positions as shown by pulses 234 and 235. The field 1 data is then retained and a difference output is not provided. The field 2 data, after transfer into the storage registers, such as 187, is then transferred in bursts of 4 bits into the output multiplexer registers which is continuous by operating in response to clock pulses of a waveform 238 so that the field 1 and field 2 data is alternately positioned in the registers separated by one isolation bit and is transferred to the differencing circuits 185 and 189.
Thus, it can be seen that a continuous operation is provided and the sub-field data is reformatted in the demultiplexing registers such as 178 and 180 to be positioned with 1 bit of isolation between each data charge in the storage registers 187 and 188 is then transferred into the output multiplexing registers 190 and 192. Fields 1 and 2 are alternately positioned with isolation bits therebetween for providing a simplified differencing arrangement in accordance with the invention.
Although the arrangements in accordance with the invention are illustrated to subtract the signals from two successive fields (first order differencing), the principles of the invention include higher order differencing by providing more bits in the storage and readout registers. For example, for second order differencing, a first and a second difference is developed between detector signals Fl and F2 and between detector signals F2 and F3 and the second order difference is then developed with weighting such as in the output amplifier, between the first and second respective differences F1-F2 and F2-F3. For higher order differencing the bit transfer is arranged with additional bits in the storage and readout registers (for second order, three fields are stored) and with additional weighted differencing amplifiers at the output. Higher order differencing may be utilized to improve the low frequency rejection characteristics for slow moving scene backgrounds.
Thus, there has been described moving target indication charge-coupled device processing systems that may be utilized with staring electro-optical sensors for example.
Integration of the signal may be performed in integration buckets in storage buckets and different fields time are applied to CCD row channels and in turn to demultiplexing registers so that the different fields are adjacent to each other for transferring to a suitable differencing circuit or other suitable arrangement. The concepts of the invention are applicable either to on-focal plane processing or to off-focal plane processing. The off-focal plane processing arrangement allows further signal processing and subfield integration off of the focal plane with the data from the different fields being reformatted so as to put alternate fields adjacent to each other for developing the difference or MTI functions. The systems of the invention have been illustrated with one isolation bit between signal charges but it is to be understood that any number of isolation bits or no isolation bits may be utilized within the scope of the invention. The concepts of the invention are applicable to any suitable charge transfer structure such as p-channel or n-channel CCD arrangements. Also it is to be understood that the principles of the invention are not to be limited to the illustrated CCD structure but also include all charge transfer devices such as bucket brigade structures.
WHAT WE CLAIM IS: 1. A moving-target indicator comprising: a plurality of detectors each developing successive signals representing information received from a scene during successive time intervals; A CCD storage register having a plurality of selected regularly spaced bit positions each coupled to a corresponding detector for receiving said successive signals therefrom and being spaced from the next selected bit position by a predetermined number of connecting bit positions; circuit means coupled to said storage register for shifting the signals from said selected bit positions to said connecting bit positions and for transferring the signals to output means when said consecutive signals are stored in said storage register; and a differencing circuit coupled to said output means for sequentially comparing said consecutive signals and generating respective difference signals indicative of a moving target.
2. A moving-target indicator according to claim 1 which comprises a plurality of rows of said detectors and a plurality of rows of said CCD storage registers, and that said output means comprises a CCD shift register having a plurality of selected bit positions each coupled to a corresponding row of CCD storage registers and being spaced from the next selected bit position by a predetermined number of connecting bit positions.
3.A moving-target indicator for determining changes of portions of a scene between first and second fields, each field including a plurality of sub-fields comprising: a plurality of detectors for receiving signals from said scene, CCD storage means having a plurality of bit positions, integrating means including CCD storage buckets for integrating each subfield. and coupled from each detector to selected bit positions of said storage means, CCD demultiplexer means coupled to said storage means, CCD integration means having a plurality of bit positions and coupled to said demultiplexer means, differencing means coupled to said integration means, clock means coupled to said storage means and to said demultiplexing means for transferring each sub-field signal data to said demultiplexer means and coupled to said integration means for integrating the sub-fields to form fields from each detector in bit positions with said first and second fields in sequential positions and for transferring said first and second fields to said differencing means.
4. A moving-target indicator for determining changes between first and second fields of a scene, said first and second fields each including a plurality of sub-fields comprising;
**WARNING** end of DESC field may overlap start of CLMS **.

Claims (8)

**WARNING** start of CLMS field may overlap end of DESC **. therebetween for providing a simplified differencing arrangement in accordance with the invention. Although the arrangements in accordance with the invention are illustrated to subtract the signals from two successive fields (first order differencing), the principles of the invention include higher order differencing by providing more bits in the storage and readout registers. For example, for second order differencing, a first and a second difference is developed between detector signals Fl and F2 and between detector signals F2 and F3 and the second order difference is then developed with weighting such as in the output amplifier, between the first and second respective differences F1-F2 and F2-F3. For higher order differencing the bit transfer is arranged with additional bits in the storage and readout registers (for second order, three fields are stored) and with additional weighted differencing amplifiers at the output. Higher order differencing may be utilized to improve the low frequency rejection characteristics for slow moving scene backgrounds. Thus, there has been described moving target indication charge-coupled device processing systems that may be utilized with staring electro-optical sensors for example. Integration of the signal may be performed in integration buckets in storage buckets and different fields time are applied to CCD row channels and in turn to demultiplexing registers so that the different fields are adjacent to each other for transferring to a suitable differencing circuit or other suitable arrangement. The concepts of the invention are applicable either to on-focal plane processing or to off-focal plane processing. The off-focal plane processing arrangement allows further signal processing and subfield integration off of the focal plane with the data from the different fields being reformatted so as to put alternate fields adjacent to each other for developing the difference or MTI functions. The systems of the invention have been illustrated with one isolation bit between signal charges but it is to be understood that any number of isolation bits or no isolation bits may be utilized within the scope of the invention. The concepts of the invention are applicable to any suitable charge transfer structure such as p-channel or n-channel CCD arrangements. Also it is to be understood that the principles of the invention are not to be limited to the illustrated CCD structure but also include all charge transfer devices such as bucket brigade structures. WHAT WE CLAIM IS:
1. A moving-target indicator comprising: a plurality of detectors each developing successive signals representing information received from a scene during successive time intervals; A CCD storage register having a plurality of selected regularly spaced bit positions each coupled to a corresponding detector for receiving said successive signals therefrom and being spaced from the next selected bit position by a predetermined number of connecting bit positions; circuit means coupled to said storage register for shifting the signals from said selected bit positions to said connecting bit positions and for transferring the signals to output means when said consecutive signals are stored in said storage register; and a differencing circuit coupled to said output means for sequentially comparing said consecutive signals and generating respective difference signals indicative of a moving target.
2. A moving-target indicator according to claim 1 which comprises a plurality of rows of said detectors and a plurality of rows of said CCD storage registers, and that said output means comprises a CCD shift register having a plurality of selected bit positions each coupled to a corresponding row of CCD storage registers and being spaced from the next selected bit position by a predetermined number of connecting bit positions.
3.A moving-target indicator for determining changes of portions of a scene between first and second fields, each field including a plurality of sub-fields comprising: a plurality of detectors for receiving signals from said scene, CCD storage means having a plurality of bit positions, integrating means including CCD storage buckets for integrating each subfield. and coupled from each detector to selected bit positions of said storage means, CCD demultiplexer means coupled to said storage means, CCD integration means having a plurality of bit positions and coupled to said demultiplexer means, differencing means coupled to said integration means, clock means coupled to said storage means and to said demultiplexing means for transferring each sub-field signal data to said demultiplexer means and coupled to said integration means for integrating the sub-fields to form fields from each detector in bit positions with said first and second fields in sequential positions and for transferring said first and second fields to said differencing means.
4. A moving-target indicator for determining changes between first and second fields of a scene, said first and second fields each including a plurality of sub-fields comprising;
a plurality of rows of detectors, said rows of detectors forming columns of detectors, a plurality of rows of CCD registers each having a plurality of bit positions, a first CCD register coupled to said plurality of rows of registers a second CCD register coupled to said first register, a plurality of CCD row register means coupled to said second register each including an integrating register and a readout register, CCD output register means coupled to said plurality of row register means for receiving the first and second fields in sequence from each detector, and differencing means coupled to said output register means for sequentially comparing the first and second fields data from each detector.
5. A moving-target indicator according to claim 4 including integrating means coupled between each detector and the plurality of rows of registers.
6. A moving-target indicator according to claim 5 in which clock means is provided to sequentially transfer each subfield from the plurality of row registers sequentially to said first and second registers in sequential columns of data, and is provided to integrate the subfields in the integrating registers, to transfer each field to the readout register with the first and second fields from each detector being sequential and to transfer the fields in the integrating registers to said output register means and to said differencing means.
7. A moving-target indicator according to claim 6 in which the plurality of rows of detectors, the plurality of rows of registers and said first register are at the detector focal plane.
8. A moving-target indicator substantially as herein described with reference to and as illustrated in the accompanying drawings.
GB47942/77A 1976-12-20 1977-11-17 Moving target indicator system utilising charge-coupled devices Expired GB1589779A (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US75658876A 1976-12-20 1976-12-20

Publications (1)

Publication Number Publication Date
GB1589779A true GB1589779A (en) 1981-05-20

Family

ID=25044153

Family Applications (1)

Application Number Title Priority Date Filing Date
GB47942/77A Expired GB1589779A (en) 1976-12-20 1977-11-17 Moving target indicator system utilising charge-coupled devices

Country Status (5)

Country Link
JP (1) JPS6010270B2 (en)
DE (1) DE2755951C3 (en)
FR (1) FR2374797A1 (en)
GB (1) GB1589779A (en)
NL (1) NL186274C (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2122833A (en) * 1982-06-24 1984-01-18 Ferranti Plc Radiation detecting apparatus
GB2125650A (en) * 1982-08-18 1984-03-07 Eastman Kodak Co Solid state image sensors for rangefinders
US4633253A (en) * 1982-07-16 1986-12-30 U.S. Philips Corporation Moving target indication system

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS57100361U (en) * 1980-12-12 1982-06-21

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3851096A (en) * 1972-11-03 1974-11-26 Texas Instruments Inc Surveillance system

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2122833A (en) * 1982-06-24 1984-01-18 Ferranti Plc Radiation detecting apparatus
US4633253A (en) * 1982-07-16 1986-12-30 U.S. Philips Corporation Moving target indication system
GB2125650A (en) * 1982-08-18 1984-03-07 Eastman Kodak Co Solid state image sensors for rangefinders
US4521106A (en) * 1982-08-18 1985-06-04 Eastman Kodak Company Image sensor and rangefinder device with background subtraction using interlaced analog shift register

Also Published As

Publication number Publication date
JPS6010270B2 (en) 1985-03-15
DE2755951C3 (en) 1980-10-09
NL186274B (en) 1990-05-16
NL7714156A (en) 1978-06-22
NL186274C (en) 1990-10-16
JPS5378194A (en) 1978-07-11
FR2374797B1 (en) 1984-05-18
DE2755951B2 (en) 1980-02-21
FR2374797A1 (en) 1978-07-13
DE2755951A1 (en) 1978-06-22

Similar Documents

Publication Publication Date Title
US4301471A (en) Moving target indicator system utilizing charge coupled device
US4035628A (en) Analog transversal filtering and correlation with progressive summation of analog signals
US4237383A (en) High speed loading of output register of CCD array system
US4161785A (en) Matrix multiplier
GB1524380A (en) Charge transfer imager system
GB1412463A (en) Digital and analogue data handling devices
GB1516744A (en) Charge transfer device
US3953837A (en) Dual serial-parallel-serial analog memory
EP0068143A2 (en) Analog to digital converter
EP0015446B1 (en) Non-destructive charge transfer device differencing circuit
US4316221A (en) Apparatus for sequential row injection readout of CID imagers
US4262258A (en) CCD Correlated quadruple sampling processor
GB1589779A (en) Moving target indicator system utilising charge-coupled devices
US4648072A (en) High speed data acquisition utilizing multiplex charge transfer devices
US4476568A (en) Charge coupled device subtractor
US4527199A (en) Solid state image pick-up device
US3980817A (en) Charge coupled device multiplexing system for image sensors
US4048525A (en) Output circuit for charge transfer transversal filter
EP0377959B1 (en) A method of driving a charge detection circuit
US4084257A (en) Signal processing apparatus
US4219845A (en) Sense and inject moving target indicator apparatus
US4117347A (en) Charged splitting method using charge transfer device
US4725748A (en) High speed data acquisition utilizing multiple charge transfer delay lines
EP0130295B1 (en) Image signal processing apparatus
US4196389A (en) Test site for a charged coupled device (CCD) array

Legal Events

Date Code Title Description
PS Patent sealed [section 19, patents act 1949]
PCNP Patent ceased through non-payment of renewal fee

Effective date: 19921117