GB1397271A - Bidirectional data shift unit - Google Patents

Bidirectional data shift unit

Info

Publication number
GB1397271A
GB1397271A GB3296572A GB3296572A GB1397271A GB 1397271 A GB1397271 A GB 1397271A GB 3296572 A GB3296572 A GB 3296572A GB 3296572 A GB3296572 A GB 3296572A GB 1397271 A GB1397271 A GB 1397271A
Authority
GB
United Kingdom
Prior art keywords
shift
level
bits
bit
parity bit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
GB3296572A
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Publication of GB1397271A publication Critical patent/GB1397271A/en
Expired legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/08Error detection or correction by redundancy in data representation, e.g. by using checking codes
    • G06F11/10Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Quality & Reliability (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Detection And Correction Of Errors (AREA)
  • Error Detection And Correction (AREA)
  • Shift Register Type Memory (AREA)

Abstract

1397271 Shift network INTERNATIONAL BUSINESS MACHINES CORP 14 July 1972 [14 Aug 1971] 32965/72 Heading G4A A bidirectional data shift unit includes a number of cascaded shift levels each arranged in response to control signals to shift a group of binary bits by different amounts, a number of overflow indicator circuits associated with respective ones of the shift levels and arranged to generate an output in response to the shift control signals associated with their associated level and those bits supplied to their associated level which may overflow as a result of a shift in that level, and a logic circuit responsive to the signals from the indicator circuits and a parity bit for the group of bits originally supplied to the shift unit to generate a parity bit for the shifted output produced by the unit. In an embodiment the unit includes three levels I, II and III arranged to shift an input group of bits by no bit positions or by one, two and four bit positions respectively to the right or left. Each level consists of AND gates enabled by control signals and fed with bits from the previous level (or the input), the position of the bit supplied to any gate relative to the position of the gate being determined by the degree of shift induced by that gate. Associated with each level is an overflow indicator circuit 36, 37, 38 which receives the shift control signals for the associated level and consists of AND gates fed with the bits which are supplied to the associated level and which may overflow as a result of a shift in that level, and the control signal which produces the particular shifts producing the overflows. The outputs of the indicator circuits are fed together with the parity bit of the original group of bits to a tree of exclusive OR gates. The output of the tree is a parity bit for the shifted output of the device. In a second embodiment arranged to shift a two byte, 16 bit input group, each byte having an associated parity bit, the first level is arranged to shift right or left by eight bit positions or to pass the input unshifted. Three lower levels are the same as in the first embodiment above. The indicator circuit associated with the first level consists of two AND gates fed with the shift control signals and the two byte parity bits, and an exclusive OR gate fed with the two byte parity bits. An exclusive OR tree is provided to generate a single parity bit for the 16 bit shifted output group. The output of an exclusive OR tree for generating a parity bit for one of the output bytes is fed together with the single parity bit to an exclusive OR gate to produce a parity bit for the other output byte. The parity generated for the shifted output may be compared with a parity bit generated from the shifted output for error detection purposes.
GB3296572A 1971-08-14 1972-07-14 Bidirectional data shift unit Expired GB1397271A (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
DE19712140858 DE2140858C3 (en) 1971-08-14 1971-08-14 Parity bit prediction circuit for a digit shifter

Publications (1)

Publication Number Publication Date
GB1397271A true GB1397271A (en) 1975-06-11

Family

ID=5816789

Family Applications (1)

Application Number Title Priority Date Filing Date
GB3296572A Expired GB1397271A (en) 1971-08-14 1972-07-14 Bidirectional data shift unit

Country Status (5)

Country Link
JP (1) JPS5212014B2 (en)
DE (1) DE2140858C3 (en)
FR (1) FR2149768A5 (en)
GB (1) GB1397271A (en)
IT (1) IT959921B (en)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS4967754A (en) * 1972-10-25 1974-07-01
JPS536548A (en) * 1976-07-07 1978-01-21 Fujitsu Ltd Parity predict system in shifter
FR2655748B1 (en) * 1989-12-07 1992-01-24 Bull Sa SHIFT CIRCUIT WITH PARITY BIT GENERATOR.

Also Published As

Publication number Publication date
DE2140858C3 (en) 1974-03-14
JPS4828153A (en) 1973-04-13
DE2140858B2 (en) 1973-08-09
FR2149768A5 (en) 1973-03-30
DE2140858A1 (en) 1973-03-08
JPS5212014B2 (en) 1977-04-04
IT959921B (en) 1973-11-10

Similar Documents

Publication Publication Date Title
GB1042464A (en) Apparatus for transferring a pattern of data signals
GB1315340A (en) Data processing apparatus
GB1494327A (en) Field selection data operating devices
GB1294280A (en) Testing circuits
GB1440106A (en) Data handling apparatus
GB1045569A (en) Data transmission systems
GB1254722A (en) Improved logical shifting devices
GB1237358A (en) Error checking circuit
US5129066A (en) Bit mask generator circuit using multiple logic units for generating a bit mask sequence
GB1386503A (en) Digital shift apparatus
GB1397271A (en) Bidirectional data shift unit
GB1460215A (en) Threshold logic gate one-way pig means
JPS5585957A (en) Logic circuit for test bit selection
GB1250926A (en)
GB1280392A (en) High-speed parallel binary adder
GB1025300A (en) Improvements in or relating to digital signal detector circuits
GB1297394A (en)
GB1129659A (en) Signal generating circuits
GB1203730A (en) Binary arithmetic unit
GB1252334A (en)
GB1469904A (en) Checking circuit for use in computers
US2934271A (en) Adding and subtracting apparatus
GB984206A (en) Improvements in or relating to data communication apparatus
GB1370379A (en) Logic apparatus including exclusive-or circuits
ES403566A1 (en) Stacking store having overflow indication for the transmission of data in the chronological order of their appearance

Legal Events

Date Code Title Description
PS Patent sealed
PCNP Patent ceased through non-payment of renewal fee