GB1225253A - - Google Patents
Info
- Publication number
- GB1225253A GB1225253A GB1225253DA GB1225253A GB 1225253 A GB1225253 A GB 1225253A GB 1225253D A GB1225253D A GB 1225253DA GB 1225253 A GB1225253 A GB 1225253A
- Authority
- GB
- United Kingdom
- Prior art keywords
- address
- control
- module
- data
- store
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/22—Microcontrol or microprogram arrangements
- G06F9/28—Enhancement of operational speed, e.g. by using several microcontrol devices operating in parallel
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/22—Microcontrol or microprogram arrangements
- G06F9/223—Execution means for microinstructions irrespective of the microinstruction function, e.g. decoding of microinstructions and nanoinstructions; timing of microinstructions; programmable logic arrays; delays and fan-out problems
Abstract
1,225,253. Data processor. PLESSEY CO. Ltd. 12 Sept., 1968 [12 Sept., 1967], No. 41470/67. Heading G4A. A digital electric stored programme data processing device of the type in which each programme step is controlled by an instruction word consisting of an instruction code, defining the operation to be performed, and at least one address code, defining the data or the address of the data to be used in the required operation and comprising a control module and a plurality of functional modules is characterized in that each module includes a control signal store used to provide control signals to activate the data manipulative equipment provided within the associated module, the control signal stores in the functional modules being addressed by further control signals generated by the control signal store in the control module which is addressed by the instruction code of each instruction word in a programme. The data processor is divided into four modules, Control (CM), Store Access (SAM), Processor (PM) and Input/Output (IOM), each module having a standard interface divided into sections. Word length data inputs and outputs, coded command inputs, conditional control inputs and outputs and completion signal outputs. Command signals to modules PM, SAM, IOM are amplified and applied to micro-command diode gates, which have one or two further inputs. One of these is a timing input, the other being a conditional input. A command signal first triggers a synchronous or asynchronous timing slot generator in the module, the pulses from which select the required gates in the correct sequence in accordance with the conditional sequence. In the control module the gates accept a main command and convert it to a sequence of commands to be applied to the appropriate processors in the other modules. Two controllers are used, the first driven by the matrix of main command gates, the second by condition generators, and dealing with normal operations and forced operations respectively, the latter including keyboard operations priority interrupt and indirect address. Several modules can operate simultaneously. The processor module performs the arithmetic and logic operations under the control of the synchronous timing generator STSGP and the control logic. Six registers hold programme operands, an address modifier, an operand used during iterative operations, or a mask, a page code defining a particular section of the memory, the base page code of the programme data area, and an operand respectively. The result of an arithmetic operation is held in a Results register (RES). An instruction word has an address part (bits 1-18) a function code (bits 9-14) and two tags M (bit 15) and I (bit 16). The actual address is formed by adding bits 1-18 to the current page code or the base page code, the store being divided into sections called pages. The selection is determined by the state of the I bit. Each instruction word obtained from memory contains the address or the modification instructions to the address of the next word. The Specification includes tables of the various micro-commands produced by the stores in the performance of such operations as store to register transfer, literal transfer, addition and register to store transfer.
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB4147067 | 1967-09-12 |
Publications (1)
Publication Number | Publication Date |
---|---|
GB1225253A true GB1225253A (en) | 1971-03-17 |
Family
ID=10419837
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
GB1225253D Expired GB1225253A (en) | 1967-09-12 | 1967-09-12 |
Country Status (1)
Country | Link |
---|---|
GB (1) | GB1225253A (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0129006A2 (en) * | 1983-06-20 | 1984-12-27 | International Business Machines Corporation | Detection and correction of multi-chip synchronization errors |
RU2453910C2 (en) * | 2009-04-08 | 2012-06-20 | Федеральное государственное бюджетное образовательное учреждение высшего профессионального образования "Юго-Западный государственный университет" (ЮЗГУ) | Computing public evolutionary asynchronous modular system |
-
1967
- 1967-09-12 GB GB1225253D patent/GB1225253A/en not_active Expired
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0129006A2 (en) * | 1983-06-20 | 1984-12-27 | International Business Machines Corporation | Detection and correction of multi-chip synchronization errors |
US4635186A (en) * | 1983-06-20 | 1987-01-06 | International Business Machines Corporation | Detection and correction of multi-chip synchronization errors |
EP0129006A3 (en) * | 1983-06-20 | 1988-01-20 | International Business Machines Corporation | Detection and correction of multi-chip synchronization errors |
RU2453910C2 (en) * | 2009-04-08 | 2012-06-20 | Федеральное государственное бюджетное образовательное учреждение высшего профессионального образования "Юго-Западный государственный университет" (ЮЗГУ) | Computing public evolutionary asynchronous modular system |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US3374466A (en) | Data processing system | |
EP0180239A2 (en) | Content-addressable memory | |
GB1115765A (en) | Improvements in or relating to electronic data processing apparatus | |
US3299261A (en) | Multiple-input memory accessing apparatus | |
US3984670A (en) | Expandable digital arithmetic logic register stack | |
US3395392A (en) | Expanded memory system | |
GB1098258A (en) | Time shared data processor for digital computers | |
GB1447297A (en) | Data processing system | |
US3251037A (en) | Variable field addressing system | |
GB986791A (en) | A data processing system | |
US3394350A (en) | Digital processor implementation of transfer and translate operation | |
US3366927A (en) | Computing techniques | |
US3753238A (en) | Distributed logic memory cell with source and result buses | |
US3480917A (en) | Arrangement for transferring between program sequences in a data processor | |
GB1225253A (en) | ||
GB1070423A (en) | Improvements in or relating to variable word length data processing apparatus | |
GB1014635A (en) | Data processing system | |
GB1179048A (en) | Data Processor with Improved Apparatus for Instruction Modification | |
GB1378144A (en) | Data processing arrangements | |
Kampe | The Design of a General-Purpose Microprogam-Controlled Computer with Elementary Structure | |
GB1378143A (en) | Data processors | |
US3911405A (en) | General purpose edit unit | |
US5165039A (en) | Register file for bit slice processor with simultaneous accessing of plural memory array cells | |
US3222648A (en) | Data input device | |
US4890255A (en) | Data processing device for simultaneously activating and applying paraller trains of commands to memories for storing matrices |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PS | Patent sealed | ||
PE20 | Patent expired after termination of 20 years |