FR2651050A1 - Systeme d'antememoire destine a etre utilise dans un systeme informatique - Google Patents

Systeme d'antememoire destine a etre utilise dans un systeme informatique Download PDF

Info

Publication number
FR2651050A1
FR2651050A1 FR9006799A FR9006799A FR2651050A1 FR 2651050 A1 FR2651050 A1 FR 2651050A1 FR 9006799 A FR9006799 A FR 9006799A FR 9006799 A FR9006799 A FR 9006799A FR 2651050 A1 FR2651050 A1 FR 2651050A1
Authority
FR
France
Prior art keywords
cache
memory
page
pages
information
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
FR9006799A
Other languages
English (en)
French (fr)
Other versions
FR2651050B1 (enExample
Inventor
Eric Hartwig Jensen
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Sun Microsystems Inc
Original Assignee
Sun Microsystems Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sun Microsystems Inc filed Critical Sun Microsystems Inc
Publication of FR2651050A1 publication Critical patent/FR2651050A1/fr
Application granted granted Critical
Publication of FR2651050B1 publication Critical patent/FR2651050B1/fr
Granted legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/02Addressing or allocation; Relocation
    • G06F12/08Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
    • G06F12/10Address translation
    • G06F12/1027Address translation using associative or pseudo-associative address translation means, e.g. translation look-aside buffer [TLB]
    • G06F12/1045Address translation using associative or pseudo-associative address translation means, e.g. translation look-aside buffer [TLB] associated with a data cache
    • G06F12/1054Address translation using associative or pseudo-associative address translation means, e.g. translation look-aside buffer [TLB] associated with a data cache the data cache being concurrently physically addressed
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/02Addressing or allocation; Relocation
    • G06F12/08Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
    • G06F12/0802Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches
    • G06F12/0864Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches using pseudo-associative means, e.g. set-associative or hashing

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Memory System Of A Hierarchy Structure (AREA)
FR9006799A 1989-08-21 1990-05-31 Systeme d'antememoire destine a etre utilise dans un systeme informatique Granted FR2651050A1 (fr)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US07/400,122 US4969122A (en) 1989-08-21 1989-08-21 Apparatus for page tagging in a computer system

Publications (2)

Publication Number Publication Date
FR2651050A1 true FR2651050A1 (fr) 1991-02-22
FR2651050B1 FR2651050B1 (enExample) 1995-01-06

Family

ID=23582312

Family Applications (1)

Application Number Title Priority Date Filing Date
FR9006799A Granted FR2651050A1 (fr) 1989-08-21 1990-05-31 Systeme d'antememoire destine a etre utilise dans un systeme informatique

Country Status (3)

Country Link
US (1) US4969122A (enExample)
CA (1) CA2022529C (enExample)
FR (1) FR2651050A1 (enExample)

Families Citing this family (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7447069B1 (en) 1989-04-13 2008-11-04 Sandisk Corporation Flash EEprom system
DE69034191T2 (de) * 1989-04-13 2005-11-24 Sandisk Corp., Sunnyvale EEPROM-System mit aus mehreren Chips bestehender Blocklöschung
US7190617B1 (en) * 1989-04-13 2007-03-13 Sandisk Corporation Flash EEprom system
US5133058A (en) * 1989-09-18 1992-07-21 Sun Microsystems, Inc. Page-tagging translation look-aside buffer for a computer memory system
US5226133A (en) * 1989-12-01 1993-07-06 Silicon Graphics, Inc. Two-level translation look-aside buffer using partial addresses for enhanced speed
US5261066A (en) * 1990-03-27 1993-11-09 Digital Equipment Corporation Data processing system and method with small fully-associative cache and prefetch buffers
EP0624844A2 (en) * 1993-05-11 1994-11-17 International Business Machines Corporation Fully integrated cache architecture
US5832534A (en) * 1994-01-04 1998-11-03 Intel Corporation Method and apparatus for maintaining cache coherency using a single controller for multiple cache memories
JP2964926B2 (ja) * 1995-08-29 1999-10-18 富士ゼロックス株式会社 データベース管理装置及び方法
US5721863A (en) * 1996-01-29 1998-02-24 International Business Machines Corporation Method and structure for accessing semi-associative cache memory using multiple memories to store different components of the address
US6202125B1 (en) 1996-11-25 2001-03-13 Intel Corporation Processor-cache protocol using simple commands to implement a range of cache configurations
US6209072B1 (en) 1997-05-06 2001-03-27 Intel Corporation Source synchronous interface between master and slave using a deskew latch
US6249853B1 (en) 1997-06-25 2001-06-19 Micron Electronics, Inc. GART and PTES defined by configuration registers
US6282625B1 (en) 1997-06-25 2001-08-28 Micron Electronics, Inc. GART and PTES defined by configuration registers
US6069638A (en) * 1997-06-25 2000-05-30 Micron Electronics, Inc. System for accelerated graphics port address remapping interface to main memory
US6014732A (en) * 1997-10-22 2000-01-11 Hewlett-Packard Company Cache memory with reduced access time
US5893163A (en) * 1997-12-17 1999-04-06 International Business Machines Corporation Method and system for allocating data among cache memories within a symmetric multiprocessor data-processing system
US5860101A (en) * 1997-12-17 1999-01-12 International Business Machines Corporation Scalable symmetric multiprocessor data-processing system with data allocation among private caches and segments of system memory
US6122709A (en) * 1997-12-19 2000-09-19 Sun Microsystems, Inc. Cache with reduced tag information storage
US6252612B1 (en) 1997-12-30 2001-06-26 Micron Electronics, Inc. Accelerated graphics port for multiple memory controller computer system
US7071946B2 (en) * 1997-12-30 2006-07-04 Micron Technology, Inc. Accelerated graphics port for a multiple memory controller computer system
US6157398A (en) * 1997-12-30 2000-12-05 Micron Technology, Inc. Method of implementing an accelerated graphics port for a multiple memory controller computer system
US6272576B1 (en) 1998-01-20 2001-08-07 Micron Technology, Inc. Method for extending the available number of configuration registers
US6243775B1 (en) 1998-01-20 2001-06-05 Micron Technology, Inc. System for extending the available number of configuration registers
US6108733A (en) * 1998-01-20 2000-08-22 Micron Technology, Inc. Method for extending the available number of configuration registers

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3693165A (en) * 1971-06-29 1972-09-19 Ibm Parallel addressing of a storage hierarchy in a data processing system using virtual addressing
US3868642A (en) * 1971-08-25 1975-02-25 Siemens Ag Hierrarchial associative memory system

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3845474A (en) * 1973-11-05 1974-10-29 Honeywell Inf Systems Cache store clearing operation for multiprocessor mode
US4168541A (en) * 1978-09-25 1979-09-18 Sperry Rand Corporation Paired least recently used block replacement system

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3693165A (en) * 1971-06-29 1972-09-19 Ibm Parallel addressing of a storage hierarchy in a data processing system using virtual addressing
US3868642A (en) * 1971-08-25 1975-02-25 Siemens Ag Hierrarchial associative memory system

Also Published As

Publication number Publication date
US4969122A (en) 1990-11-06
FR2651050B1 (enExample) 1995-01-06
CA2022529A1 (en) 1991-02-22
CA2022529C (en) 1995-10-10

Similar Documents

Publication Publication Date Title
FR2651050A1 (fr) Systeme d'antememoire destine a etre utilise dans un systeme informatique
EP0020983B1 (fr) Système de mémoire comportant un dispositif d'emmagasinage sérié
FR2583540A1 (fr) Gestion de memoire pour systeme a microprocesseur.
FR3055715A1 (fr) Methodes et dispositifs pour contourner le cache interne d'un controleur memoire dram evolue
EP1510925A2 (fr) Mémoire cache à lecture asynchrone et dispositif de controle de l'accès à une mémoire de données comprenant une telle mémoire cache
FR3027128A1 (enExample)
FR3045183A1 (fr) Procede de prediction d'une donnee a precharger dans une memoire cache
FR2707774A1 (fr) Procédé de gestion cohérente des échanges entre des niveaux d'une hiérarchie de mémoires à au moins trois niveaux.
EP3293637A1 (fr) Gestion d'index dans une mémoire flash
FR2645986A1 (fr) Procede pour accelerer les acces memoire d'un systeme informatique et systeme pour la mise en oeuvre du procede
EP0604310B1 (fr) Procédé de gestion d'une mémoire tampon, et système informatique l'incorporant
FR2805368A1 (fr) Systeme et procede utilisant l'acces speculatif a l'antememoire pour des performances ameliorees
EP1175122A1 (fr) Dispositif de gestion de mémoire permettant l'inscription de blocs de données par substitution
EP0251861B1 (fr) Unité de gestion de mémoire
FR2662281A1 (fr) Processeur comprenant un fichier de registres adressables en plusieurs jeux de registres contenus dans des fenetres.
EP3451179A1 (fr) Contrôleur d'accès direct en mémoire, dispositif et procédé de réception, stockage et traitement de données correspondants
EP0662227B1 (fr) Procede de gestion de memoires d'un systeme informatique, systeme informatique et memoire mettant en oeuvre le procede
FR2609195A1 (fr) Procede de gestion d'antememoires associees a des processeurs dans une architecture multiprocesseur a bus unique et systeme de traitement de donnees fonctionnant suivant ce procede
FR2705803A1 (fr) Procédé d'écriture d'informations dans une mémoire non-volatile.
FR2461329A1 (fr) Dispositif de traitement de donnees a deux niveaux de memorisation
FR2697652A1 (fr) Procédé de détermination automatique des probabilités associées à une fonction booléenne.
FR2958765A1 (fr) Memoire cache segmentee.
EP0733977B1 (fr) Système informatique avec mémoires hiérarchisées
CA2596290A1 (fr) Methode et systeme pour maintenir la coherence d'une memoire cache utilisee par de multiples processus independants
EP0306357A1 (fr) Unité de gestion d'accès en mémoire, à identifiants logiques invariants, notamment pour la gestion de bases de données

Legal Events

Date Code Title Description
ST Notification of lapse

Effective date: 20060131