FR2272540B1 - - Google Patents
Info
- Publication number
- FR2272540B1 FR2272540B1 FR7434714A FR7434714A FR2272540B1 FR 2272540 B1 FR2272540 B1 FR 2272540B1 FR 7434714 A FR7434714 A FR 7434714A FR 7434714 A FR7434714 A FR 7434714A FR 2272540 B1 FR2272540 B1 FR 2272540B1
- Authority
- FR
- France
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K3/00—Circuits for generating electric pulses; Monostable, bistable or multistable circuits
- H03K3/02—Generators characterised by the type of circuit or by the means used for producing pulses
- H03K3/027—Generators characterised by the type of circuit or by the means used for producing pulses by the use of logic circuits, with internal or external positive feedback
- H03K3/037—Bistable circuits
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US423627A US3882325A (en) | 1973-12-10 | 1973-12-10 | Multi-chip latching circuit for avoiding input-output pin limitations |
Publications (2)
Publication Number | Publication Date |
---|---|
FR2272540A1 FR2272540A1 (fr) | 1975-12-19 |
FR2272540B1 true FR2272540B1 (fr) | 1979-05-25 |
Family
ID=23679588
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
FR7434714A Expired FR2272540B1 (fr) | 1973-12-10 | 1974-10-09 |
Country Status (7)
Country | Link |
---|---|
US (1) | US3882325A (fr) |
JP (1) | JPS5240185B2 (fr) |
CA (1) | CA1017417A (fr) |
DE (1) | DE2449984C2 (fr) |
FR (1) | FR2272540B1 (fr) |
GB (1) | GB1454190A (fr) |
IT (1) | IT1025919B (fr) |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4019144A (en) * | 1975-09-12 | 1977-04-19 | Control Data Corporation | Conditional latch circuit |
US4564772A (en) * | 1983-06-30 | 1986-01-14 | International Business Machines Corporation | Latching circuit speed-up technique |
JPS6242036U (fr) * | 1985-08-30 | 1987-03-13 | ||
US5633607A (en) * | 1995-04-28 | 1997-05-27 | Mosaid Technologies Incorporated | Edge triggered set-reset flip-flop (SRFF) |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB1039738A (en) * | 1964-05-22 | 1966-08-17 | Electronique & Automatisme Sa | Improvements in and relating to data processing circuits and systems |
BE756371A (fr) * | 1969-09-20 | 1971-03-18 | Philips Nv | Circuit logique |
US3588545A (en) * | 1969-11-12 | 1971-06-28 | Rca Corp | J-k' flip-flop using direct coupled gates |
US3679915A (en) * | 1971-03-04 | 1972-07-25 | Ibm | Polarity hold latch with common data input-output terminal |
US3753009A (en) * | 1971-08-23 | 1973-08-14 | Motorola Inc | Resettable binary flip-flop of the semiconductor type |
-
1973
- 1973-12-10 US US423627A patent/US3882325A/en not_active Expired - Lifetime
-
1974
- 1974-10-09 FR FR7434714A patent/FR2272540B1/fr not_active Expired
- 1974-10-22 DE DE2449984A patent/DE2449984C2/de not_active Expired
- 1974-10-23 GB GB4589774A patent/GB1454190A/en not_active Expired
- 1974-11-13 CA CA213,651A patent/CA1017417A/en not_active Expired
- 1974-11-22 IT IT29718/74A patent/IT1025919B/it active
- 1974-12-03 JP JP49137802A patent/JPS5240185B2/ja not_active Expired
Also Published As
Publication number | Publication date |
---|---|
DE2449984A1 (de) | 1975-06-12 |
JPS5240185B2 (fr) | 1977-10-11 |
FR2272540A1 (fr) | 1975-12-19 |
JPS5091242A (fr) | 1975-07-21 |
IT1025919B (it) | 1978-08-30 |
GB1454190A (en) | 1976-10-27 |
DE2449984C2 (de) | 1982-06-03 |
US3882325A (en) | 1975-05-06 |
CA1017417A (en) | 1977-09-13 |
Similar Documents
Legal Events
Date | Code | Title | Description |
---|---|---|---|
ST | Notification of lapse |