EP3959716A1 - Josephson memory and logic circuits using quasi-long-junction interconnect - Google Patents
Josephson memory and logic circuits using quasi-long-junction interconnectInfo
- Publication number
- EP3959716A1 EP3959716A1 EP20719261.8A EP20719261A EP3959716A1 EP 3959716 A1 EP3959716 A1 EP 3959716A1 EP 20719261 A EP20719261 A EP 20719261A EP 3959716 A1 EP3959716 A1 EP 3959716A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- node
- coupled
- josephson
- memory
- data input
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000015654 memory Effects 0.000 title claims abstract description 158
- 230000001902 propagating effect Effects 0.000 claims description 14
- 238000005381 potential energy Methods 0.000 claims description 13
- 238000000034 method Methods 0.000 claims description 12
- 230000005540 biological transmission Effects 0.000 claims description 10
- 230000001066 destructive effect Effects 0.000 claims description 4
- 238000005516 engineering process Methods 0.000 abstract description 7
- 239000004744 fabric Substances 0.000 abstract description 6
- 238000003491 array Methods 0.000 abstract 1
- 238000010586 diagram Methods 0.000 description 22
- 230000000694 effects Effects 0.000 description 16
- 230000000630 rising effect Effects 0.000 description 13
- 230000006399 behavior Effects 0.000 description 6
- 230000008859 change Effects 0.000 description 5
- 230000000644 propagated effect Effects 0.000 description 5
- 230000008901 benefit Effects 0.000 description 3
- 230000008878 coupling Effects 0.000 description 3
- 238000010168 coupling process Methods 0.000 description 3
- 238000005859 coupling reaction Methods 0.000 description 3
- 230000004907 flux Effects 0.000 description 3
- 239000002674 ointment Substances 0.000 description 3
- 230000001960 triggered effect Effects 0.000 description 3
- 238000013459 approach Methods 0.000 description 2
- 238000013016 damping Methods 0.000 description 2
- 238000007667 floating Methods 0.000 description 2
- 230000002085 persistent effect Effects 0.000 description 2
- 101100004188 Arabidopsis thaliana BARD1 gene Proteins 0.000 description 1
- 241000287181 Sturnus vulgaris Species 0.000 description 1
- 230000004913 activation Effects 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 230000002045 lasting effect Effects 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 230000006386 memory function Effects 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 230000002441 reversible effect Effects 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 230000008054 signal transmission Effects 0.000 description 1
- 238000004088 simulation Methods 0.000 description 1
- 239000010454 slate Substances 0.000 description 1
- 235000013599 spices Nutrition 0.000 description 1
- 239000002887 superconductor Substances 0.000 description 1
- 230000001052 transient effect Effects 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/44—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using super-conductive elements, e.g. cryotron
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B82—NANOTECHNOLOGY
- B82Y—SPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
- B82Y10/00—Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/195—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using superconductive devices
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/195—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using superconductive devices
- H03K19/1952—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using superconductive devices with electro-magnetic coupling of the control current
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K3/00—Circuits for generating electric pulses; Monostable, bistable or multistable circuits
- H03K3/02—Generators characterised by the type of circuit or by the means used for producing pulses
- H03K3/38—Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of superconductive devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N60/00—Superconducting devices
- H10N60/10—Junction-based devices
- H10N60/12—Josephson-effect devices
Definitions
- the present invention relates generally to quantum and classical digital superconducting circuits, and specifically to Josephson memory and logic circuits using a quasi- long-junction interconnect.
- CMOS complementary metal-oxide semiconductor
- An alternative to CMOS technology comprises superconductor based single flux quantum circuitry, utilizing superconducting Josephson junctions, with typical signal power of around 4 nanowatts (nW), at a typical data rate of 20 gigabits per second (Gb/s) or greater, and operating temperatures of around 4 kelvins.
- a non-destructive readout (NDRO) circuit is a circuit that can retrieve a stored information state (e.g., one or multiple bits) for transmission to other circuitry for processing or output without erasing, destroying, changing, or otherwise corrupting the stored information state.
- NDRO non-destructive readout
- the term NDRO should not be interpreted to include circuits that destructively retrieve a stored information state but then thereafter perform a restorative write-back.
- Reciprocal quantum logic is a family of low-power superconducting circuits.
- a logical“1” can be encoded as a positive single flux quantum (SFQ) pulse followed by a reciprocal negative pulse, whereas a logical“0” can be encoded as the absence of either such pulse.
- SFQ positive single flux quantum
- One example includes a Josephson memory array having a plurality of unit cells, each of the plurality of unit cells having an internal sub -circuit coupled to at least first, second, third, and fourth quasi-long-Josephson-junction interconnects.
- the unit cell includes a plurality of p Josephson junctions. Each of the first, second, third, and fourth quasi-long-Josephson- junction interconnects is coupled to the internal sub-circuit at a different electrical node of the sub-circuit.
- the interconnects include a write enable line configured to enable waiting a binary memory state to the unit cell, a read enable line configured to enable reading the binary memory state from the unit cell, a data input line configured to provide the binary memory state to the unit cell, and a bit line configured to read out the binary memory state from the unit cell.
- Each of the first, second, third, and fourth quasi-long-Josephson-junction interconnects is adapted to connect together multiple ones of the plurality of unit cells in the memory array.
- Another example includes a method of memory access in a non-destructive superconducting memory array.
- a pilot voltage pulse is propagated at least partway down a quasi-long-Josephson-junction interconnect arranged as a bit line coupled to a plurality of memory unit cells in the superconducting memory array at respective data output nodes.
- the bit line is configured to provide data output from the memory unit cells in the superconducting memory array.
- the bit line has a terminus at the periphery of the memory array.
- the pilot voltage pulse is either continued to be propagated down the bit line, or absorbed, based on a direction of a superconducting current circulating in a respective arm of one of the plurality of memory unit cells coupled to the respective data output node.
- a binary memory state of the addressed one of the plurality of memory unit cells is determined based on whether the pilot voltage pul se propagates to the terminus of the bit line.
- Yet another example includes a method of memory writing in a superconducting memory array.
- a data voltage pulse is propagated down a quasi-long-Josephson-junction interconnect arranged as a data input line coupled to a plurality of memory unit cells in the superconducting memory array at respective data input nodes.
- the data input line is configured to provide data input to the memory unit cells in the superconducting memory array.
- the directions of superconducting currents, circulating in different current paths of an addressed one of the memory unit cells are reversed. For example, two of three superconducting currents in the addressed memory unit cell can be reversed.
- a written binary memory state of the addressed memory unit cell is based on the directions of the three superconducting currents.
- FIG. 1 is a block/circuit diagram of an example Josephson memory or logic circuit using a quasi-long-Josephson-junetion interconnect.
- FIG. 2 is a circuit diagram of an example internal sub-circuit of a memory unit cell having a circular configuration.
- FIGS. 3 and 4 are timing diagrams illustrating an example operation of an NDRO unit cell, with FIG. 4 showing an energy graph.
- FIGS. 5A-5C are circuit current configuration diagrams showing the effect of a read enable phase pulse transit from a starting“0” state.
- FIGS. 6A-6C are circuit current configuration diagrams showing the effect of a read enable phase pulse transit from a starting“1” state.
- FIGS. 7A-7C are circuit current configuration diagrams showing a write“0” operation from a starting“0” state.
- FIGS. 8A-8C are circuit current configuration diagrams showing a write“0” operation from a starting“1” state.
- FIGS. 9A-9E are circuit current configuration diagrams showing a write“1” operation from a starting“0” state.
- FIGS. 10A-10E are circuit current configuration diagrams showing a write“1” operation from a starting“1” state.
- FIGS. 11A-11C are circuit current configuration diagrams showing a half-select condition from a starling“0” slate.
- FIGS. 12A-12C are circuit current configuration diagrams showing a half-select condition from a stalling“1” stale.
- FIGS. 13A-13C illustrate example initialization protocols to initialize all cells to a known and valid initial memory state in the example memory unit cell of FIG. 2.
- FIG. 14 is a circuit diagram of an example read path portion of a memory array.
- FIG. 15 is an example energy diagram.
- FIG. 16 is a circuit diagram of an example internal sub-circuit of a memory unit cell haying a linear configuration.
- FIG. 17 is a circuit diagram of another example internal sub-circuit of a memory unit cell.
- FIG. 18 is a circuit diagram of another example internal sub-circuit of a memory unit cell having a linear configuration.
- Quasi-long-junction interconnects can be used, instead of Josephson transmission lines (JTLs) or passive transmission lines (PTEs), in non-destructive readout (NDRO) circuits to create a fast, dense reciprocal quantum logic (RQL) memory array.
- Logic circuits such as an address decoder associated with such a memory array, can include similar circuits as those used in the memory and can thereby operate on the same principles.
- the circuits can advantageously incorporate p-junctions in addition to standard Josephson junctions.
- Fast, low-power, low- latency RQL logic benefits from a suitable memory technology that is similarly fast, low-power, and low-latency. This is particularly true for low-level cache memory. Accordingly, the circuits described herein provide a fast, dense memory technology for RQL, suitable for low-level caches and other memories collocated with an RQL processor, thus filling a critical technology gap.
- circuits described herein offer a more efficient
- an RQL NDRO memory array than of the type described in U.S. patent application No. 16/051,058, filed July 31, 2018, and entitled“Superconducting Non-Destructive Readout Circuits,” which is herein incorporated by reference.
- the NDRO circuit topology described therein will herein be referred to as the“body-tails NDRO.”
- An example memory cell incorporating the circuits described herein has a similar logic behavior as a body-tails NDRO-based memory cell, featuring x-y addressing for writes, but with multiplexor logic for reads.
- both write and read operations are word-organized at the array level.
- the presently described circuits advantageously make use of a quasi- long- junction interconnect among cells in the array, which is fast and power-efficient. Also described herein is an implementation of the unit cell that is physically small (i.e , using a frustrated array of Josephson junctions and p-junctions) and with symmetric states (i.e., multi-fold degeneracy).
- the degeneracy minimizes fan-out requirements on the address lines.
- the present description further describes use of quasi-long-junction interconnect for the NOR-gate-based readout.
- FIG. I shows a schematic of a unit cell 100 that can be tiled to make a memory array.
- Address lines E (write enable) and Rm (read enable) feed sub-circuit 102, which receives data input on line D, and outputs data on bit line B.
- These address lines and data lines each form interconnects that use only small-value interconnect inductors L, e.g., having an inductance value of between about one picohenry and about ten picohenries, e.g., between about one picohenry and about five picohenries, making the resultant memory array small, fast, and power-efficient.
- Inputs to sub-circuit 102 are provided through floating Josephson junctions 106, 108, 110, which are also referred to herein as escape junctions.
- the address and data lines are quasi-long Josephson junctions, in that they retain the signal propagation characteristics of long Josephson junctions, without necessarily retaining the capability of being analyzed by the same analytical formula applicable to long Josephson junctions, for reason that there are other components between floating Josephson junctions 106, 108, 1 10 and their respective connections to ground, as indicated by the broken lines inside sub circuit 102.
- JTL Josephson transmission line
- SFQ single flux quantum
- a lumped-element long Josephson junction can resemble a JTL but with the interconnect inductors made to be much smaller, e.g., between about one picohenry and about ten picohenries, e.g., between about one picohenry and about five picohenries, or in other words about ten times smaller than in a typical JTL.
- the way in which the Josephson junctions trigger is distinct from that observed in a typical JTL: the signal propagation instead exhibits a wavelike behavior, with the triggering not localizable to any particular Josephson junction in the LJJ as compared to the triggering of its neighboring Josephson junctions.
- the transmitted SFQ pulse then becomes a soliton traveling through the nonlinear medium of the lumped-element LJJ.“Lumped-element” in this context is used to distinguish the LJJ structure from LJJs that are true continuous
- Josephson junctions rather than, as with a lumped-element LJJ, a set of discrete Josephson junctions linked by very small interconnect inductors.
- LJJs are typically not practical as logic interconnects.
- LJJs are capable of passing pulses at very fast speeds and with much lower energy usage than JTL interconnects, and require less damping and applied power, when the transmission distance is low.
- LJJs therefore are well-suited to usage as interconnects in a memory array, where there is a very tight fabric of elements (i.e., the individual memory cells of the array) with relatively small distances between each of the elements.
- pulses are not transmitted at the speed of light as they would be through a passive transmission line, but the LJJ interconnection permits maintaining pulse integrity over the associated small transmission distances
- the LJJ interconnects as provided to memory cells are referred to herein as“quasi-long Josephson junctions” (“quasi-LJJs”).
- quadsi-LJJs quadsi-long Josephson junctions
- an analytical formula can be used to analyze LJJs consisting only of Josephson junctions and interconnect inductors, the same such formula does not apply to analyze LJJs where some of the Josephson junctions are connected to ground only indirectly by memory unit cells, such that true LJJ dynamics are not achieved.
- “quasi-long Josephson junction, ' ’ as that term is used herein, means a JTL structure with small linking inductance values (e.g., between about one picohenry and about ten picohenries, e.g., between about one picohenry and about five picohenries) characteristic of an LJJ and wherein at least some of the Josephson junctions do not terminate directly to ground on the side opposite the signal transmission path, but instead terminate to ground indirectly within a memory unit cell sub-circuit.
- small linking inductance values e.g., between about one picohenry and about ten picohenries, e.g., between about one picohenry and about five picohenries
- the memory unit ceil 100 has the same logical operation as the body-tails NDRO memory, but uses an interconnect that can be smaller and faster. Instead of using JTL-based splitter networks to distribute signals, unit cell 100 uses simple JTL chains that do not fan out and can have very small inductor values. The small inductor values enable quasi-long junction dynamics, where power and damping can be reduced relative to a JTL-based splitter network approach.
- the interconnect is physically compact and fast. There are effectively three inputs to the internal sub-circuit 102 of unit cell 100, labeled d, e and r_m, corresponding respectively to data input, write enable, and read enable lines D, E, and Rm, as well as one output b,
- each of d, e, and r_m inputs are tied to ground through some component or set of components.
- Rm and the sub-circuit node r_m indicates that the corresponding assertion signal is mirrored from that of the other signals shown (E, D B).
- the other signals (E, D, B) are asserted using a positive pulse followed by a negative pulse, according to the typical positive negative pulse pair encoding convention frequently used to indicate logical assertion in wave- pipelined RQL, then in the signals propagated along read enable line Rm, a negative pulse is transmitted before a positive pulse in the reciprocal pulse pair to indicate logical assertion.
- Suitable polarity inverter circuits can be provided only at the periphery of a tiled memory array, so as to achieve the polarity-inverted signals Rm supplied along the read enable lines, rather than having to provide an inverter to each unit cell 100 in the array. Examples of suitable polarity inverter circuits can be found in U.S. patent No. 10,090,841 Bl, entitled“Josephson Polarity and Logical Inverter Gates.”
- FIG. 2 illustrates an example internal sub-circuit 200 of a memory unit cell, having a circular configuration.
- sub-circuit 200 can correspond to internal sub-circuit 102 in FIG. 1.
- the illustrated unit cell internals 200 have a circular structure between the d, e, and r_m input nodes.
- Phase shifter elements are implemented as p Josephson junctions 212, 214, 216, 218.
- the b readout node is connected to the r m input node via p Josephson junction 218 and inductor Lbr m as shown.
- Mutual inductance coupling 202 can be provided between inductor Ldr_m and inductor Lbr_m.
- mutual inductance 204 can be provided between L r-me and inductor Lbr_m.
- each quasi-LJJ continues to act as a pulse repeater and to send a pulse along, but it does not have the ideal behavior that a true LIJ would have.
- the use of quasi- LJJs permits the pulses to propagate fast and enables very compact physical layout for a tiled memory. Moreover the total configuration (e.g.,
- FIG. 3 illustrates an example operation of an NDRO unit cell like that of FIGS. 1 and 2 in physical-level simulation in SPICE, with the traces
- phase pulses to distinguish them from voltage pulses (e.g., SFQ pulses).
- Each phase pulse seen in the traces is formed by a reciprocal pair of voltage pulses propagating through the circuit.
- the internal logical state of the unit cell is updated to the present logical state of the data input (D) upon a falling edge of a phase pulse corresponding to an assertion of the write enable (E) input.
- the timing diagram shows two such assertions of the write enable (E) input having respective falling edges 302, 304 at the first and second nanosecond marks, respectively.
- the data input (D) signal phase is high 306, changing the internal state from logical“0” to logical“1”, as can be seen by the rise to a high phase value 308 at internal node e.
- the read enable waveform Rm has inverted polarity with respect to the other waveforms, i.e., low phase signal portions indicate logical assertion, meaning that a negative voltage pulse (e.g., an SFQ pulse) brings the signal phase low (to assert Rm) and a subsequent positive voltage pulse (e.g., an SFQ pulse) brings the signal phase high again (to deassert Rm).
- a negative voltage pulse e.g., an SFQ pulse
- a subsequent positive voltage pulse e.g., an SFQ pulse
- pilot phase pulse or“interrogation phase pulse” propagates through the memory fabric in the orthogonal direction (i.e., vertically in FIG. 1), with one such pilot phase pulse propagating for each bit to be read.
- the pilot phase pulse propagates through all the unit cells in the fabric and emerges at the bottom periphery of the memory, except if the unit cell being read (as designated by the vertex between the issued pilot phase pulse and the read enable phase pulse) is in the logical“1” state, in which case the pilot phase pulse will be blocked (at the location of the unit cell), and will not emerge at the bottom periphery of the memory.
- the memory functions according to an inverting read, wherein an unasserted signal emerging from the bit line (B) is indicative of a logical“1” memory state having been read, and an asserted signal— as asserted initially by the pilot phase pulse— emerging from the bit line (B) is indicative of a logical“0” memory state having been read.
- pilot pulses are issued on the bit line (B) in quick succession every nanosecond, for a total of four pilot pulses 314, 316, 318, 320. Only two of the pilot pulses, 314, 318, correspond to read operations on the observed unit cell; the other two pilot pulses 316, 318 are possibly for read operations on other unit ce!l(s) in the same column. Also in the illustrated example two read enable pulses are issued on the read enable line (Rm) in quick succession every nanosecond, for a total of four read enable pulses 322, 324, 326, 328.
- the effect of the memory state along the bit line is indicated in the timing diagram by the phase at node b (i.e., the bottom trace in FIG. 3), which trace follows the bit line signal (B), except that a pulse corresponding to the first pilot pulse 314 is missing from the node b phase trace, because on the first read operation, at the intersection between pilot phase pulse 314 and the contemporaneous phase pulse 324 on the read enable signal line (Rm), the pilot phase pulse is blocked.
- Data input pulses 330, 332 correspond to half-select conditions, i.e., where a phase pulse is issued on the data input line (D) without a contemporaneous write pulse being issued on the write enable line (E).
- FIGS. 5A through 12C illustrate detailed write operations, with states of the circuit array under different input select and half-select conditions being depicted. All possible signal combinations starting from the two initial states are shown.
- Each state is a combination of persistent currents running in the indicated directions through the three current loops in the triangular structure of unit cell internals 200, with d e, and r_m nodes being indicated, corresponding to the same nodes depicted in FIG. 2.
- Clockwise currents are denoted by the abbreviation“CW” while counter-clockwise currents are denoted by the abbreviation“CCW.”
- Dots on either sides of the Josephson junctions indicate junction phase transitions that by convention are positive in the direction of the dot.
- each persistent current is ⁇ 1 ⁇ 2Fh.“No change” means the signal is absorbed by the respective escape junction that connects the circuit node to the address line.
- these escape junctions are not shown in FIGS 5A through 12C, but see Josephson junctions 106, 108, 110 in FIG. 1.
- FIGS. 5A-5C show the effect on the circuit of a read enable phase pulse transit
- a voltage pulse (e.g., SFQ pulse) corresponding to the initial falling edge of the read enable phase pulse flips the directions of currents 502, 504 in FIG. 5B.
- a subsequent voltage pulse (e.g., SFQ pulse) of opposite polarity corresponding to the rising edge of the read enable phase pulse again flips the directions of the same currents, placing the circuit back in the original state of FIG. 5A in FIG. 5C
- FIGS. 6A-6C show the effect on the circuit of a read enable phase pulse transit
- a voltage pulse e.g., SFQ pulse
- the pulse is absorbed by the respective escape j unction (e.g., 106 in FIG. 1).
- a subsequent voltage pulse (e.g., SFQ pulse) of opposite polarity corresponding to the rising edge of the read enable phase pulse again has no effect on the directions of the currents, such that the circuit remains in the original state of FIG. 6A in both FIGS. 6B and 6C.
- FIGS. 7A-7C show the effect on the circuit of a write enable phase pulse starting from the“0” memory state of the circuit, without a contemporaneous phase pulse transmitted on the data input line, effectively writing a“0” to a memory unit cell that is already of state“0”.
- a voltage pulse e.g., SFQ pulse
- SFQ pulse a voltage pulse corresponding to the initial rising edge of the write enable phase pulse flips the directions of currents 702, 704 in FIG. 7B.
- a subsequent voltage pulse e.g., SFQ pulse
- This sequence thus resembles that of FIG. 5A-5C in that the current directions, indicative of the“0” memory state, start and end in the same configuration, but the sequences differ in which currents flip and flop direction during the sequence.
- FIGS. 8A-8C show the effect on the circuit of a write enable phase pulse starting from the“I” memory state of the circuit, without a contemporaneous phase pulse transmitted on the data input line, effectively writing a“0” to the memory unit cell.
- a voltage pulse e.g., SFQ pulse
- SFQ pulse a voltage pulse corresponding to the initial rising edge of the write enable phase pulse
- FIG. 8B shows the pulse is absorbed by the respective escape junction (e.g., 108 in FIG. 1).
- Josephson junction 802 cannot be triggered by this rising edge because it would effectively be triggering Josephson junction 802 the wrong way.
- a subsequent voltage pulse (e.g., SFQ pulse) of opposite polarity corresponding to the falling edge of the write enable phase pulse triggers Josephson junction 802 and flips directions of currents on the directions of currents 804, 806, such that the circuit returns to the“0” memory state illustrated in FIGS. 5A and 7A.
- FIGS. 9A-9E show the effect on the circuit of a write enable phase pulse starting from the“0” memory state of the circuit, with a contemporaneous asserted phase pulse transmitted on the data input line, effectively writing a“1” to the memory unit cell.
- a voltage pulse e.g., SFQ pulse
- FIG. 9C a voltage pulse (e.g., SFQ pulse) corresponding to the initial rising edge of the data input phase pulse triggers Josephson junction 904, flipping currents differently such that the configuration of FIG. 9C differs from both that of FIG.
- a voltage pulse corresponding to the failing edge of the write enable phase pulse is not able to untrigger Josephson junction 902. It may be observed here that the two currents flowing through Josephson junction 902 are opposite in direction. This is insufficient to untrigger Josephson junction 902. If it were to untrigger, this would result in all three of the currents flowing in the counter-clockwise direction, which is a disallowed circuit condition. Instead, the voltage pulse corresponding to the falling edge of the write enable phase pulse causes the respective escape junction (e.g., 108 in FIG. 1) to trigger in FIG. 9D.
- the respective escape junction e.g., 108 in FIG.
- the voltage pulse corresponding to the falling edge of the data input phase pulse causes Josephson junction 904 to untrigger in FIG. 9E. It may be noted by the configuration of current directions that the“1” state of FIGS. 6A and 8A has been achieved in FIG. 9E.
- FIGS. 10A-10E show the effect on the circuit of a write enable phase pulse starting from the“1” memory state of the circuit, with a contemporaneous asserted phase pulse transmitted on the data input line, effectively writing a“1” to the memory unit cell that is already of state“1”.
- a voltage pulse e.g., SFQ pulse
- a voltage pulse e.g., SFQ pulse
- Josephson junction 1004 temporarily changing the current configuration by flipping two currents.
- a voltage pulse corresponding to the falling edge of the write enable phase pulse is also not able to trigger Josephson junction 1002, for the reason discussed previously with respect to FIG. 9D.
- the voltage pulse corresponding to the falling edge of the write enable phase pulse causes the respective escape junction (e.g., 108 in FIG. 1) to untrigger in FIG. 10D
- the voltage pulse corresponding to the falling edge of the data input phase pulse causes Josephson junction 1004 to untrigger in FIG. 10E, effectively placing the current configuration the same as it w'as before the rising edge of the data input phase pulse.
- the“1” state is maintained at the end of the sequence
- FIGS. 11 A-l 1C illustrate the“0” state half-select condition, i.e., the effect on the circuit of a data input phase pulse without a contemporaneous phase pulse transmitted on the write enable line, in this case when the circuit is starting from the“0” state.
- memory unit cells can tolerate signals bypassing them (on the data input line, for instance) which signals are on their way to r->’ addressing some other unit cell in the memory fabric, without such signals affecting a memory unit cell to which it is not addressed.
- a voltage pulse (e.g., SFQ pulse) corresponding to the initial rising edge of the data input phase pulse has no effect on the directions of currents in FIG. 11B, because the pulse is absorbed by the respective escape junction (e.g., 110 in FIG. 1).
- Josephson junction 1102 cannot be triggered by this rising edge because it would effectively be triggering Josephson junction 1102 the wrong way.
- a subsequent voltage pulse (e.g., SFQ pulse) of opposite polarity corresponding to the falling edge of the data input phase pulse untriggers the same escape junction. Accordingly, the memory unit cell circuit experiences no change in current direction configuration and thus no change in memory state, which is the desired behavior of the half-select condition. The circuit remains in the“0” memory state.
- FIGS. 12A-12C illustrate the“ ⁇ ” state half-select condition, i.e., the effect on the circuit of a data input phase pulse without a contemporaneous phase pulse transmitted on the write enable line, in this case when the circuit is starting from the“1” state (FIG. 12A).
- the“0” state half-select condition in the“1” state half-select, the rising edge of the data input phase pulse does cause Josephson junction 1202 to trigger (FIG. 12B), disrupting the current direction configuration by changing the directions of currents 1204, 1206, but the falling edge of the data input phase pulse causes Josephson junction 1202 to subsequently untrigger, placing the circuit back in the state (FIG. 12C).
- The“1” state half-selection condition is thus only a transient disturbance to the circuit state, lasting the duration of the data input phase pulse.
- the initialization protocols of FIGS. 13A-13C show a way to initialize all cells to a known and valid state, starting from an unknown phase-initialization ( ⁇ p) of each p Josephson junction. All of the states illustrated in FIGS. 5A through 12C involve one counter-clockwise loop current and two clockwise loop currents. In an alternate chirality, the individual circuit states can involve two counter-clockwise loop currents and one clockwise loop current.
- Triggering Josephson junctions in the illustrated circuits cannot change the initial-state chirality, because each such triggering changes two current directions, not just one.
- Initialization of the p Josephson junctions to three clockwise or three counter-clockwise states would result in a non functional cell, but these are not among the low-energy states so it is expected they will not occur during initialization.
- the circuit will not operate properly.
- Each cell will have the loop currents illustrated in FIG. 13A after a write“1” operation. In other words, only one of the two possible initial-state chiralities is functional. Therefore, circuit components can be provided to the unit cell sub-circuit produce operable-chirality initialization. As shown in FIG.
- each memory unit cell can be initialized to a known state of the operable chirality.
- the memory array can be initialized to a“1” state for every unit cell in the array, followed by activation of the control line 1302 for every unit cell, ensuring that every unit cell in the array is then in a“0” state of the valid chirality (compare FIG. 13C to FIG. 5A, both showing the“0” state).
- FIG. 14 details the read path 1400, with six unit cell stages 1404, 1406, 1408,
- stage 1410, 1412, 1414 illustrated as an example. Only the part of each unit cell relevant to the read operation is illustrated; the remainder of the unit cell is omited for clarity. Effectively, as shown the bit line 1402 is coupled only to the Rm junction in each unit cell illustrated. Stages 1404, 1408, 1410, 1412, and 1414 all have clockwise currents through the illustrated arm of the respective unit cell; only stage 1406 has a counter-clockwise current through its arm. In the illustrated example, stage 1406 (“ROW 1”) is the stage currently being read.
- the cells that are not being read are guaranteed, irrespective of their internal state, to have clockwise currents (as shown), such that a pilot phase pulse propagating down the bit line 1402 can pass through each of them, whereas the cell being read, if in the“1” stale, will have a counter-clockwise current (as shown for stage 1406), and if in the“0” state, will have a clockwise current. Consequently, a pilot phase pulse will be blocked at stage 1406, which is in the“1” state as illustrated.
- NOR logic is used, wherein the pilot phase pulse is conditionally blocked at the cell being read, dependent on the state of that cell.
- the bit line 1402 i.e., the read line
- the readout circuit of the array can be a wide-input NOR gate.
- a first voltage pulse of the pilot phase pulse input at B is conditionally blocked at each input as shown by the potential diagram of FIG. 15 (showing the potential only for one stage, e.g , stage 1406,“ROW1”). If the direction of current in a stage in FIG.
- plot 1504 shows that it is highly energetically unfavorable or impossible to trigger the Josephson junction in the direction that would be required for further propagation of the voltage pulse down the bit line 1402. This causes the voltage pulse either to reflect or to be stored and annihilated by its counterpart opposite-polarity voltage pulse half a clock cycle later when RQL data encoding is used.
- FIG. 16 illustrates an example linear implementation 1600 of the unit cell sub- circuit 102 that, as compared to the circular implementation 200 of the sub-circuit 102 illustrated in FIG. 2, has better initialization properties at the expense of unequal potential energy levels for the different states (absent mutual inductance configuration among inductors, as discussed below).
- a linear array always initializes to the correct state simply by exercising the write and read functions, irrespective of the initial state of the p Josephson junctions (i.e., there is no issue of the circuit initializing to the incorrect chirality, as described with regard to FIG. 13 A).
- the potential energy levels of the different states are not equal (cf. FIG.
- mutual inductance e.g., mutual inductance 1604
- Proviing mutual inductance between each pair of inductors can achieve full degeneracy.
- Mutual inductance 1604 only between one pair of inductors can be provided as illustrated to achieve degeneracy with respect to the bit line pulse, which is the most important degeneracy to achieve.
- linear implementation 1600 as compared to circular implementation 200, it is the data output signal (here labeled b_m), not the read enable signal (here labeled r), that is the mirrored signal, meaning that appropriate polarity inversion can be provided at the ends of the bit line on the periphery of a memory array composed of unit ceils implemented as linear implementation 1600 rather than on the ends of the read enable line.
- every p Josephson junction has a Josephson junction in series with it. TWO of these Josephson junctions are shown (Josephson junction 1606 is in series with p Josephson junction 1622;, Josephson junction 1610 is in series with p
- Josephson junction 1632 whereas the other two (paired with p Josephson junctions 1620, 1630) are not shown in FIG. 16 but are the respective escape junctions (e.g., 106, 110 in FIG. 1).
- the series order of a Josephson junction in series with a p Josephson junction can be reversed without material change to the operation of the circuit.
- a Josephson junction in series with a p Josephson j unction can be fabricated as a single device.
- the initial current directions (CW or CCW) are as illustrated.
- FIG. 17 illustrates another example implementation 1700 of the unit cell sub circuit 102 that, as compared to the implementations 200 and 1600, uses only three p Josephson j unctions 1712, 1720, 1722 instead of four. As with implementation 200, mutual
- inductances 1702, 1704 can be provided to promote equal potential energy levels.
- initialization current can be provided to a transformer coupling to inductor L ed as part of an initialization protocol that also includes first writing a“1” to the memory unit cell.
- the read enable signal is the mirrored signal.
- Josephson j unctions 1706 is in series with, and can be fabricated as the same device as, p Josephson junction 1722.
- Josephson junction 1726 is in series with, and can be fabricated as the same device as, p Josephson junction 1712.
- a Josephson junction 1708 can be coupled between the write enable node e and ground.
- a Josephson junction 1710 can be coupled between the data input node d and ground.
- the current directions (C W or CCW) following initialization are as illustrated.
- FIG. 18 illustrates another example linear implementation 1800 of the unit cell sub-circuit 102 that includes p Josephson junctions 1828, 1812, 1816, 1820 and Josephson junctions 1828, 1810, 1808, 1806.
- Mutual inductance 1804 can be provided to promote equal potential energy levels.
- An initialization current can be provided to a transformer coupling to inductor L gd as part of an initialization protocol (a“1” need not be first written to the unit cell).
- the read enable signal is the mirrored signal.
- the current directions (CW or CCW) following initialization are as illustrated.
- circuits described herein have good parametric operating margins, low component count, and provide efficiency and cost advantages as compared to other
- a p Josephson junction and a josephson junction are distinct circuit components, and one cannot be interpreted as the other, although, as mentioned above, it is possible to fabricate the two as one physical device.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Mathematical Physics (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- Nanotechnology (AREA)
- Chemical & Material Sciences (AREA)
- Computing Systems (AREA)
- Crystallography & Structural Chemistry (AREA)
- Theoretical Computer Science (AREA)
- Superconductor Devices And Manufacturing Methods Thereof (AREA)
- Logic Circuits (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
Claims
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP24192010.7A EP4432284A2 (en) | 2019-04-23 | 2020-03-17 | Josephson memory array and method of access in the josephson memory array |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/392,330 US10777263B1 (en) | 2019-04-23 | 2019-04-23 | Josephson memory and logic circuits using quasi-long-junction interconnect |
PCT/US2020/023144 WO2020219187A1 (en) | 2019-04-23 | 2020-03-17 | Josephson memory and logic circuits using quasi-long-junction interconnect |
Related Child Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP24192010.7A Division EP4432284A2 (en) | 2019-04-23 | 2020-03-17 | Josephson memory array and method of access in the josephson memory array |
EP24192010.7A Division-Into EP4432284A2 (en) | 2019-04-23 | 2020-03-17 | Josephson memory array and method of access in the josephson memory array |
Publications (2)
Publication Number | Publication Date |
---|---|
EP3959716A1 true EP3959716A1 (en) | 2022-03-02 |
EP3959716B1 EP3959716B1 (en) | 2024-09-11 |
Family
ID=70289456
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP20719261.8A Active EP3959716B1 (en) | 2019-04-23 | 2020-03-17 | Josephson memory array and method of access in the josephson memory array |
EP24192010.7A Pending EP4432284A2 (en) | 2019-04-23 | 2020-03-17 | Josephson memory array and method of access in the josephson memory array |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP24192010.7A Pending EP4432284A2 (en) | 2019-04-23 | 2020-03-17 | Josephson memory array and method of access in the josephson memory array |
Country Status (4)
Country | Link |
---|---|
US (2) | US10777263B1 (en) |
EP (2) | EP3959716B1 (en) |
JP (2) | JP7166472B2 (en) |
WO (1) | WO2020219187A1 (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US12094530B2 (en) | 2022-07-27 | 2024-09-17 | Imec Vzw | Josephson static random access memory |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5872731A (en) * | 1997-10-10 | 1999-02-16 | Trw Inc. | Multi-state Josephson memory |
US6078517A (en) * | 1998-12-04 | 2000-06-20 | Trw Inc. | Superconducting memory cell with directly-coupled readout |
US7443719B2 (en) * | 2006-02-23 | 2008-10-28 | Hypres, Inc. | Superconducting circuit for high-speed lookup table |
US9281057B1 (en) * | 2015-03-11 | 2016-03-08 | Northrop Grumman Systems Corporation | Phase hysteretic magnetic Josephson junction memory cell |
US9520181B1 (en) | 2015-09-15 | 2016-12-13 | Northrop Grumman Systems Corporation | Superconducting phase-controlled hysteretic magnetic Josephson junction JMRAM memory cell |
US9812192B1 (en) * | 2016-09-02 | 2017-11-07 | Northrop Grumman Systems Corporation | Superconducting gate memory circuit |
US10090841B1 (en) | 2018-02-02 | 2018-10-02 | Northrop Grumman Systems Corporation | Josephson polarity and logical inverter gates |
US10204677B1 (en) | 2018-03-16 | 2019-02-12 | Microsoft Technology Licensing, Llc | Superconducting memory system with stacked drivers and differential transformers |
-
2019
- 2019-04-23 US US16/392,330 patent/US10777263B1/en active Active
-
2020
- 2020-03-17 EP EP20719261.8A patent/EP3959716B1/en active Active
- 2020-03-17 WO PCT/US2020/023144 patent/WO2020219187A1/en unknown
- 2020-03-17 JP JP2021563146A patent/JP7166472B2/en active Active
- 2020-03-17 EP EP24192010.7A patent/EP4432284A2/en active Pending
- 2020-07-20 US US16/933,356 patent/US10902908B2/en active Active
-
2022
- 2022-10-25 JP JP2022170681A patent/JP7411762B2/en active Active
Also Published As
Publication number | Publication date |
---|---|
WO2020219187A1 (en) | 2020-10-29 |
US20200350006A1 (en) | 2020-11-05 |
JP7166472B2 (en) | 2022-11-07 |
JP2023017809A (en) | 2023-02-07 |
JP7411762B2 (en) | 2024-01-11 |
US10902908B2 (en) | 2021-01-26 |
EP4432284A2 (en) | 2024-09-18 |
US10777263B1 (en) | 2020-09-15 |
EP3959716B1 (en) | 2024-09-11 |
JP2022530434A (en) | 2022-06-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
AU2019313237B2 (en) | Superconducting non-destructive readout circuits | |
US6693822B2 (en) | Magnetic random access memory | |
Walus et al. | RAM design using quantum-dot cellular automata | |
US7746709B2 (en) | Memory circuit with decoupled read and write bit lines and improved write stability | |
JP4284326B2 (en) | Magnetoresistive random access memory and write control method thereof | |
WO2013116393A1 (en) | Non- volatile flip flop with resistive non-volatile element | |
US6842360B1 (en) | High-density content addressable memory cell | |
CN112767980B (en) | Spin orbit torque magnetic random storage unit, spin orbit torque magnetic random storage array and Hamming distance calculation method | |
US10902908B2 (en) | Josephson memory and logic circuits using quasi-long-junction interconnect | |
Wang et al. | Efficient time-domain in-memory computing based on TST-MRAM | |
US7174419B1 (en) | Content addressable memory device with source-selecting data translator | |
KR101404844B1 (en) | A dual-port memory and a method thereof | |
US20040062089A1 (en) | Memory device | |
Dadjouyan et al. | Design and simulation of reliable and fast nanomagnetic conservative quantum-dot cellular automata (NCQCA) gate | |
Giterman et al. | Power analysis resilient SRAM design implemented with a 1% area overhead impedance randomization unit for security applications | |
Hanyu et al. | Beyond MRAM: Nonvolatile Logic‐in‐Memory VLSI | |
WO2021253826A1 (en) | Spin-orbit torque magnetic random access memory unit, array, and hamming distance calculation method | |
JPS60236188A (en) | Multi-port register cell | |
CN106875972A (en) | Read signal control circuit applied to static random access memory | |
CN113990373A (en) | Nonvolatile D flip-flop circuit | |
CN118298868A (en) | Computing circuit, spin transfer torque magnetic memory and terminal equipment | |
Battogtokh et al. | Design of a DI model-based Content Addressable Memory for Asynchronous Cache | |
Sinha et al. | Copper Interconnects for High-Speed, Low-Power Static Memories |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: UNKNOWN |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE INTERNATIONAL PUBLICATION HAS BEEN MADE |
|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: REQUEST FOR EXAMINATION WAS MADE |
|
17P | Request for examination filed |
Effective date: 20211019 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR |
|
DAV | Request for validation of the european patent (deleted) | ||
DAX | Request for extension of the european patent (deleted) | ||
P01 | Opt-out of the competence of the unified patent court (upc) registered |
Effective date: 20230607 |
|
GRAP | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOSNIGR1 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: GRANT OF PATENT IS INTENDED |
|
INTG | Intention to grant announced |
Effective date: 20240404 |
|
GRAS | Grant fee paid |
Free format text: ORIGINAL CODE: EPIDOSNIGR3 |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE PATENT HAS BEEN GRANTED |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR |
|
REG | Reference to a national code |
Ref country code: GB Ref legal event code: FG4D |
|
REG | Reference to a national code |
Ref country code: CH Ref legal event code: EP |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R096 Ref document number: 602020037515 Country of ref document: DE |
|
REG | Reference to a national code |
Ref country code: IE Ref legal event code: FG4D |