EP2359485B1 - Rf transceiver ic having internal loopback conductor for ip2 self test - Google Patents

Rf transceiver ic having internal loopback conductor for ip2 self test Download PDF

Info

Publication number
EP2359485B1
EP2359485B1 EP09752995.2A EP09752995A EP2359485B1 EP 2359485 B1 EP2359485 B1 EP 2359485B1 EP 09752995 A EP09752995 A EP 09752995A EP 2359485 B1 EP2359485 B1 EP 2359485B1
Authority
EP
European Patent Office
Prior art keywords
loopback
mixer
conductor
mode
current
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
EP09752995.2A
Other languages
German (de)
French (fr)
Other versions
EP2359485A1 (en
Inventor
Jin-Su Ko
Michael Kohlmann
Bahman Ahrari
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Qualcomm Inc
Original Assignee
Qualcomm Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Qualcomm Inc filed Critical Qualcomm Inc
Publication of EP2359485A1 publication Critical patent/EP2359485A1/en
Application granted granted Critical
Publication of EP2359485B1 publication Critical patent/EP2359485B1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/38Transceivers, i.e. devices in which transmitter and receiver form a structural unit and in which at least one part is used for functions of transmitting and receiving
    • H04B1/40Circuits
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/38Transceivers, i.e. devices in which transmitter and receiver form a structural unit and in which at least one part is used for functions of transmitting and receiving
    • H04B1/40Circuits
    • H04B1/44Transmit/receive switching
    • H04B1/48Transmit/receive switching in circuits for connecting transmitter and receiver to a common transmission path, e.g. by energy of transmitter
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D7/00Transference of modulation from one carrier to another, e.g. frequency-changing
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D7/00Transference of modulation from one carrier to another, e.g. frequency-changing
    • H03D7/16Multiple-frequency-changing
    • H03D7/165Multiple-frequency-changing at least two frequency changers being located in different paths, e.g. in two paths with carriers in quadrature
    • H03D7/166Multiple-frequency-changing at least two frequency changers being located in different paths, e.g. in two paths with carriers in quadrature using two or more quadrature frequency translation stages
    • H03D7/168Multiple-frequency-changing at least two frequency changers being located in different paths, e.g. in two paths with carriers in quadrature using two or more quadrature frequency translation stages using a feedback loop containing mixers or demodulators
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B17/00Monitoring; Testing

Definitions

  • the disclosed embodiments relate to internal loopback testing and calibration of RF transceivers.
  • Both the transmitter and the receiver of a cellular telephone are ideally linear devices that introduce minimal distortion into the signal being communicated.
  • One type of distortion is referred to as second-order distortion.
  • a linear amplifier generally introduces only a small amount of second order distortion when the amplifier is operating at a low output power level.
  • the output power at the fundamental frequency rises at a first rate with respect to overall rising output power, whereas the output power due to second-order distortion rises at a faster rate.
  • the output power of the amplifier is high enough, the output power of the second-order distortion reaches the output power of the fundamental signal. This point of intersection is referred to as the second order intercept point (IP2).
  • IP2 point of a system such as a cellular telephone transmit chain or a cellular telephone receive chain, can be used as a measure of the second-order distortion of the system.
  • One way to measure the IP2 of a system involves using so-called two-tone analysis.
  • a signal of one pure frequency is referred to as a "tone".
  • Two tones of equal strength but different frequencies are put through the system.
  • the system will generate an output at each of the two fundamental frequencies, but will also generate an output at other frequencies due to second-order effects.
  • the outputs due to second-order effects will include, for example, an output that has a frequency equal to the sum of the frequencies of the two input tones.
  • the outputs due to second-order effects will also include, for example, an output that has a frequency equal to the difference of the frequencies of the two input tones.
  • the output powers of the output signals that are not at either of the two fundamental frequencies are measured and used to determine the IP2 of the system.
  • the one tone blocker approach utilizes an operating external power amplifier that generally consumes more power than is necessary. The resulting increased power consumption can reduce talk time due to the power amplifier being turned on in every slot.
  • the one tone blocker approach is not an efficient way to detect the modulated signal in an OFDMA modem.
  • a second approach is set forth in the WiFi, IEEE 802.11 arts in a paper entitled " A Single-Chip Digitally Calibrated 5.15-5.825-GHz 0.18-um CMOS Transceiver for 802.11a Wireless LAN,” by Bouras et al.
  • the Bouras et al. paper suggests using an on-chip loopback connection to generate one tone for IQ mismatch calibration. If this approach were extended and applied to IP2 calibration of a cellular telephone receiver, several problems would likely occur.
  • the loopback circuitry operates in a voltage driven mode. The baseband signal to be detected in the receiver would therefore likely be of an undesirably small amplitude due to the long on-chip conductors that often carry the high frequency RF loopback signals from the transmitter to the receiver.
  • the distance between transmitter and receiver within a cellular telephone transceiver integrated circuit is substantial in order to prevent coupling between the receiver and transmitter.
  • This substantial distance means that if the internal loopback connection technique were employed, then the transmitter would have to drive through long conductors to supply the two tones to the receiver circuitry for internal loopback calibration.
  • the baseband signal as received at the receiver would likely be of such an undesirably small amplitude that calibrating the receiver would be difficult or impossible.
  • the circuits in the loopback path of the WiFi circuit might generate nonlinearities such as intermodulation terms and harmonics. These nonlinearities may interfere with receiver calibration of a cellular telephone transceiver.
  • An RF transceiver integrated circuit of a cellular telephone has a loopback conductor circuit usable for conducting IP2 self testing and calibration.
  • the loopback conductor circuit includes a control circuit and a novel segmented, low parasitic capacitance, internal loopback conductor.
  • a baseband processor integrated circuit can control the control circuit of the loopback conductor circuit in the RF transceiver integrated circuit via a serial bus that extends from the baseband processor integrated circuit to the RF transceiver integrated circuit.
  • the control circuit of the loopback conductor circuit receives control information from the serial bus and in response controls the segmented loopback conductor.
  • the transmit mixer of the transmit chain of the RF transceiver integrated circuit is a current mode output mixer.
  • the receive mixer of the receive chain of the RF transceiver integrated circuit is a passive mixer that has a relatively low input impedance. Rather than using an active mixer in the receive chain, a passive mixer is used that is followed by a transimpedance amplifier (TIA).
  • TIA transimpedance amplifier
  • the TIA outputs a voltage proportional to its input current received from the passive mixer.
  • the transmit mixer drives a two tone current signal to the passive mixer via the segmented loopback conductor.
  • transceiver portions of the transceiver are controlled to maximize power transfer from the transmit chain to the receive chain during the loopback mode, and to reduce power consumption, and to prevent unwanted RF transmissions from occurring.
  • the segments of the loopback conductor are isolated from one another by switch blocks such that parasitic loading and coupling problems that otherwise might occur due to the long segments of the loopback conductor are minimized or avoided.
  • only one quadrature branch of the transmit mixer is used to generate both tones required for carrying out an IP2 test.
  • Using a single branch reduces power consumption during loopback testing as compared to using two branches in conventional fashion.
  • Using a single branch also facilitates generating two tones that have identical power magnitudes.
  • a first calibration test is performed using one quadrature branch of the transmit mixer at the same time that a second calibration test is performed using the other quadrature branch. In some situations, performing multiple tests simultaneously reduces loopback test time and reduced loopback test power consumption.
  • FIG. 1 is a very simplified high level block diagram of one particular type of mobile communication device 1 in accordance with one novel aspect.
  • mobile communication device 1 is a cellular telephone that uses a Code Division Multiple Access (CDMA) or an Orthogonal Frequency Division Multiple Access (OFDMA) cellular telephone communication protocol.
  • CDMA Code Division Multiple Access
  • OFDMA Orthogonal Frequency Division Multiple Access
  • the cellular telephone includes (among several other parts not illustrated) an antenna 2 and two integrated circuits 3 and 4.
  • Integrated circuit 4 is called a "digital baseband integrated circuit” or a "baseband processor integrated circuit”.
  • Integrated circuit 3 is an RF transceiver integrated circuit.
  • RF transceiver integrated circuit 3 is called a "transceiver” because it includes a transmitter as well as a receiver.
  • FIG. 2 is a more detailed block diagram of the RF transceiver integrated circuit 3.
  • the receiver includes what is called a "receive chain” 5 as well as a local oscillator (LO) 6.
  • LO local oscillator
  • a high frequency RF signal 7 is received on antenna 2.
  • Information from signal 7 passes through duplexer 8, matching network 9, and through the receive chain 5.
  • Signal 7 is amplified by low noise amplifier (LNA) 10 and is down-converted in frequency by mixer 11.
  • the resulting down-converted signal is filtered by baseband filter 12 and is passed to the digital baseband integrated circuit 4.
  • An analog-to-digital converter 13 in the digital baseband integrated circuit 4 converts the signal into digital form and the resulting digital information is processed by digital circuitry in the digital baseband integrated circuit 4.
  • the digital baseband integrated circuit 4 tunes the receiver by controlling the frequency of a local oscillator signal (LO) supplied by local oscillator 6 to mixer 11.
  • LO local oscillator
  • a digital-to-analog converter 14 in the digital baseband integrated circuit 4 If the cellular telephone is transmitting, then information to be transmitted is converted into analog form by a digital-to-analog converter 14 in the digital baseband integrated circuit 4 and is supplied to "transmit chain" 15.
  • Baseband filter 16 filters out noise due to the digital-to-analog conversion process.
  • Mixer block 17 under control of local oscillator 18 then up-converts the signal into a high frequency signal.
  • Driver amplifier 19 and an external power amplifier 20 amplify the high frequency signal to drive antenna 2 so that a high frequency RF signal 21 is transmitted from antenna 2.
  • RF transceiver integrated circuit 3 includes a novel loopback conductor circuit 23.
  • Loopback conductor circuit 23 includes a loopback conductor 22 and a control circuit 24.
  • Control circuit 24 in the example of Figure 2 includes a bus interface mechanism that interfaces via a SSBI serial bus and conductors 25 with digital baseband integrated circuit 4. Circuitry in the digital baseband integrated circuit 4 uses the SSBI bus to control the loopback conductor 22 by sending appropriate loopback control information across SSMI bus 25 to control circuit 24. Control circuit 24 in turn sends appropriate loopback control signals 26 to loopback conductor 22 so that loopback conductor 22 is controlled to either couple the transmit chain 15 to the receive chain 5 or to decouple the transmit chain 15 from the receive chain 5.
  • FIG 3 is a more detailed diagram of the loopback conductor 22 of the RF transceiver integrated circuit 3 of Figure 2 .
  • the control conductors and control circuit 24 of the loopback conductor circuit 23 of Figure 2 are not illustrated in Figure 3 so that other detail of the circuit can be illustrated.
  • Loopback conductor 22 includes a programmable mechanism for coupling node 27 to node 28 and for coupling node 29 to node 30.
  • Loopback conductor 22 includes switch blocks 31, 32, 36 and 37, as well as conductor segments 33, 34, 35, 38, 39 and 40.
  • Loopback conductor 22 also includes four DC blocking capacitors 41-44. Each DC blocking capacitor may, for example, have a capacitance of approximately 5 pF.
  • conductor segments 34 and 39 are relatively long so that the transmit chain circuitry can be disposed at a considerable distance away from the receive chain circuitry. Laying out the RF transceiver integrated circuit 3 such that the transmit chain circuitry is located a considerable distance away from the receive chain helps reduce transmitter leakage and interference between the transmitter and receiver during normal operation.
  • conductor segments 34 and 39 are each at least two millimeters in length.
  • RF transceiver integrated circuit 3 There are at least two operating modes of RF transceiver integrated circuit 3: 1) a normal operating mode in which the transmit and receive chains are usable to engage in RF wireless communication; and 2) a loopback mode in which the transmit chain is used to drive signals to the receive chain to perform testing and/or calibration.
  • the N-channel switches of switch block 31 and switch block 32 are controlled appropriately by control circuit 24 such that conductor segment 34 is isolated and disconnected from both conductor segment 33 and conductor segment 35. Central conductor 34 is allowed to float. Likewise, conductor segment 38 is isolated and disconnected from conductor segment 39 which in turn is isolated and disconnected from conductor segment 40.
  • the central "T" node is grounded by closing an N-channel switch between the central "T" node and a ground conductor.
  • switch 31B is closed to ground central "T" node 31A. The other two switches of switch block 31 are open. The grounding of central "T" node 31A prevents signal leakage through the switch block from conductor 33 to conductor 34.
  • an I quadrature signal path extends through the I quadrature branch of the transmit chain 15.
  • the I quadrature signal path extends through portion 16A of baseband filter 16, through portion 17A of mixer 17, through a tank circuit 45, through driver amplifier 19, out of RF transceiver integrated circuit 3 and to power amplifier 20 (see Figure 2 ), and through duplexer 8 to antenna 2.
  • the variable capacitor 46 (C1) on the primary of the tank 45 and capacitor 58 (C2) on the secondary of tank 45 are controlled to tune tank 45 so that power transmission from mixer 17 to driver amplifier 19 is maximized at the desired operating frequency.
  • the I quadrature signal path in receive chain 5 extends from antenna 2 (see Figure 2 ), through duplexer 8, through matching network 9, and into RF transceiver integrated circuit 3, through differential low noise amplifier 10, through portion 11A of mixer 11, through transimpedance amplifier (TIA) portion 12A of baseband filter 12, through the remainder of baseband filter 12, and to ADC 13 in baseband processor integrated circuit 4.
  • Variable capacitors 47 and 48 (C3) of the differential LNA 10 are controlled to tune the LNA load of differential LNA 10 to maximize power transfer from LNA 10 into receive mixer 11.
  • Switch blocks 32, 37 are located as close as possible to receive mixer 11 and to differential LNA 10, thereby minimizing capacitive loading on the conductors that couple the output of LNA 10 to the receive mixer 11.
  • switch blocks 31 and 36 are located as close as possible to transmit mixer 17 and tank 45, thereby minimizing capacitive loading on the conductors that couple the output of receiver mixer 17 to tank 45.
  • the Q quadrature signal path through and out of the transmitter is similar to the above-described I quadrature transmit signal path, and the Q quadrature signal path into and through the receiver is similar to the above-described Q quadrature receive signal path.
  • the N-channel switches of switch block 31 and of switch block 32 are controlled by control circuit 24 such that conductor segment 33 is coupled to conductor segment 34 which in turn is coupled to conductor segment 35.
  • conductor segment 38 is coupled to conductor 39 which in turn is coupled to conductor segment 44.
  • transmit mixer 17 of transmitter chain 15 of Figure 3 is a current mode output mixer.
  • the portions 11A and 11B of the receive mixer 11 of Figure 3 are not active mixers but rather are passive mixers. Rather than each of the portions 11A and 11B having a high input impedance in the high hundreds of ohms at operating frequency in the Bouras paper, each of the portions 11A and 11B has a much lower input impedance at the operating frequency.
  • each of portions 11A and 11B has an input impedance of less than three hundred ohms (for example, in this example, the input impedance is approximately 150 ohms or less).
  • each of the portions 17A and 17B of transmit mixer 17 is a current mode output mixer.
  • the mixer portion 17A of the I quadrature branch of the transmit chain drives a current signal 49 through the loopback conductor 22 to passive I quadrature mixer branch 11A and to passive Q quadrature mixer branch 11B of the receive mixer 11.
  • the two tone loopback signal can be driven a long distance of two or more millimeters from the transmit chain to the receive chain while still generating an adequately strong two tone signal in the two portions 11A and 11B of the receive mixer to perform an IP2 test.
  • the two tone signal is received at receive mixer 11 at a power of -3 dBm.
  • variable capacitor 46 (C1) of the primary of tank circuit 45 is reduced to account for additional parasitic capacitance that is coupled onto the output of transmit mixer 17 when conductor segments 34 and 39 are coupled to the transmit mixer output leads.
  • the switch 57 is in series with the capacitor 58 (C2) of the secondary of tank 45. Switch 57 is controlled to be open, and the switch 59 between the secondary and input lead of driver amplifier 19 is made to be open. Switch 59 prevents the input capacitance of driver amplifier 19 from loading the transmit mixer 17 during a loopback test.
  • Driver amplifier 19 is also disabled to reduce current consumption during the loopback test and to prevent undesired strong transmissions from antenna 2 that might otherwise occur during loopback testing.
  • the capacitance of variable capacitor 46 is set to 1.0 pF in the normal operating mode such that tank 45 resonates at a desired frequency of approximately 2.0 GHz, whereas the capacitance of variable capacitor 46 is set to approximately 0.5 pF in the loopback mode such that tank 45 resonates at the same desired frequency of approximately 2.0 GHz.
  • the added parasitic capacitances of loopback conductor 22 are represented by capacitor symbols 50, 51, 52, 53, 34A and 39A. Each of these parasitic capacitances may, for example, be approximately 0.5 pF.
  • differential LNA 10 is disabled so it does not drive the receive chain mixer and interfere with current signal 49. Switches in series with LNA load capacitances 47 and 48 (C3) are controlled to maximize tank impedance in the loopback mode as well.
  • FIG. 4 is a simplified diagram that illustrates an IP2 test.
  • the two signals F1 and F2 are of identical power amplitudes. These two tones are driven into receive chain 5 via the loopback conductor 22. The magnitude of any resulting intermodulation distortion coming out of receive chain 5 is then measured.
  • Various circuit parameters and settings of the transceiver may be changed, and the intermodulation distortion measured again, until the magnitude of the intermodulation distortion power falls below an acceptable level.
  • the I quadrature branch portion 14A of the differential current DAC 14 of Figure 1 is made to drive a differential current signal to the portion 16A of the transmit chain.
  • DAC 14 and portion 16A of the I branch are illustrated in simplified form, they are both differential circuits as illustrated more fully in the Q branch.
  • Portion 16A includes an RC filter as well as a current mirror. The current mirror outputs a current signal to portion 17A of the transmit mixer 17 such that portion 17A outputs current signal 49 involving two tones. These two tones are communicated via loopback conductor 22 to the receive chain as explained above.
  • the transistors of the other quadrature mixer branch are turned off and made nonconductive such that the outputs of the portion 16B of baseband filter 16 are isolated from loopback conductor 22.
  • the ground symbols that are illustrated on the gates of the transistors of the Q quadrature mixer portion 17B in Figure 3 represent how the transistors are turned off and controlled to be nonconductive.
  • the use of one quadrature branch of the transmit mixer to output the two tones for an IP2 test has several advantages as compared to the use of two mixers to generate the two tones. First, the use of one mixer portion to generate both tones facilitates making both tones of the same amplitude.
  • the DAC 14 and baseband filter 16 need only drive one tone trajectory, resulting in more linear output as a function of current consumption.
  • the generation of the two tones does not rely on a mismatch between I and Q quadrature signal paths.
  • current consumption is reduced because only one signal path circuit is required as compared to two signal path circuits. This reduction in power consumption is especially advantageous in applications in which IP2 testing and calibration is to be performed in every slot.
  • a first calibration test is performed using the I quadrature branch 16A, 17A of the transmit chain at the same time that a second calibration test is performed using the Q quadrature branch 16B, 17B of the transmit chain.
  • Only one of the two quadrature branches of the transmit chain drives the loopback conductor 22 during this time.
  • the I quadature branch 16A, 17A of the transmit chain drives the two tone current signal 49 through loopback conductor 22 to the two portions 11A and 11B of receive mixer 11 in an IP2 calibration test.
  • a DC offset calibration test is performed in the Q quadrature branch 16B, 17B of the transmit chain.
  • Control circuit 24 causes the transistors in portion 17B of mixer 17 to be nonconductive, thereby isolating the outputs of baseband filter portion 16B from loopback conductor 22.
  • Control circuit 24 causes switch 54 to close such that node 55 is coupled to supply voltage VDD through resistor 56.
  • DAC 14B of DAC 14 of Figure 1 is a current mode output digital-to-analog converter (DAC) in that the magnitude of the current I DAC output by DAC 14B should correspond to a digital value received by DAC 14B. For a given digital value received, DAC 14B should drive the correct amount of current through the baseband filter portion 16B such that for a given load on node 55, the voltage on node 55 has a particular voltage.
  • DAC digital-to-analog converter
  • the switch 54 is closed and DAC portion 14B is supplied with a digital value, and an analog-to-digital converter portion 13C of the ADC 13 of Figure 1 reads the voltage on node 55.
  • the offset current of DAC 14B is then adjusted such that when a particular digital value is supplied to DAC portion 14B the voltage on node 55 is measured to have the desired voltage.
  • multiple calibration tests including an IP2 test and a DC offset calibration test may be performed periodically during normal operation of the cellular telephone, and/or initially upon power up of the cellular telephone. Allowing multiple ones of these calibration tests to be performed simultaneously as described above with respect to the IP2 test and the DC offset test allows the total amount of time required to carry out testing and calibration to be reduced. Reducing test and calibration time reduces the amount of power consumed to do testing and calibration and also decreases the wait time after a power up condition until the cellular telephone is usable to communicate in the normal operating mode.
  • Figure 5 is a table that sets forth various characteristics of the novel circuit of Figures 1-3 as compared to characteristics of the conventional WiFi loopback prior art set forth in the Bouras paper mentioned in the background section of this patent document.
  • FIG 6 is a more detailed diagram of one example of branch portion 17A or 17B of transmit mixer 17 of Figure 3 .
  • DCOCEN identifies an active high DC offset calibration enable signal and DCOCENB identifies an active low DC offset calibration enable signal.
  • DCOCEN and DCOCENB are received from control circuit 24 of the loopback conductor circuit 23 of Figure 2 .
  • Figure 7 is a more detailed diagram of one example of differential LNA 10 of Figure 3 .
  • FIG 8 is a flowchart representation of a method 100 in accordance with one novel aspect.
  • a current signal is output by a current mode output mixer of a transmit chain. This current signal is supplied through a segmented loopback conductor to a passive mixer of a receive chain.
  • the transmit chain, the loopback conductor, and the receive chain are all parts of the same integrated circuit.
  • the current mode output mixer of this method is the current mode output mixer 17 of Figure 3 .
  • the passive mixer of this method is the passive mixer 11 of Figure 3 .
  • the segmented loopback conductor of this method is the segmented loopback conductor 22 of Figure 3 .
  • step 102 in a normal operating mode of the integrated circuit, switches in the segmented loopback conductor are maintained in an open state, thereby decoupling the segments of the loopback conductor from one another.
  • the decoupling of segments of the loopback conductor serves to isolate the current mode output mixer of the transmit chain from the passive mixer of the receive chain.
  • the segments of the loopback conductor of this method include segments 33, 34, 35, 38, 39 and 40 of Figure 3 .
  • the switches that are opened and closed to couple and decouple the segments from one other are the switches of switch blocks 31, 32, 36 and 37. Steps 101 and 102 may be performed in any order, and may be repeated at periodic intervals during operation of the single integrated circuit within a cellular telephone.
  • switches of the switch blocks 31, 32, 36 and 37 are described above as being N-channel switches, these switches may in other examples be other types of switches such as P-channel switches or transfer gates. Accordingly, various modifications, adaptations, and combinations of the various features of the described specific embodiments can be practiced without departing from the scope of the claims that are set forth below.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Electromagnetism (AREA)
  • Transceivers (AREA)
  • Amplifiers (AREA)

Description

    BACKGROUND INFORMATION Technical Field
  • The disclosed embodiments relate to internal loopback testing and calibration of RF transceivers.
  • Background Information
  • Both the transmitter and the receiver of a cellular telephone are ideally linear devices that introduce minimal distortion into the signal being communicated. One type of distortion is referred to as second-order distortion. A linear amplifier generally introduces only a small amount of second order distortion when the amplifier is operating at a low output power level. As the output power increases, however, the output power at the fundamental frequency (the frequency of the input signal) rises at a first rate with respect to overall rising output power, whereas the output power due to second-order distortion rises at a faster rate. When the output power of the amplifier is high enough, the output power of the second-order distortion reaches the output power of the fundamental signal. This point of intersection is referred to as the second order intercept point (IP2). The IP2 point of a system, such as a cellular telephone transmit chain or a cellular telephone receive chain, can be used as a measure of the second-order distortion of the system.
  • One way to measure the IP2 of a system involves using so-called two-tone analysis. A signal of one pure frequency is referred to as a "tone". Two tones of equal strength but different frequencies are put through the system. The system will generate an output at each of the two fundamental frequencies, but will also generate an output at other frequencies due to second-order effects. The outputs due to second-order effects will include, for example, an output that has a frequency equal to the sum of the frequencies of the two input tones. The outputs due to second-order effects will also include, for example, an output that has a frequency equal to the difference of the frequencies of the two input tones. The output powers of the output signals that are not at either of the two fundamental frequencies are measured and used to determine the IP2 of the system.
  • To enhance the operation of the transceiver within a cellular telephone, it is often desired to measure the IP2 of a transceiver and then to calibrate various parts of the transceiver so as to reduce the IP2 exhibited by the transceiver. External signal sources can be used to generate the signals of the two tones for use in the two-tone analysis described above, but such external sources may only be available in the factory during factory calibration. Although such factory calibration may allow the cellular telephone transceiver to be calibrated to account for variations in the semiconductor fabrication process used to make transceiver integrated circuits, such factory calibration cannot account for performance changes that occur due to temperature changes that occur during operation of the cellular telephone. Similarly, such factory calibration cannot account for performance changes that occur due to voltage supply variations that occur during operation of the cellular telephone transceiver. It is therefore desired to be able to monitor IP2 and to calibrate parts of the transceiver during use of the cellular telephone outside the factory such that distortion can remain minimized as operating conditions change.
  • Several ways have been proposed for using the transmitter of a transceiver to generate the two tones needed for a two-tone IP2 analysis test so that the IP2 measurements and calibrations can be made outside of the factory in a functioning transceiver. One suggestion is set forth in the paper entitled "An IP2 Improvement Technique for Zero-IF Down-Converters" by Darabi et al. This paper describes a long loop approach whereby an external power amplifier (PA) and low-noise amplifier (LNA) are used to generate one tone blocker with AM modulation in every slot. This approach, however, has several drawbacks. First, an unnecessarily large amount of power that even may exceed a maximum output power rating of the transceiver can be driven back onto the transceiver's antenna during calibration. Usually the power level of the blocker used in calibration testing is higher than the power level of the blocker specified in standards to detect a nonlinear effect. Second, the one tone blocker approach utilizes an operating external power amplifier that generally consumes more power than is necessary. The resulting increased power consumption can reduce talk time due to the power amplifier being turned on in every slot. Third, the one tone blocker approach is not an efficient way to detect the modulated signal in an OFDMA modem.
  • A second approach is set forth in the WiFi, IEEE 802.11 arts in a paper entitled "A Single-Chip Digitally Calibrated 5.15-5.825-GHz 0.18-um CMOS Transceiver for 802.11a Wireless LAN," by Bouras et al. The Bouras et al. paper suggests using an on-chip loopback connection to generate one tone for IQ mismatch calibration. If this approach were extended and applied to IP2 calibration of a cellular telephone receiver, several problems would likely occur. First, the loopback circuitry operates in a voltage driven mode. The baseband signal to be detected in the receiver would therefore likely be of an undesirably small amplitude due to the long on-chip conductors that often carry the high frequency RF loopback signals from the transmitter to the receiver. Often the distance between transmitter and receiver within a cellular telephone transceiver integrated circuit is substantial in order to prevent coupling between the receiver and transmitter. This substantial distance means that if the internal loopback connection technique were employed, then the transmitter would have to drive through long conductors to supply the two tones to the receiver circuitry for internal loopback calibration. As a result, the baseband signal as received at the receiver would likely be of such an undesirably small amplitude that calibrating the receiver would be difficult or impossible. Second, the circuits in the loopback path of the WiFi circuit might generate nonlinearities such as intermodulation terms and harmonics. These nonlinearities may interfere with receiver calibration of a cellular telephone transceiver.
  • SUMMARY
  • An RF transceiver integrated circuit of a cellular telephone has a loopback conductor circuit usable for conducting IP2 self testing and calibration. The loopback conductor circuit includes a control circuit and a novel segmented, low parasitic capacitance, internal loopback conductor. In one example, a baseband processor integrated circuit can control the control circuit of the loopback conductor circuit in the RF transceiver integrated circuit via a serial bus that extends from the baseband processor integrated circuit to the RF transceiver integrated circuit. The control circuit of the loopback conductor circuit receives control information from the serial bus and in response controls the segmented loopback conductor.
  • In a first novel aspect, the transmit mixer of the transmit chain of the RF transceiver integrated circuit is a current mode output mixer. The receive mixer of the receive chain of the RF transceiver integrated circuit is a passive mixer that has a relatively low input impedance. Rather than using an active mixer in the receive chain, a passive mixer is used that is followed by a transimpedance amplifier (TIA). The TIA outputs a voltage proportional to its input current received from the passive mixer. In the loopback mode, the transmit mixer drives a two tone current signal to the passive mixer via the segmented loopback conductor. Other portions of the transceiver are controlled to maximize power transfer from the transmit chain to the receive chain during the loopback mode, and to reduce power consumption, and to prevent unwanted RF transmissions from occurring. In a normal operating mode of the RF transceiver integrated circuit, the segments of the loopback conductor are isolated from one another by switch blocks such that parasitic loading and coupling problems that otherwise might occur due to the long segments of the loopback conductor are minimized or avoided.
  • In a second novel aspect, only one quadrature branch of the transmit mixer is used to generate both tones required for carrying out an IP2 test. Using a single branch reduces power consumption during loopback testing as compared to using two branches in conventional fashion. Using a single branch also facilitates generating two tones that have identical power magnitudes.
  • In a third novel aspect, a first calibration test is performed using one quadrature branch of the transmit mixer at the same time that a second calibration test is performed using the other quadrature branch. In some situations, performing multiple tests simultaneously reduces loopback test time and reduced loopback test power consumption.
  • The foregoing is a summary and thus contains, by necessity, simplifications, generalizations and omissions of detail; consequently, those skilled in the art will appreciate that the summary is illustrative only and does not purport to be limiting in any way. Other aspects, inventive features, and advantages of the devices and/or processes described herein, as defined solely by the claims, will become apparent in the non-limiting detailed description set forth herein.
  • BRIEF DESCRIPTION OF THE DRAWINGS
    • Figure 1 is a simplified high level block diagram of one particular type of mobile communication device 1 in accordance with one novel aspect.
    • Figure 2 is a more detailed block diagram of the RF transceiver integrated circuit 3 of Figure 1.
    • Figure 3 is a more detailed diagram of the loopback conductor 22 of the RF transceiver integrated circuit 3 of Figure 2.
    • Figure 4 is a simplified diagram that illustrates an IP2 test performed using the internal loopback conductor 22 of Figure 2.
    • Figure 5 is a table that sets forth various characteristics of the novel circuit of Figures 1-3 as compared to characteristics of the conventional WiFi loopback prior art set forth in the Bouras paper mentioned in the background section of this patent document.
    • Figure 6 is a more detailed diagram of one example of branch portion 17A or 17B of transmit mixer 17 of Figure 3.
    • Figure 7 is a more detailed diagram of one example of differential LNA 10 of Figure 3.
    • Figure 8 is a flowchart of a method in accordance with one novel aspect.
    DETAILED DESCRIPTION
  • Figure 1 is a very simplified high level block diagram of one particular type of mobile communication device 1 in accordance with one novel aspect. In this particular example, mobile communication device 1 is a cellular telephone that uses a Code Division Multiple Access (CDMA) or an Orthogonal Frequency Division Multiple Access (OFDMA) cellular telephone communication protocol. The cellular telephone includes (among several other parts not illustrated) an antenna 2 and two integrated circuits 3 and 4. Integrated circuit 4 is called a "digital baseband integrated circuit" or a "baseband processor integrated circuit". Integrated circuit 3 is an RF transceiver integrated circuit. RF transceiver integrated circuit 3 is called a "transceiver" because it includes a transmitter as well as a receiver.
  • Figure 2 is a more detailed block diagram of the RF transceiver integrated circuit 3. The receiver includes what is called a "receive chain" 5 as well as a local oscillator (LO) 6. When the cellular telephone is receiving, a high frequency RF signal 7 is received on antenna 2. Information from signal 7 passes through duplexer 8, matching network 9, and through the receive chain 5. Signal 7 is amplified by low noise amplifier (LNA) 10 and is down-converted in frequency by mixer 11. The resulting down-converted signal is filtered by baseband filter 12 and is passed to the digital baseband integrated circuit 4. An analog-to-digital converter 13 in the digital baseband integrated circuit 4 converts the signal into digital form and the resulting digital information is processed by digital circuitry in the digital baseband integrated circuit 4. The digital baseband integrated circuit 4 tunes the receiver by controlling the frequency of a local oscillator signal (LO) supplied by local oscillator 6 to mixer 11.
  • If the cellular telephone is transmitting, then information to be transmitted is converted into analog form by a digital-to-analog converter 14 in the digital baseband integrated circuit 4 and is supplied to "transmit chain" 15. Baseband filter 16 filters out noise due to the digital-to-analog conversion process. Mixer block 17 under control of local oscillator 18 then up-converts the signal into a high frequency signal. Driver amplifier 19 and an external power amplifier 20 amplify the high frequency signal to drive antenna 2 so that a high frequency RF signal 21 is transmitted from antenna 2.
  • In addition to receive chain 5 and transmit chain 15, RF transceiver integrated circuit 3 includes a novel loopback conductor circuit 23. Loopback conductor circuit 23 includes a loopback conductor 22 and a control circuit 24. Control circuit 24 in the example of Figure 2 includes a bus interface mechanism that interfaces via a SSBI serial bus and conductors 25 with digital baseband integrated circuit 4. Circuitry in the digital baseband integrated circuit 4 uses the SSBI bus to control the loopback conductor 22 by sending appropriate loopback control information across SSMI bus 25 to control circuit 24. Control circuit 24 in turn sends appropriate loopback control signals 26 to loopback conductor 22 so that loopback conductor 22 is controlled to either couple the transmit chain 15 to the receive chain 5 or to decouple the transmit chain 15 from the receive chain 5.
  • Figure 3 is a more detailed diagram of the loopback conductor 22 of the RF transceiver integrated circuit 3 of Figure 2. The control conductors and control circuit 24 of the loopback conductor circuit 23 of Figure 2 are not illustrated in Figure 3 so that other detail of the circuit can be illustrated. Loopback conductor 22 includes a programmable mechanism for coupling node 27 to node 28 and for coupling node 29 to node 30. Loopback conductor 22 includes switch blocks 31, 32, 36 and 37, as well as conductor segments 33, 34, 35, 38, 39 and 40. Loopback conductor 22 also includes four DC blocking capacitors 41-44. Each DC blocking capacitor may, for example, have a capacitance of approximately 5 pF. In one advantageous aspect, conductor segments 34 and 39 are relatively long so that the transmit chain circuitry can be disposed at a considerable distance away from the receive chain circuitry. Laying out the RF transceiver integrated circuit 3 such that the transmit chain circuitry is located a considerable distance away from the receive chain helps reduce transmitter leakage and interference between the transmitter and receiver during normal operation. In the illustrated example, conductor segments 34 and 39 are each at least two millimeters in length.
  • There are at least two operating modes of RF transceiver integrated circuit 3: 1) a normal operating mode in which the transmit and receive chains are usable to engage in RF wireless communication; and 2) a loopback mode in which the transmit chain is used to drive signals to the receive chain to perform testing and/or calibration.
  • In the normal operating mode, the N-channel switches of switch block 31 and switch block 32 are controlled appropriately by control circuit 24 such that conductor segment 34 is isolated and disconnected from both conductor segment 33 and conductor segment 35. Central conductor 34 is allowed to float. Likewise, conductor segment 38 is isolated and disconnected from conductor segment 39 which in turn is isolated and disconnected from conductor segment 40. In each of the switch blocks 31, 32, 36 and 37, the central "T" node is grounded by closing an N-channel switch between the central "T" node and a ground conductor. In the example of switch block 31, switch 31B is closed to ground central "T" node 31A. The other two switches of switch block 31 are open. The grounding of central "T" node 31A prevents signal leakage through the switch block from conductor 33 to conductor 34.
  • In the normal operating mode, an I quadrature signal path extends through the I quadrature branch of the transmit chain 15. The I quadrature signal path extends through portion 16A of baseband filter 16, through portion 17A of mixer 17, through a tank circuit 45, through driver amplifier 19, out of RF transceiver integrated circuit 3 and to power amplifier 20 (see Figure 2), and through duplexer 8 to antenna 2. The variable capacitor 46 (C1) on the primary of the tank 45 and capacitor 58 (C2) on the secondary of tank 45 are controlled to tune tank 45 so that power transmission from mixer 17 to driver amplifier 19 is maximized at the desired operating frequency. The I quadrature signal path in receive chain 5 extends from antenna 2 (see Figure 2), through duplexer 8, through matching network 9, and into RF transceiver integrated circuit 3, through differential low noise amplifier 10, through portion 11A of mixer 11, through transimpedance amplifier (TIA) portion 12A of baseband filter 12, through the remainder of baseband filter 12, and to ADC 13 in baseband processor integrated circuit 4. Variable capacitors 47 and 48 (C3) of the differential LNA 10 are controlled to tune the LNA load of differential LNA 10 to maximize power transfer from LNA 10 into receive mixer 11. Switch blocks 32, 37 are located as close as possible to receive mixer 11 and to differential LNA 10, thereby minimizing capacitive loading on the conductors that couple the output of LNA 10 to the receive mixer 11. Similarly, switch blocks 31 and 36 are located as close as possible to transmit mixer 17 and tank 45, thereby minimizing capacitive loading on the conductors that couple the output of receiver mixer 17 to tank 45. The Q quadrature signal path through and out of the transmitter is similar to the above-described I quadrature transmit signal path, and the Q quadrature signal path into and through the receiver is similar to the above-described Q quadrature receive signal path.
  • In the loopback mode, the N-channel switches of switch block 31 and of switch block 32 are controlled by control circuit 24 such that conductor segment 33 is coupled to conductor segment 34 which in turn is coupled to conductor segment 35. Likewise, conductor segment 38 is coupled to conductor 39 which in turn is coupled to conductor segment 44.
  • In a first novel aspect, transmit mixer 17 of transmitter chain 15 of Figure 3 is a current mode output mixer. Unlike the receive mixer set forth in the Bouras paper mentioned in the background information section of this patent document, the portions 11A and 11B of the receive mixer 11 of Figure 3 are not active mixers but rather are passive mixers. Rather than each of the portions 11A and 11B having a high input impedance in the high hundreds of ohms at operating frequency in the Bouras paper, each of the portions 11A and 11B has a much lower input impedance at the operating frequency. In the example of Figure 3, each of portions 11A and 11B has an input impedance of less than three hundred ohms (for example, in this example, the input impedance is approximately 150 ohms or less). Unlike the transmit mixer set forth in the Bouras paper, each of the portions 17A and 17B of transmit mixer 17 is a current mode output mixer. For example, the mixer portion 17A of the I quadrature branch of the transmit chain drives a current signal 49 through the loopback conductor 22 to passive I quadrature mixer branch 11A and to passive Q quadrature mixer branch 11B of the receive mixer 11. Due to the driving of current signal 49 and the terminating of the signal path in a low impedance in portions 11A and 11B, the two tone loopback signal can be driven a long distance of two or more millimeters from the transmit chain to the receive chain while still generating an adequately strong two tone signal in the two portions 11A and 11B of the receive mixer to perform an IP2 test. For a two tone signal output power of 2 dBm as output from transmit mixer 17, the two tone signal is received at receive mixer 11 at a power of -3 dBm.
  • In the loopback mode, the capacitance of variable capacitor 46 (C1) of the primary of tank circuit 45 is reduced to account for additional parasitic capacitance that is coupled onto the output of transmit mixer 17 when conductor segments 34 and 39 are coupled to the transmit mixer output leads. The switch 57 is in series with the capacitor 58 (C2) of the secondary of tank 45. Switch 57 is controlled to be open, and the switch 59 between the secondary and input lead of driver amplifier 19 is made to be open. Switch 59 prevents the input capacitance of driver amplifier 19 from loading the transmit mixer 17 during a loopback test. Driver amplifier 19 is also disabled to reduce current consumption during the loopback test and to prevent undesired strong transmissions from antenna 2 that might otherwise occur during loopback testing. In one example, the capacitance of variable capacitor 46 is set to 1.0 pF in the normal operating mode such that tank 45 resonates at a desired frequency of approximately 2.0 GHz, whereas the capacitance of variable capacitor 46 is set to approximately 0.5 pF in the loopback mode such that tank 45 resonates at the same desired frequency of approximately 2.0 GHz. In the illustration of Figure 3, the added parasitic capacitances of loopback conductor 22 are represented by capacitor symbols 50, 51, 52, 53, 34A and 39A. Each of these parasitic capacitances may, for example, be approximately 0.5 pF. During the loopback mode, differential LNA 10 is disabled so it does not drive the receive chain mixer and interfere with current signal 49. Switches in series with LNA load capacitances 47 and 48 (C3) are controlled to maximize tank impedance in the loopback mode as well.
  • In a second novel aspect, only one quadrature branch of the transmit mixer 17 is used to generate the two tones required for carrying out an IP2 test. Figure 4 is a simplified diagram that illustrates an IP2 test. The two signals F1 and F2 are of identical power amplitudes. These two tones are driven into receive chain 5 via the loopback conductor 22. The magnitude of any resulting intermodulation distortion coming out of receive chain 5 is then measured. Various circuit parameters and settings of the transceiver may be changed, and the intermodulation distortion measured again, until the magnitude of the intermodulation distortion power falls below an acceptable level. To perform such an IP2 test using the novel loopback conductor 22, the I quadrature branch portion 14A of the differential current DAC 14 of Figure 1 is made to drive a differential current signal to the portion 16A of the transmit chain. Although DAC 14 and portion 16A of the I branch are illustrated in simplified form, they are both differential circuits as illustrated more fully in the Q branch. Portion 16A includes an RC filter as well as a current mirror. The current mirror outputs a current signal to portion 17A of the transmit mixer 17 such that portion 17A outputs current signal 49 involving two tones. These two tones are communicated via loopback conductor 22 to the receive chain as explained above. The transistors of the other quadrature mixer branch (the Q quadrature mixer branch 17B in this example) are turned off and made nonconductive such that the outputs of the portion 16B of baseband filter 16 are isolated from loopback conductor 22. The ground symbols that are illustrated on the gates of the transistors of the Q quadrature mixer portion 17B in Figure 3 represent how the transistors are turned off and controlled to be nonconductive. The use of one quadrature branch of the transmit mixer to output the two tones for an IP2 test has several advantages as compared to the use of two mixers to generate the two tones. First, the use of one mixer portion to generate both tones facilitates making both tones of the same amplitude. Second, the DAC 14 and baseband filter 16 need only drive one tone trajectory, resulting in more linear output as a function of current consumption. Third, the generation of the two tones does not rely on a mismatch between I and Q quadrature signal paths. Fourth, current consumption is reduced because only one signal path circuit is required as compared to two signal path circuits. This reduction in power consumption is especially advantageous in applications in which IP2 testing and calibration is to be performed in every slot.
  • In a third novel aspect, a first calibration test is performed using the I quadrature branch 16A, 17A of the transmit chain at the same time that a second calibration test is performed using the Q quadrature branch 16B, 17B of the transmit chain. Only one of the two quadrature branches of the transmit chain drives the loopback conductor 22 during this time. In one example, the I quadature branch 16A, 17A of the transmit chain drives the two tone current signal 49 through loopback conductor 22 to the two portions 11A and 11B of receive mixer 11 in an IP2 calibration test. At the same time that this two tone current signal 49 is being driven across loopback conductor 22, a DC offset calibration test is performed in the Q quadrature branch 16B, 17B of the transmit chain. Control circuit 24 causes the transistors in portion 17B of mixer 17 to be nonconductive, thereby isolating the outputs of baseband filter portion 16B from loopback conductor 22. Control circuit 24 causes switch 54 to close such that node 55 is coupled to supply voltage VDD through resistor 56. DAC 14B of DAC 14 of Figure 1 is a current mode output digital-to-analog converter (DAC) in that the magnitude of the current IDAC output by DAC 14B should correspond to a digital value received by DAC 14B. For a given digital value received, DAC 14B should drive the correct amount of current through the baseband filter portion 16B such that for a given load on node 55, the voltage on node 55 has a particular voltage. Accordingly, in a DC offset calibration test, the switch 54 is closed and DAC portion 14B is supplied with a digital value, and an analog-to-digital converter portion 13C of the ADC 13 of Figure 1 reads the voltage on node 55. The offset current of DAC 14B is then adjusted such that when a particular digital value is supplied to DAC portion 14B the voltage on node 55 is measured to have the desired voltage.
  • In a cellular telephone, multiple calibration tests including an IP2 test and a DC offset calibration test may be performed periodically during normal operation of the cellular telephone, and/or initially upon power up of the cellular telephone. Allowing multiple ones of these calibration tests to be performed simultaneously as described above with respect to the IP2 test and the DC offset test allows the total amount of time required to carry out testing and calibration to be reduced. Reducing test and calibration time reduces the amount of power consumed to do testing and calibration and also decreases the wait time after a power up condition until the cellular telephone is usable to communicate in the normal operating mode.
  • Figure 5 is a table that sets forth various characteristics of the novel circuit of Figures 1-3 as compared to characteristics of the conventional WiFi loopback prior art set forth in the Bouras paper mentioned in the background section of this patent document.
  • Figure 6 is a more detailed diagram of one example of branch portion 17A or 17B of transmit mixer 17 of Figure 3. DCOCEN identifies an active high DC offset calibration enable signal and DCOCENB identifies an active low DC offset calibration enable signal. DCOCEN and DCOCENB are received from control circuit 24 of the loopback conductor circuit 23 of Figure 2.
  • Figure 7 is a more detailed diagram of one example of differential LNA 10 of Figure 3.
  • Figure 8 is a flowchart representation of a method 100 in accordance with one novel aspect. In one step (step 101), in a loopback mode of operation, a current signal is output by a current mode output mixer of a transmit chain. This current signal is supplied through a segmented loopback conductor to a passive mixer of a receive chain. The transmit chain, the loopback conductor, and the receive chain are all parts of the same integrated circuit. In one example, the current mode output mixer of this method is the current mode output mixer 17 of Figure 3. In one example, the passive mixer of this method is the passive mixer 11 of Figure 3. In one example, the segmented loopback conductor of this method is the segmented loopback conductor 22 of Figure 3.
  • In another step (step 102), in a normal operating mode of the integrated circuit, switches in the segmented loopback conductor are maintained in an open state, thereby decoupling the segments of the loopback conductor from one another. The decoupling of segments of the loopback conductor serves to isolate the current mode output mixer of the transmit chain from the passive mixer of the receive chain. In one example, the segments of the loopback conductor of this method include segments 33, 34, 35, 38, 39 and 40 of Figure 3. In one example, the switches that are opened and closed to couple and decouple the segments from one other are the switches of switch blocks 31, 32, 36 and 37. Steps 101 and 102 may be performed in any order, and may be repeated at periodic intervals during operation of the single integrated circuit within a cellular telephone.
  • Although certain specific embodiments are described above for instructional purposes, the teachings of this patent document have general applicability and are not limited to the specific embodiments described above. Although the switches of the switch blocks 31, 32, 36 and 37 are described above as being N-channel switches, these switches may in other examples be other types of switches such as P-channel switches or transfer gates. Accordingly, various modifications, adaptations, and combinations of the various features of the described specific embodiments can be practiced without departing from the scope of the claims that are set forth below.

Claims (15)

  1. An integrated circuit (3) comprising:
    a receive chain (5) that includes a passive mixer (11);
    a transmit chain (15) that includes a current mode output mixer (17); and
    a loopback conductor (22) operable in a loopback mode and in a normal operating mode, wherein in the loopback mode the loopback conductor supplies a current signal output by the current mode output mixer (17) of the transmit chain (15) to the passive mixer (11) of the receive chain (5).
  2. The integrated circuit of Claim 1, wherein the loopback conductor includes a conductor and a switch that is in series with the conductor, wherein in the normal operating mode the switch of the loopback conductor is open such that the current mode output mixer of the transmit chain is decoupled from the passive mixer of the receive chain, wherein in the loopback mode the switch of the loopback conductor is closed such that the current signal is supplied to the passive mixer of the receive chain.
  3. The integrated circuit of Claim 1, wherein the loopback conductor includes a first switch, a conductor, and a second switch, wherein in the loopback mode the current signal output by the current mode output mixer flows in a current path from the current mode output mixer, through the first switch, through the conductor, through the second switch and to the passive mixer of the receive chain.
  4. The integrated circuit of Claim 1, wherein the passive mixer has an input impedance of less than three hundred ohms at an operating frequency of the current signal.
  5. The integrated circuit of Claim 1, wherein the transmit chain further includes a tunable tank circuit, wherein the tank circuit is tuned such that the current mode output mixer to passive mixer gain in the loopback mode is substantially maximized.
  6. The integrated circuit of Claim 1, wherein the transmit chain further includes a tunable tank circuit, wherein the tank circuit is tuned to resonate with a first primary capacitance in the normal operating mode, and wherein the tank circuit is tuned to resonate with a second primary capacitance in the loopback mode.
  7. The integrated circuit of Claim 1, wherein the transmit chain further includes a driver amplifier and a switch, wherein the switch is disposed in a signal path between the current mode output mixer and an input lead of the driver amplifier, wherein the switch is open in the loopback mode, and wherein the switch is closed in the normal operating mode.
  8. The integrated circuit of Claim 1, wherein during a period of operation in the loopback mode the current mode output mixer is enabled such that it drives the current signal onto the loopback conductor, the integrated circuit further comprising:
    a second quadrature branch of the transmit chain that includes a second current mode output mixer, wherein during the period of operation in the loopback mode the second current mode output mixer is disabled such that it does not drive any signal onto the loopback conductor, wherein during the normal operating mode the second current mode output mixer drives a second current signal onto the loopback conductor; and preferably wherein during the period of operation in the loopback mode a first calibration test is performed using the loopback conductor at the same time that a second calibration test is performed on a portion of the second quadrature branch of the transmit chain.
  9. A method comprising:
    (a) in a loopback mode of operation of an integrated circuit (3) supplying a current signal output by a current mode output mixer (17) of a transmit chain (15) through a loopback conductor (22) to a passive mixer (11) of a receive chain (5); and
    (b) opening a first switch (31, 32, 36, 37) in the loopback conductor (22) such that in a normal operating mode of operation of the integrated circuit (3) the current mode output mixer (17) of the transmit chain (15) is isolated from the passive mixer (11) of the receive chain (5), wherein the transmit chain (15), the receive chain (5) and the loopback conductor (22) are parts of the integrated circuit (3).
  10. The method of Claim 9, further comprising:
    (c) opening a second switch in the loopback conductor at the same time that the first switch is opened in (b), wherein in (a) the current signal passes in a current path from the current mode output mixer through the first switch, through a conductor of the loopback conductor, and through the second switch and to the passive mixer.
  11. The method of Claim 9, further comprising:
    (c) tuning a capacitor of tank circuit to have first capacitance in the normal operating mode, wherein the tank circuit is coupled to the current mode output mixer; and
    (d) tuning the capacitor to have a second capacitance in the loopback mode.
  12. The method of Claim 9, further comprising:
    (c) tuning a tank circuit to maximize a current mode output mixer to passive mixer gain in the loopback mode, wherein the tank circuit is coupled to the current mode output mixer.
  13. The method of Claim 9, further comprising:
    (c) controlling a switch to be closed in the normal operating mode such that a signal path is maintained between the current mode output mixer and an input lead of a driver amplifier; and
    (d) controlling the switch to be open in the loopback mode such that the current mode output mixer is isolated from the input lead of the driver amplifier.
  14. The method of Claim 9, further comprising:
    (e) maintaining the current mode output mixer in an enabled state during a period of operation in the loopback mode such that the current mode output mixer supplies the current signal onto the loopback conductor;
    (f) maintaining a second current mode output mixer of a second quadrature branch of the transmit chain in a disabled state during the period of operation in the loopback mode such that the second current mode output mixer does not drive any signal onto the loopback conductor, wherein the second quadrature branch of the transmit chain is also a part of the integrated circuit; and
    (g) in the normal operating mode maintaining the first and second current mode output mixers in an enabled state.
  15. The method of Claim 9, further comprising:
    (c) using the loopback conductor to perform a first calibration test in the loopback mode; and
    (d) using a second quadrature branch of the transmit chain to perform a second calibration test at the same time that the first calibration test is being performed in (c), wherein the second quadrature branch of the transmit chain is also a part of the integrated circuit.
EP09752995.2A 2008-11-13 2009-11-13 Rf transceiver ic having internal loopback conductor for ip2 self test Active EP2359485B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US12/270,755 US8606193B2 (en) 2008-11-13 2008-11-13 RF transceiver IC having internal loopback conductor for IP2 self test
PCT/US2009/064454 WO2010057035A1 (en) 2008-11-13 2009-11-13 Rf transceiver ic having internal loopback conductor for ip2 self test

Publications (2)

Publication Number Publication Date
EP2359485A1 EP2359485A1 (en) 2011-08-24
EP2359485B1 true EP2359485B1 (en) 2017-01-11

Family

ID=41625129

Family Applications (1)

Application Number Title Priority Date Filing Date
EP09752995.2A Active EP2359485B1 (en) 2008-11-13 2009-11-13 Rf transceiver ic having internal loopback conductor for ip2 self test

Country Status (7)

Country Link
US (1) US8606193B2 (en)
EP (1) EP2359485B1 (en)
JP (1) JP5579732B2 (en)
KR (1) KR101266319B1 (en)
CN (1) CN102217203B (en)
TW (1) TW201110581A (en)
WO (1) WO2010057035A1 (en)

Families Citing this family (47)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8099127B2 (en) * 2008-08-01 2012-01-17 Qualcomm Incorporated Multi-mode configurable transmitter circuit
WO2010102454A1 (en) * 2009-03-13 2010-09-16 华为技术有限公司 Radio frequency unit and integrated antenna
US8207422B2 (en) * 2009-05-11 2012-06-26 Monsanto Technology Llc Plants and seeds of hybrid corn variety CH201051
US8385863B2 (en) * 2009-08-11 2013-02-26 Qualcomm, Incorporated DC offset calibration for complex filters
JP6053520B2 (en) 2009-10-16 2016-12-27 エンプリマス、エルエルシー Electromagnetic field detection system and method
CN101908994B (en) * 2010-08-16 2012-06-27 华为技术有限公司 Wireless transmission device and self-checking method thereof
US8862064B2 (en) 2010-09-24 2014-10-14 Broadcom Corporation Self-testing transceiver architecture and related method
US8686736B2 (en) * 2010-11-23 2014-04-01 Infineon Technologies Ag System and method for testing a radio frequency integrated circuit
US9568546B2 (en) * 2011-02-24 2017-02-14 Rambus Inc. Delay fault testing for chip I/O
US8681840B2 (en) * 2011-04-06 2014-03-25 Samsung Electronics Co., Ltd. Transceivers having loopback switches and methods of calibrating carrier leakage thereof
US8615204B2 (en) 2011-08-26 2013-12-24 Qualcomm Incorporated Adaptive interference cancellation for transmitter distortion calibration in multi-antenna transmitters
US9046565B2 (en) * 2011-08-29 2015-06-02 Bae Systems Information And Electronic Systems Integration Inc. Built-in self-test for radio frequency systems
US8724679B2 (en) 2012-04-09 2014-05-13 Tensorcom, Inc. Method and apparatus of transceiver calibration using substrate coupling
US8848829B2 (en) * 2012-04-24 2014-09-30 Mediatek Singapore Pte. Ltd. Circuit and transmitter for reducing transmitter gain asymmetry variation
US8805313B2 (en) * 2012-10-26 2014-08-12 Tektronix, Inc. Magnitude and phase response calibration of receivers
US9490548B2 (en) 2013-02-26 2016-11-08 Qualcomm Incorporated Wireless device with antenna array and separate antenna
US8811538B1 (en) 2013-03-15 2014-08-19 Blackberry Limited IQ error correction
US8942656B2 (en) 2013-03-15 2015-01-27 Blackberry Limited Reduction of second order distortion in real time
EP2779510B1 (en) 2013-03-15 2018-10-31 BlackBerry Limited Statistical weighting and adjustment of state variables in a radio
US8983486B2 (en) 2013-03-15 2015-03-17 Blackberry Limited Statistical weighting and adjustment of state variables in a radio
US9197279B2 (en) 2013-03-15 2015-11-24 Blackberry Limited Estimation and reduction of second order distortion in real time
US9054762B2 (en) * 2013-04-26 2015-06-09 Broadcom Corporation Transmitter diversity with a passive mixer network
US9263990B2 (en) * 2013-05-21 2016-02-16 Qualcomm Incorporated Impedance transformer for use with a quadrature passive CMOS mixer
US9425835B2 (en) * 2013-08-09 2016-08-23 Broadcom Corporation Transmitter with reduced counter-intermodulation
US9065507B2 (en) 2013-09-05 2015-06-23 Infineon Technologies Ag Mixing stage, modulator circuit and a current control circuit
US9160309B2 (en) * 2013-12-11 2015-10-13 Qualcomm Incorporated Area efficient baseband filter
US9537520B2 (en) 2014-05-14 2017-01-03 Samsung Electronics Co., Ltd Method and apparatus for calibrating distortion of signals
US9515750B2 (en) 2014-11-07 2016-12-06 Qualcomm Incorporated Systems and methods for self-calibration for wireless communication
US9780734B2 (en) 2015-10-06 2017-10-03 Qualcomm Incorporated Noise cancelling baseband amplifier
KR102642071B1 (en) 2015-11-17 2024-02-28 텐서컴, 인코퍼레이티드 Highly linear WiGig baseband amplifier with channel selection filter
US9729254B1 (en) 2016-03-18 2017-08-08 Samsung Electronics Co., Ltd Apparatus and method for providing east second order input intercept point calibration based on two tone testing
US10317535B2 (en) 2016-03-31 2019-06-11 Samsung Electronics Co., Ltd Method and apparatus for second order intercept point (IP2) calibration
US10211860B2 (en) 2016-12-13 2019-02-19 Skyworks Solutions, Inc. Apparatus and methods for front-end systems with reactive loopback
US10396830B2 (en) * 2016-12-13 2019-08-27 Skyworks Solutions, Inc. Front-end systems with multiple loopbacks and a shared back switch
US20200220564A1 (en) * 2017-08-18 2020-07-09 Apple Inc. Transceivers for a wireless communication system, mobile device, and method for improving transceiver loopback calibration accuracy
JP2019057878A (en) 2017-09-22 2019-04-11 株式会社東芝 Carrier leak compensation method in orthogonal modulator
WO2019075606A1 (en) * 2017-10-16 2019-04-25 Qualcomm Incorporated Dynamic ip2 calibration
US10776234B2 (en) * 2018-11-08 2020-09-15 Huawei Technologies Co., Ltd. On-die input capacitive divider for wireline receivers with integrated loopback
JP2020150523A (en) 2019-03-15 2020-09-17 キオクシア株式会社 Semiconductor circuit
WO2020251090A1 (en) * 2019-06-13 2020-12-17 엘지전자 주식회사 Electronic device for checking performance of transmission/reception circuit modules
TWI707553B (en) * 2019-09-09 2020-10-11 瑞昱半導體股份有限公司 Radio-frequency circuit
US11177988B2 (en) * 2020-01-23 2021-11-16 Shenzhen GOODIX Technology Co., Ltd. Receiver circuits with blocker attenuating mixer
US11108396B2 (en) 2020-01-31 2021-08-31 Nxp Usa, Inc. Multivoltage high voltage IO in low voltage technology
KR20220083914A (en) 2020-12-11 2022-06-21 삼성전자주식회사 A transceiver performing internal loopback test and operation method thereof
US20220376731A1 (en) * 2021-05-19 2022-11-24 Qualcomm Incorporated System and method for sharing circuitry between transmit and receive path
WO2022258138A1 (en) * 2021-06-07 2022-12-15 Proceq Sa Method for operating a gpr device
CN116488670B (en) * 2023-06-20 2023-08-18 上海韬润半导体有限公司 Control circuit and method for blocking IQ calibration failure caused by front-end module off impedance

Family Cites Families (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH08288882A (en) 1995-02-13 1996-11-01 Hitachi Ltd High frequency circuit for digital mobile communication equipment
US5870439A (en) * 1997-06-18 1999-02-09 Lsi Logic Corporation Satellite receiver tuner chip having reduced digital noise interference
US5819157A (en) * 1997-06-18 1998-10-06 Lsi Logic Corporation Reduced power tuner chip with integrated voltage regulator for a satellite receiver system
US6091931A (en) * 1997-06-18 2000-07-18 Lsi Logic Corporation Frequency synthesis architecture in a satellite receiver
US5901184A (en) * 1997-06-18 1999-05-04 Lsi Logic Corporation Extended range voltage controlled oscillator for frequency synthesis in a satellite receiver
US6134282A (en) * 1997-06-18 2000-10-17 Lsi Logic Corporation Method for lowpass filter calibration in a satellite receiver
US5999793A (en) * 1997-06-18 1999-12-07 Lsi Logic Corporation Satellite receiver tuner chip with frequency synthesizer having an externally configurable charge pump
US5955783A (en) * 1997-06-18 1999-09-21 Lsi Logic Corporation High frequency signal processing chip having signal pins distributed to minimize signal interference
US6625424B1 (en) 2000-03-21 2003-09-23 Koninklijke Philips Electronics N.V. Autocalibration of a transceiver through nulling of a DC-voltage in a receiver and injecting of DC-signals in a transmitter
DE10114779A1 (en) 2001-03-26 2002-10-24 Infineon Technologies Ag Sending and receiving unit
US7657241B2 (en) 2002-02-01 2010-02-02 Qualcomm, Incorporated Distortion reduction calibration
KR100632690B1 (en) 2003-12-30 2006-10-11 삼성전자주식회사 IP2 Calibration Circuit
JP2006135422A (en) 2004-11-02 2006-05-25 Matsushita Electric Ind Co Ltd Transmission circuit
US7554380B2 (en) 2005-12-12 2009-06-30 Icera Canada ULC System for reducing second order intermodulation products from differential circuits
JP4894503B2 (en) 2006-12-22 2012-03-14 ソニー株式会社 Wireless communication device
US8812052B2 (en) * 2007-02-27 2014-08-19 Qualcomm Incorporated SPS receiver with adjustable linearity
US7692495B2 (en) * 2007-03-08 2010-04-06 Marvell International Ltd. Tunable RF bandpass transconductance amplifier
EP2127100A4 (en) * 2007-03-21 2012-07-25 Skyworks Solutions Inc Lms adaptive filter for digital cancellation of second order inter-modulation due to transmitter leakage
US7899426B2 (en) * 2007-10-30 2011-03-01 Qualcomm Incorporated Degenerated passive mixer in saw-less receiver
US8615205B2 (en) * 2007-12-18 2013-12-24 Qualcomm Incorporated I-Q mismatch calibration and method

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
None *

Also Published As

Publication number Publication date
US20100120369A1 (en) 2010-05-13
KR20110084987A (en) 2011-07-26
JP2012509033A (en) 2012-04-12
CN102217203B (en) 2014-08-20
WO2010057035A1 (en) 2010-05-20
US8606193B2 (en) 2013-12-10
EP2359485A1 (en) 2011-08-24
KR101266319B1 (en) 2013-05-22
JP5579732B2 (en) 2014-08-27
CN102217203A (en) 2011-10-12
TW201110581A (en) 2011-03-16

Similar Documents

Publication Publication Date Title
EP2359485B1 (en) Rf transceiver ic having internal loopback conductor for ip2 self test
US9385774B2 (en) Built in self test and method for RF transceiver systems
US7463864B2 (en) Modified dual band direct conversion architecture that allows extensive digital calibration
US8149955B2 (en) Single ended multiband feedback linearized RF amplifier and mixer with DC-offset and IM2 suppression feedback loop
KR100756148B1 (en) A transceiver
RU2315423C2 (en) Distortion suppressing calibration
US20170366138A1 (en) Re-configurable passive mixer for wireless receivers
RU2450421C2 (en) Correction of shift for passive mixers
CN101641872A (en) Automatic iip 2 calibration architecture
US9813169B2 (en) Precision measurement of transmit power using loopback calibration in an RF transceiver
US7916672B2 (en) RF processor having internal calibration mode
US20110171994A1 (en) Multi-mode transceiver and a circuit for operating the multi-mode transceiver
US7949324B2 (en) Method for compensating transmission carrier leakage and transceiving circuit embodying the same
US9509419B2 (en) Communication circuit and associated calibration method
CN107302377B (en) Ultra-low power RF receiver front-end with tunable matching network
US20050141634A1 (en) [apparatus and method for detecting and compensating current offset]
Porranzl et al. Quasi-circulator based automotive monostatic transceiver with integrated leakage canceler
CN111313919B (en) Multifunctional receiver
US20230291433A1 (en) Self-interference canceller
US20230029747A1 (en) Radio Frequency Receiving Link and Radio Frequency Transceiving Device
KR20240035468A (en) Transceiver droop correction
Xia et al. Practical design consideration in a Bluetooth tranceiver design

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 20110614

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO SE SI SK SM TR

DAX Request for extension of the european patent (deleted)
REG Reference to a national code

Ref country code: DE

Ref legal event code: R079

Ref document number: 602009043710

Country of ref document: DE

Free format text: PREVIOUS MAIN CLASS: H04B0001400000

Ipc: H03D0007160000

GRAP Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOSNIGR1

RIC1 Information provided on ipc code assigned before grant

Ipc: H04B 1/40 20060101ALI20160714BHEP

Ipc: H03D 7/16 20060101AFI20160714BHEP

INTG Intention to grant announced

Effective date: 20160729

GRAS Grant fee paid

Free format text: ORIGINAL CODE: EPIDOSNIGR3

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO SE SI SK SM TR

REG Reference to a national code

Ref country code: GB

Ref legal event code: FG4D

REG Reference to a national code

Ref country code: CH

Ref legal event code: EP

REG Reference to a national code

Ref country code: AT

Ref legal event code: REF

Ref document number: 862110

Country of ref document: AT

Kind code of ref document: T

Effective date: 20170115

REG Reference to a national code

Ref country code: IE

Ref legal event code: FG4D

REG Reference to a national code

Ref country code: DE

Ref legal event code: R096

Ref document number: 602009043710

Country of ref document: DE

REG Reference to a national code

Ref country code: LT

Ref legal event code: MG4D

REG Reference to a national code

Ref country code: NL

Ref legal event code: MP

Effective date: 20170111

REG Reference to a national code

Ref country code: AT

Ref legal event code: MK05

Ref document number: 862110

Country of ref document: AT

Kind code of ref document: T

Effective date: 20170111

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: NL

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170111

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: IS

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170511

Ref country code: LT

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170111

Ref country code: NO

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170411

Ref country code: GR

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170412

Ref country code: HR

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170111

Ref country code: FI

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170111

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: BG

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170411

Ref country code: PT

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170511

Ref country code: LV

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170111

Ref country code: AT

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170111

Ref country code: PL

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170111

Ref country code: SE

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170111

Ref country code: ES

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170111

REG Reference to a national code

Ref country code: DE

Ref legal event code: R097

Ref document number: 602009043710

Country of ref document: DE

REG Reference to a national code

Ref country code: FR

Ref legal event code: PLFP

Year of fee payment: 9

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: SK

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170111

Ref country code: IT

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170111

Ref country code: EE

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170111

Ref country code: RO

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170111

Ref country code: CZ

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170111

PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: DK

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170111

Ref country code: SM

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170111

26N No opposition filed

Effective date: 20171012

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: SI

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170111

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: MC

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170111

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: CH

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20171130

Ref country code: LI

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20171130

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: LU

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20171113

REG Reference to a national code

Ref country code: BE

Ref legal event code: MM

Effective date: 20171130

REG Reference to a national code

Ref country code: IE

Ref legal event code: MM4A

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: MT

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20171113

REG Reference to a national code

Ref country code: FR

Ref legal event code: PLFP

Year of fee payment: 10

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: IE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20171113

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: BE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20171130

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: HU

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT; INVALID AB INITIO

Effective date: 20091113

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: CY

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20170111

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: MK

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170111

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: DE

Payment date: 20191017

Year of fee payment: 11

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: FR

Payment date: 20191029

Year of fee payment: 11

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: TR

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20170111

REG Reference to a national code

Ref country code: DE

Ref legal event code: R119

Ref document number: 602009043710

Country of ref document: DE

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: FR

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20201130

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: DE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20210601

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: GB

Payment date: 20231013

Year of fee payment: 15