EP1672971A4 - Substrate and method for manufacturing same - Google Patents

Substrate and method for manufacturing same

Info

Publication number
EP1672971A4
EP1672971A4 EP04773225A EP04773225A EP1672971A4 EP 1672971 A4 EP1672971 A4 EP 1672971A4 EP 04773225 A EP04773225 A EP 04773225A EP 04773225 A EP04773225 A EP 04773225A EP 1672971 A4 EP1672971 A4 EP 1672971A4
Authority
EP
European Patent Office
Prior art keywords
substrate
manufacturing same
manufacturing
sintered
deposited
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
EP04773225A
Other languages
German (de)
French (fr)
Japanese (ja)
Other versions
EP1672971B1 (en
EP1672971A1 (en
Inventor
Kazuhiro Murata
Hiroshi Yokoyama
Daisuke Itoh
A Izumitani
Noriaki Hata
Y Matsuba
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Harima Chemical Inc
National Institute of Advanced Industrial Science and Technology AIST
Sijtechnology Inc
Original Assignee
Harima Chemical Inc
National Institute of Advanced Industrial Science and Technology AIST
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Harima Chemical Inc, National Institute of Advanced Industrial Science and Technology AIST filed Critical Harima Chemical Inc
Publication of EP1672971A1 publication Critical patent/EP1672971A1/en
Publication of EP1672971A4 publication Critical patent/EP1672971A4/en
Application granted granted Critical
Publication of EP1672971B1 publication Critical patent/EP1672971B1/en
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/10Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
    • H05K3/12Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using thick film techniques, e.g. printing techniques to apply the conductive material or similar techniques for applying conductive paste or ink patterns
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B05SPRAYING OR ATOMISING IN GENERAL; APPLYING FLUENT MATERIALS TO SURFACES, IN GENERAL
    • B05DPROCESSES FOR APPLYING FLUENT MATERIALS TO SURFACES, IN GENERAL
    • B05D1/00Processes for applying liquids or other fluent materials
    • B05D1/007Processes for applying liquids or other fluent materials using an electrostatic field
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B32LAYERED PRODUCTS
    • B32BLAYERED PRODUCTS, i.e. PRODUCTS BUILT-UP OF STRATA OF FLAT OR NON-FLAT, e.g. CELLULAR OR HONEYCOMB, FORM
    • B32B15/00Layered products comprising a layer of metal
    • B32B15/04Layered products comprising a layer of metal comprising metal as the main or only constituent of a layer, which is next to another layer of the same or of a different material
    • B32B15/08Layered products comprising a layer of metal comprising metal as the main or only constituent of a layer, which is next to another layer of the same or of a different material of synthetic resin
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B32LAYERED PRODUCTS
    • B32BLAYERED PRODUCTS, i.e. PRODUCTS BUILT-UP OF STRATA OF FLAT OR NON-FLAT, e.g. CELLULAR OR HONEYCOMB, FORM
    • B32B3/00Layered products comprising a layer with external or internal discontinuities or unevennesses, or a layer of non-planar shape; Layered products comprising a layer having particular features of form
    • B32B3/26Layered products comprising a layer with external or internal discontinuities or unevennesses, or a layer of non-planar shape; Layered products comprising a layer having particular features of form characterised by a particular shape of the outline of the cross-section of a continuous layer; characterised by a layer with cavities or internal voids ; characterised by an apertured layer
    • B32B3/266Layered products comprising a layer with external or internal discontinuities or unevennesses, or a layer of non-planar shape; Layered products comprising a layer having particular features of form characterised by a particular shape of the outline of the cross-section of a continuous layer; characterised by a layer with cavities or internal voids ; characterised by an apertured layer characterised by an apertured layer, the apertures going through the whole thickness of the layer, e.g. expanded metal, perforated layer, slit layer regular cells B32B3/12
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • H01L21/4867Applying pastes or inks, e.g. screen printing
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/10Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
    • H05K3/12Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using thick film techniques, e.g. printing techniques to apply the conductive material or similar techniques for applying conductive paste or ink patterns
    • H05K3/1241Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using thick film techniques, e.g. printing techniques to apply the conductive material or similar techniques for applying conductive paste or ink patterns by ink-jet printing or drawing by dispensing
    • H05K3/125Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using thick film techniques, e.g. printing techniques to apply the conductive material or similar techniques for applying conductive paste or ink patterns by ink-jet printing or drawing by dispensing by ink-jet printing
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/40Forming printed elements for providing electric connections to or between printed circuits
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4644Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
    • H05K3/4647Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits by applying an insulating layer around previously made via studs
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/03Conductive materials
    • H05K2201/0332Structure of the conductor
    • H05K2201/0364Conductor shape
    • H05K2201/0367Metallic bump or raised conductor not used as solder bump
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/01Tools for processing; Objects used during processing
    • H05K2203/0104Tools for processing; Objects used during processing for patterning or coating
    • H05K2203/013Inkjet printing, e.g. for printing insulating material or resist
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/10Using electric, magnetic and electromagnetic fields; Using laser light
    • H05K2203/105Using an electrical field; Special methods of applying an electric potential
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/11Treatments characterised by their effect, e.g. heating, cooling, roughening
    • H05K2203/1131Sintering, i.e. fusing of metal particles to achieve or improve electrical conductivity
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/14Related to the order of processing steps
    • H05K2203/1476Same or similar kind of process performed in phases, e.g. coarse patterning followed by fine patterning
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/22Secondary treatment of printed circuits
    • H05K3/24Reinforcing the conductive pattern
    • H05K3/245Reinforcing conductive patterns made by printing techniques or by other techniques for applying conductive pastes, inks or powders; Reinforcing other conductive patterns by such techniques
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/40Forming printed elements for providing electric connections to or between printed circuits
    • H05K3/4038Through-connections; Vertical interconnect access [VIA] connections
    • H05K3/4053Through-connections; Vertical interconnect access [VIA] connections by thick-film techniques
    • H05K3/4061Through-connections; Vertical interconnect access [VIA] connections by thick-film techniques for via connections in inorganic insulating substrates
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T428/00Stock material or miscellaneous articles
    • Y10T428/24Structurally defined web or sheet [e.g., overall dimension, etc.]
    • Y10T428/24273Structurally defined web or sheet [e.g., overall dimension, etc.] including aperture
    • Y10T428/24322Composite web or sheet

Landscapes

  • Engineering & Computer Science (AREA)
  • Manufacturing & Machinery (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Ceramic Engineering (AREA)
  • Manufacturing Of Printed Wiring (AREA)
  • Powder Metallurgy (AREA)
  • Manufacture Of Metal Powder And Suspensions Thereof (AREA)
  • Production Of Multi-Layered Print Wiring Board (AREA)
  • Printing Elements For Providing Electric Connections Between Printed Circuits (AREA)
  • Wire Bonding (AREA)
  • Inks, Pencil-Leads, Or Crayons (AREA)
  • Conductive Materials (AREA)

Abstract

Disclosed is a method for manufacturing a substrate which comprises a step wherein metal particles are deposited on a certain position of a substrate (1) by a fine inkjet method and then sintered, thereby forming a metal column (2).
EP04773225.0A 2003-09-12 2004-09-10 Method for manufacturing a substrate Expired - Fee Related EP1672971B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2003321751 2003-09-12
PCT/JP2004/013581 WO2005027600A1 (en) 2003-09-12 2004-09-10 Substrate and method for manufacturing same

Publications (3)

Publication Number Publication Date
EP1672971A1 EP1672971A1 (en) 2006-06-21
EP1672971A4 true EP1672971A4 (en) 2009-08-19
EP1672971B1 EP1672971B1 (en) 2017-11-01

Family

ID=34308650

Family Applications (1)

Application Number Title Priority Date Filing Date
EP04773225.0A Expired - Fee Related EP1672971B1 (en) 2003-09-12 2004-09-10 Method for manufacturing a substrate

Country Status (7)

Country Link
US (2) US20060286301A1 (en)
EP (1) EP1672971B1 (en)
JP (1) JP4677600B2 (en)
KR (1) KR101160701B1 (en)
CN (2) CN102970829B (en)
TW (1) TWI263287B (en)
WO (1) WO2005027600A1 (en)

Families Citing this family (30)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4798557B2 (en) 2005-01-31 2011-10-19 独立行政法人産業技術総合研究所 Probe card and manufacturing method thereof.
JP2007095979A (en) * 2005-09-29 2007-04-12 Clover Denshi Kogyo Kk Bump forming device
US7576000B2 (en) * 2006-12-22 2009-08-18 Palo Alto Research Center Incorporated Molded dielectric layer in print-patterned electronic circuits
US8404160B2 (en) 2007-05-18 2013-03-26 Applied Nanotech Holdings, Inc. Metallic ink
US10231344B2 (en) * 2007-05-18 2019-03-12 Applied Nanotech Holdings, Inc. Metallic ink
JP4838219B2 (en) * 2007-10-01 2011-12-14 ハリマ化成株式会社 Method for producing metal nanoparticle sintered body
US8506849B2 (en) 2008-03-05 2013-08-13 Applied Nanotech Holdings, Inc. Additives and modifiers for solvent- and water-based metallic conductive inks
US9730333B2 (en) 2008-05-15 2017-08-08 Applied Nanotech Holdings, Inc. Photo-curing process for metallic inks
US20100000762A1 (en) * 2008-07-02 2010-01-07 Applied Nanotech Holdings, Inc. Metallic pastes and inks
TWI492303B (en) 2009-03-27 2015-07-11 Applied Nanotech Holdings Inc Buffer layer to enhance photo and/or laser sintering
US8422197B2 (en) 2009-07-15 2013-04-16 Applied Nanotech Holdings, Inc. Applying optical energy to nanoparticles to produce a specified nanostructure
US20120183674A1 (en) * 2011-01-18 2012-07-19 Bonn-Savage Nathan G Method of Selectively Applying an Antimicrobial Coating to a Medical Device or Device Material
US9598776B2 (en) 2012-07-09 2017-03-21 Pen Inc. Photosintering of micron-sized copper particles
JPWO2014034539A1 (en) * 2012-08-27 2016-08-08 日本ゼオン株式会社 Circuit board manufacturing method
US9136236B2 (en) 2012-09-28 2015-09-15 Intel Corporation Localized high density substrate routing
US9190380B2 (en) 2012-12-06 2015-11-17 Intel Corporation High density substrate routing in BBUL package
US9159690B2 (en) 2013-09-25 2015-10-13 Intel Corporation Tall solders for through-mold interconnect
US9349703B2 (en) 2013-09-25 2016-05-24 Intel Corporation Method for making high density substrate interconnect using inkjet printing
AU2015273443B2 (en) 2014-06-13 2021-03-04 Q-Linea Ab Method for detecting and characterising a microorganism
JP6379342B2 (en) * 2014-07-09 2018-08-29 三菱マテリアル株式会社 Semiconductor device and manufacturing method thereof
GB201507026D0 (en) 2015-04-24 2015-06-10 Linea Ab Q Medical sample transportation container
JP6788268B2 (en) 2016-02-22 2020-11-25 株式会社ダイワ工業 Manufacturing method of wiring board or wiring board material
GB2554767A (en) 2016-04-21 2018-04-11 Q Linea Ab Detecting and characterising a microorganism
US10391679B2 (en) * 2016-07-22 2019-08-27 Schlumberger Technology Corporation Perforated membranes and methods of making the same
JP6705509B2 (en) * 2016-10-25 2020-06-03 株式会社村田製作所 Circuit module
CN107396531B (en) * 2017-07-13 2021-01-12 台州市吉吉知识产权运营有限公司 PCB with efficient heat dissipation function and PCB heat dissipation method
JP7075785B2 (en) * 2018-03-08 2022-05-26 スタンレー電気株式会社 Circuit boards, electronic circuit devices, and methods for manufacturing circuit boards
CN114586147A (en) * 2019-10-25 2022-06-03 Dic株式会社 Conductive pillar, bonding structure, electronic device, and method for manufacturing conductive pillar
US11235382B2 (en) * 2019-10-28 2022-02-01 Xerox Corporation Method for supporting three dimensional (3D) printed features
FR3137869A1 (en) * 2022-07-13 2024-01-19 Hummink Process for manufacturing three-dimensional nanostructures having a large aspect ratio

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CH673920A5 (en) * 1987-05-19 1990-04-12 Rino Doriguzzi
US5746868A (en) * 1994-07-21 1998-05-05 Fujitsu Limited Method of manufacturing multilayer circuit substrate
US6501663B1 (en) * 2000-02-28 2002-12-31 Hewlett Packard Company Three-dimensional interconnect system
US20030061710A1 (en) * 2001-10-03 2003-04-03 Yazaki Corporation Method and apparatus for producing circuitry

Family Cites Families (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4920639A (en) * 1989-08-04 1990-05-01 Microelectronics And Computer Technology Corporation Method of making a multilevel electrical airbridge interconnect
JP2784286B2 (en) * 1991-12-09 1998-08-06 三菱電機株式会社 Method for manufacturing semiconductor sensor device
JPH07335790A (en) * 1994-06-06 1995-12-22 Toray Dow Corning Silicone Co Ltd Composition for protecting semiconductor element and semiconductor device
JP3166829B2 (en) * 1997-05-14 2001-05-14 村田機械株式会社 Electrostatic suction type slit type inkjet device
JP3988227B2 (en) * 1997-12-01 2007-10-10 日立化成工業株式会社 Manufacturing method of semiconductor chip mounting substrate and semiconductor device
JP2001088306A (en) * 1999-09-24 2001-04-03 Dainippon Printing Co Ltd Method for adhering liquid having specific electric conductivity by electric field jetting method
US6165911A (en) * 1999-12-29 2000-12-26 Calveley; Peter Braden Method of patterning a metal layer
US6815329B2 (en) * 2000-02-08 2004-11-09 International Business Machines Corporation Multilayer interconnect structure containing air gaps and method for making
JP3900248B2 (en) * 2001-03-30 2007-04-04 ハリマ化成株式会社 Multilayer wiring board and method for forming the same
JP3774638B2 (en) * 2001-04-24 2006-05-17 ハリマ化成株式会社 Circuit pattern forming method using inkjet printing method
US6855892B2 (en) * 2001-09-27 2005-02-15 Matsushita Electric Industrial Co., Ltd. Insulation sheet, multi-layer wiring substrate and production processes thereof
JP3948247B2 (en) * 2001-10-29 2007-07-25 セイコーエプソン株式会社 Method for forming a film pattern
JP4039035B2 (en) * 2001-10-31 2008-01-30 セイコーエプソン株式会社 Line pattern forming method, line pattern, electro-optical device, electronic device, non-contact card medium
JP4034968B2 (en) * 2002-01-16 2008-01-16 株式会社アルバック Method for forming a conductive pattern on an insulating substrate
JP2003218149A (en) * 2002-01-22 2003-07-31 Seiko Epson Corp Manufacturing method for electronic parts, electronic parts, manufacturing method for semiconductor device, and electronic instrument
JP3975272B2 (en) * 2002-02-21 2007-09-12 独立行政法人産業技術総合研究所 Ultrafine fluid jet device
JP2004119574A (en) * 2002-09-25 2004-04-15 Fujikura Ltd Semiconductor package and manufacturing method thereof
JP2004342715A (en) * 2003-05-14 2004-12-02 Konica Minolta Holdings Inc Method and apparatus for forming bump

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CH673920A5 (en) * 1987-05-19 1990-04-12 Rino Doriguzzi
US5746868A (en) * 1994-07-21 1998-05-05 Fujitsu Limited Method of manufacturing multilayer circuit substrate
US6501663B1 (en) * 2000-02-28 2002-12-31 Hewlett Packard Company Three-dimensional interconnect system
US20030061710A1 (en) * 2001-10-03 2003-04-03 Yazaki Corporation Method and apparatus for producing circuitry

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of WO2005027600A1 *

Also Published As

Publication number Publication date
EP1672971B1 (en) 2017-11-01
WO2005027600A1 (en) 2005-03-24
US20060286301A1 (en) 2006-12-21
EP1672971A1 (en) 2006-06-21
CN102970829A (en) 2013-03-13
US20130071615A1 (en) 2013-03-21
CN1849853A (en) 2006-10-18
JP2005109467A (en) 2005-04-21
TW200518246A (en) 2005-06-01
KR20070017096A (en) 2007-02-08
KR101160701B1 (en) 2012-06-28
TWI263287B (en) 2006-10-01
CN102970829B (en) 2016-01-20
JP4677600B2 (en) 2011-04-27

Similar Documents

Publication Publication Date Title
EP1672971A4 (en) Substrate and method for manufacturing same
AU2002243937A1 (en) Method for forming microelectronic spring structures on a substrate
WO2001073146A3 (en) Cemented carbide tool and method of making
WO2004020689A3 (en) Systems and methods for forming metal oxides using metal organo-amines and metal organo-oxides
WO2003038875A3 (en) Method for photolithographic structuring by means of a carbon hard mask layer which has a diamond-like hardness and is deposited by means of a plasma method
EP1239717A3 (en) Electromagnetic shielding plate and method for producing the same
WO2007142809A3 (en) Nanoparticle patterning process
WO2003024865A8 (en) Method for producing micro-electromechanical components
WO2003023082A3 (en) System and process for automated microcontact printing
WO2003021635A3 (en) Passivated nanoparticles, method of fabrication thereof, and devices incorporating nanoparticles
WO2004013900A3 (en) System and method for manufacturing embedded conformal electronics
AU2003239989A1 (en) Method for producing metal oxide nanoparticles
WO2003058648A1 (en) Rare earth element sintered magnet and method for producing rare earth element sintered magnet
WO2006028734A3 (en) Improved recloseable ring and method of manufacture thereof
WO2007031246A3 (en) Reduction method
WO2006047025A3 (en) Method of forming a component having dielectric sub-layers
EP1816231A4 (en) Fluorocarbon film and process for producing the same
GB0301933D0 (en) Method of forming a conductive metal region on a substrate
WO2006050248A3 (en) Aqueous-based method for producing ultra-fine metal powders
WO2004112980A3 (en) Engineered welded blank and method for producing same
AU2001278412A1 (en) Methods for producing passive components on a semiconductor substrate
WO2005061378A3 (en) Equipment and process for creating a custom sloped etch in a substrate
WO2003017341A3 (en) Methods of forming metal-comprising materials and capacitor electrodes; and capacitor constructions
WO2004109590A3 (en) Data carrier and production method
AU2003222722A1 (en) Method for the production of a metal-ceramic substrate, preferably a copper-ceramic substrate

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 20060405

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): DE FR GB

DAX Request for extension of the european patent (deleted)
RBV Designated contracting states (corrected)

Designated state(s): DE FR GB

A4 Supplementary search report drawn up and despatched

Effective date: 20090716

RAP1 Party data changed (applicant data changed or rights of an application transferred)

Owner name: HARIMA CHEMICALS, INC.

Owner name: NATIONAL INSTITUTE OF ADVANCED INDUSTRIAL SCIENCE

Owner name: SIJTECHNOLOGY, INC.

17Q First examination report despatched

Effective date: 20140408

REG Reference to a national code

Ref country code: DE

Ref legal event code: R079

Ref document number: 602004051998

Country of ref document: DE

Free format text: PREVIOUS MAIN CLASS: H05K0003100000

Ipc: H05K0003120000

GRAP Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOSNIGR1

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: GRANT OF PATENT IS INTENDED

RIC1 Information provided on ipc code assigned before grant

Ipc: H05K 3/12 20060101AFI20170419BHEP

Ipc: H05K 3/24 20060101ALI20170419BHEP

Ipc: H05K 3/46 20060101ALI20170419BHEP

Ipc: H01L 21/48 20060101ALI20170419BHEP

INTG Intention to grant announced

Effective date: 20170511

GRAS Grant fee paid

Free format text: ORIGINAL CODE: EPIDOSNIGR3

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE PATENT HAS BEEN GRANTED

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): DE FR GB

REG Reference to a national code

Ref country code: GB

Ref legal event code: FG4D

REG Reference to a national code

Ref country code: DE

Ref legal event code: R096

Ref document number: 602004051998

Country of ref document: DE

REG Reference to a national code

Ref country code: DE

Ref legal event code: R097

Ref document number: 602004051998

Country of ref document: DE

PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

REG Reference to a national code

Ref country code: FR

Ref legal event code: PLFP

Year of fee payment: 15

26N No opposition filed

Effective date: 20180802

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: FR

Payment date: 20210929

Year of fee payment: 18

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: GB

Payment date: 20210917

Year of fee payment: 18

Ref country code: DE

Payment date: 20210923

Year of fee payment: 18

REG Reference to a national code

Ref country code: DE

Ref legal event code: R119

Ref document number: 602004051998

Country of ref document: DE

GBPC Gb: european patent ceased through non-payment of renewal fee

Effective date: 20220910

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: FR

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20220930

Ref country code: DE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20230401

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: GB

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20220910