EP1560420A2 - Amplification type solid-state image pickup device and driving method therefor - Google Patents

Amplification type solid-state image pickup device and driving method therefor Download PDF

Info

Publication number
EP1560420A2
EP1560420A2 EP05250354A EP05250354A EP1560420A2 EP 1560420 A2 EP1560420 A2 EP 1560420A2 EP 05250354 A EP05250354 A EP 05250354A EP 05250354 A EP05250354 A EP 05250354A EP 1560420 A2 EP1560420 A2 EP 1560420A2
Authority
EP
European Patent Office
Prior art keywords
amplification
transistor
image pickup
pickup device
state image
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
EP05250354A
Other languages
German (de)
French (fr)
Other versions
EP1560420A3 (en
Inventor
Eiji Koyama
Takashi Watanabe
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Sharp Corp
Original Assignee
Sharp Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sharp Corp filed Critical Sharp Corp
Publication of EP1560420A2 publication Critical patent/EP1560420A2/en
Publication of EP1560420A3 publication Critical patent/EP1560420A3/en
Withdrawn legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N3/00Scanning details of television systems; Combination thereof with generation of supply voltages
    • H04N3/10Scanning details of television systems; Combination thereof with generation of supply voltages by means not exclusively optical-mechanical
    • H04N3/14Scanning details of television systems; Combination thereof with generation of supply voltages by means not exclusively optical-mechanical by means of electrically scanned solid-state devices
    • H04N3/15Scanning details of television systems; Combination thereof with generation of supply voltages by means not exclusively optical-mechanical by means of electrically scanned solid-state devices for picture signal generation
    • H04N3/155Control of the image-sensor operation, e.g. image processing within the image-sensor
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B66HOISTING; LIFTING; HAULING
    • B66BELEVATORS; ESCALATORS OR MOVING WALKWAYS
    • B66B3/00Applications of devices for indicating or signalling operating conditions of elevators
    • B66B3/002Indicators
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N25/00Circuitry of solid-state image sensors [SSIS]; Control thereof
    • H04N25/50Control of the SSIS exposure
    • H04N25/57Control of the dynamic range
    • H04N25/59Control of the dynamic range by controlling the amount of charge storable in the pixel, e.g. modification of the charge conversion ratio of the floating node capacitance
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N25/00Circuitry of solid-state image sensors [SSIS]; Control thereof
    • H04N25/70SSIS architectures; Circuits associated therewith
    • H04N25/76Addressed sensors, e.g. MOS or CMOS sensors
    • H04N25/77Pixel circuitry, e.g. memories, A/D converters, pixel amplifiers, shared circuits or shared components
    • H04N25/778Pixel circuitry, e.g. memories, A/D converters, pixel amplifiers, shared circuits or shared components comprising amplifiers shared between a plurality of pixels, i.e. at least one part of the amplifier must be on the sensor array itself
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B66HOISTING; LIFTING; HAULING
    • B66BELEVATORS; ESCALATORS OR MOVING WALKWAYS
    • B66B2201/00Aspects of control systems of elevators
    • B66B2201/40Details of the change of control mode

Definitions

  • the present invention relates to an amplification type solid-state image pickup device and a driving method therefor. More specifically, the invention relates to an amplification type solid-state image pickup device, as well as a driving method therefor, which includes a plurality of pixels each having a photoelectric conversion element and a transfer transistor for transferring signal charge of the photoelectric conversion element, where signals derived from the individual pixels are amplified and outputted to a signal line in common to the pixels.
  • CMOS Complementary Metal Oxide Semiconductor
  • the APS type image sensor normally includes, in one pixel, a photoelectric conversion part, an amplification part, and a pixel selection part and a reset part. Therefore, for makeup of the APS type image sensor, normally, three to four MOS transistors (Tr) are used in addition to the photoelectric conversion part formed of photodiodes (PD).
  • Tr MOS transistors
  • the amplification type solid-state image pickup device shown in Fig. 12 includes a plurality of pixels each made up of a photodiode 101 and a transfer transistor 102, and further includes a charge detection node 108 common to a plurality of pixels arrayed in a column direction, a reset transistor 131, an amplification transistor 132 and a select transistor 133. Between a vertical signal line 135 and the ground is interposed a constant-current load transistor 134. All the transfer transistors 102, 131, 132 and 133 are n-channel transistors, and turned ON and OFF depending on High or Low of gate driving signals, respectively.
  • a gate driving signal ⁇ R(m) to be applied to the reset transistor 131 goes High level, causing the potential under the gate to become deeper, where there occurs a charge move from the charge detection node 108 to the drain side of the reset transistor 131, causing the voltage of the charge detection node 108 to be reset to the power supply voltage V DD (reset level).
  • the gate driving signal ⁇ R(m) goes Low level, causing the reset transistor 131 to turn OFF.
  • the gate driving signal ⁇ S(m) applied to the select transistor 133 goes High level, the reset level is read to the vertical signal line 135 via the amplification transistor 132 and the ON-state select transistor 133.
  • the amplification transistor 132 and the constant-current load transistor 134 constitute a source follower circuit.
  • the gate driving signal ⁇ S(m) goes Low level, causing the select transistor 133 to turn OFF.
  • a gate driving signal ⁇ T(m, 1) applied to the transfer transistor 102 of the 1st line of the m-th row goes High level, the potential under the gate becomes deeper, so that the signal charge (electrons) stored in the photodiode 101 the 1st line of the m-th row is transferred to the charge detection node 108.
  • the gate driving signal ⁇ T(m, 1) goes Low level, causing the transfer transistor 102 of the 1st line of the m-th row to turn OFF, while the charge detection node 108 is held at the voltage of the signal charge transfer. Meanwhile, because the gate driving signal ⁇ S(m) goes High level, a signal level of the m-th row is read to the vertical signal line 135 via the amplification transistor 132 and the ON-state select transistor 133.
  • the capacitance C FD of the common charge detection node 108 is a total sum of drain-side junction capacitances of a plurality of transfer transistors 102 connected to the charge detection node 108, a gate capacitance of the amplification transistor 132, and a node-side junction capacitance of the reset transistor 131. Therefore, the capacitance C FD increases with increasing number of pixels (photodiodes 101 and transfer transistors 102) connected to a common charge detection node 108, which leads to a problem that the charge-voltage conversion efficiency ⁇ decreases.
  • an object of the present invention is to provide an amplification type solid-state image pickup device, as well as a driving method therefor, which is capable of obtaining noise-reduced high-quality images and reducing the transistor count per pixel to miniaturize the pixel size.
  • an amplification type solid-state image pickup device which comprises a plurality of pixels each having a photoelectric conversion element and a transfer transistor for transferring signal charge of the photoelectric conversion element, wherein signals derived from the respective pixels are amplified and outputted to a signal line common to the pixels, and wherein:
  • connection refers to being electrically connected.
  • the transistor and the switched capacitor amplification part are controlled properly so that the operation of reading a signal from the photoelectric conversion element via the transfer transistor for each pixel in each pixel group is iterated, by which signals derived from the respective pixels can be amplified and outputted to the signal line (which will be detailed later).
  • the switched capacitor amplification part including the amplification part
  • the number of transistors per pixel can be reduced.
  • the load part is provided in common to the switched capacitor amplification parts, the structure of the switched capacitor amplification part is simplified, as compared with the case where the load part is provided for each switched capacitor amplification part. Accordingly, the number of transistors per pixel can be further reduced. Further, since the amplification part is of the switched capacitor type, it becomes possible to effectively reduce the capacitance of the charge detection node, so that the charge-voltage conversion efficiency can be enhanced. Thus, even less-noise, higher-quality images can be obtained.
  • the photoelectric conversion element is a buried photodiode.
  • buried photodiode refers to a photodiode in which a pn junction is formed in a semiconductor separate from the surface of the semiconductor substrate so that dark currents generated at the surface of photodetection part are not read out.
  • the photoelectric conversion element is a buried photodiode, signal charge stored in the photodiode is transferred without being lost. Therefore, it becomes achievable to reduce noise and obtain higher-quality images.
  • the load part comprises a transistor serving as a constant-current load.
  • the amplification part and the load part constitute a constant-current load type inverting amplifier, so that the amplification type solid-state image pickup device operates stably.
  • the load part comprises a diffusion layer in which impurities are diffused in a semiconductor.
  • the load part comprises a diffusion layer in which impurities are diffused in a semiconductor
  • the load part formed with relatively high resistance.
  • the amplification part and the load part constitute an inverting amplifier, so that the amplification type solid-state image pickup device operates stably.
  • a grounding terminal of each switched capacitor amplification part consists of a light-shielding interconnect pattern common to all the pixels.
  • the amplification part and the load part constitute a cascode type inverting amplifier.
  • the amplification part and the load part constitute a cascode type inverting amplifier, the gain becomes larger, as compared with the constant-current load source-grounded type. Therefore, the charge-voltage conversion efficiency can be further enhanced, and even less-noise, higher-quality images can be obtained.
  • the amplification type solid-state image pickup device further comprises a control part for controlling the transfer transistor and the switched capacitor amplification part so that an operation of reading a signal from the photoelectric conversion element via the transfer transistor is iterated for each of the pixels in each of the pixel groups.
  • control part controls the transfer transistor and the switched capacitor amplification part so that an operation of reading a signal from the photoelectric conversion element via the transfer transistor is iterated for each of the pixels in each of the pixel groups.
  • signals derived from the respective pixels can be amplified and outputted to the signal line.
  • an amplification type solid-state image pickup device driving method for driving the amplification type solid-state image pickup device which comprises:
  • the amplification type solid-state image pickup device further comprises:
  • an amplification type solid-state image pickup device driving method for driving the amplification type solid-state image pickup device which comprises:
  • terminals of the reset transistor and the first capacitance element included in the switched capacitor amplification part other than and opposite to their terminals connected to the charge detection node are connected to the signal line instead of the output terminal of the amplification part, and wherein the amplification type solid-state image pickup device further comprises a second boosting means connected to the signal line and serving for deepening potential of the charge detection node by capacitive coupling via the first capacitance element.
  • an amplification type solid-state image pickup device driving method for driving the amplification type solid-state image pickup device which comprises:
  • the present invention is greatly useful for the formation of small-size, high-performance image sensors.
  • Fig. 1 is a circuit diagram showing part of a two-dimensional amplification type solid-state image pickup device according to an embodiment of the present invention.
  • the two-dimensional amplification type solid-state image pickup device includes a plurality of pixels 10 each having a buried photodiode 1 as a photoelectric conversion element and a transfer transistor 2 for transferring signal charge of the photodiode 1.
  • Those pixels 10 are arrayed two-dimensionally in a matrix, and divided into pixel groups X(n-1), X(n), X(n+1), ... (hereinafter, referred to generically as pixel groups X when appropriate) each of which is composed of k pixels (where k ⁇ 2) in each column.
  • Fig. 1 shows in detail the n-th pixel group X(n) in one column (the 1st column in this example) alone (where n ⁇ 2) for simplicity's sake.
  • Such pixel groups X are set in pluralities in row and column directions, respectively.
  • Each pixel group X is defined by forming a charge detection node 8 to which output terminals of the transfer transistors 2 belonging to the pixel group are connected in common.
  • the capacitance of the charge detection node 8 is represented by capacitance C FD . It is noted that charge detection nodes 8 are isolated from each other between pixel groups X.
  • Reference characters T(n, 1), T(n, 2), ..., T(n, k) denote gate driving signal lines for the transfer transistors 2 belonging to the pixel group X(n), and gate driving signals ⁇ T(n, 1), ⁇ T(n, 2), ..., ⁇ T(n, k) are to be applied thereto, respectively, by a control section 90.
  • switched capacitor amplification parts 20 are provided in correspondence to the pixel groups X, respectively. Each switched capacitor amplification part 20 is interposed between a corresponding pixel group X and a vertical signal line 11 common to a column to which the pixel group X belongs.
  • the switched capacitor amplification part 20 has a charge detection node 8 to which output terminals of the individual transfer transistors 2 of a corresponding pixel group X (hereinafter, focused on X(n) for description) are connected in common, an amplification transistor 3 as an amplification part to which a signal on the charge detection node 8 is to be inputted, a reset transistor 6 connected between the charge detection node 8 and an output terminal 30 of the amplification transistor 3, a capacitor 7 (whose capacitance is represented by Cin) as a first capacitance element connected between the charge detection node 8 and the output terminal 30 of the amplification transistor 3, and a select transistor 5 connected between the output terminal 30 of the amplification transistor 3 and the vertical signal line 11.
  • Cin whose capacitance is represented by Cin
  • Reference character R(n) denotes a gate driving signal line for the reset transistor 6, and a gate driving signal ⁇ R(n) is to be applied thereto by the control section 90.
  • Reference character S(n) denotes a gate driving signal line for the select transistor 5, and a gate driving signal ⁇ S(n) is to be applied thereto by the control section 90.
  • a load part 21 is interposed and connected between the vertical signal line 11 and a power supply of the voltage VDD.
  • a constant-current load transistor 4 serves as a load common to amplification transistors 3 of the individual switched capacitor amplification parts 20 corresponding to one column (the 1st column in this case).
  • the load part 21 is implemented by the constant-current load transistor 4.
  • a constant bias voltage Bias_p for giving a flow of a constant current through the constant-current load transistor 4 is applied to its gate.
  • the amplification transistor 3 and the constant-current load transistor 4 constitute a constant-current load type source-grounded inverting amplifier.
  • the amplification transistor 3, the constant-current load transistor 4 and the capacitor 7 constitute a switched capacitance amplifier.
  • the load part 21 does not have to be a constant-current load transistor 4, and the same objective can be achieved even if the load part 21 is formed of a diffusion layer or the like with high resistance.
  • the grounding terminals of the amplification transistors can be interconnected by means of a light-shielding metal common to the pixels.
  • Reference character C(n) denotes a boosting signal line, and a boosting signal ⁇ C(n) is to be applied thereto by the control section 90. Between this boosting signal line C(n) and the charge detection node 8 is connected a capacitor 9 (whose capacitance is represented by capacitance Cup) as a second capacitance element. In operation, the boosting signal ⁇ C(n) is raised to a high voltage at a specified timing by the control section 90. Thus, the boosting signal line C(n) and the control section 90 serve as a first boosting means, so that the potential of the charge detection node 8 can be deepened by capacitive coupling via the capacitor 9.
  • Fig. 2 shows operation timing of the two-dimensional amplification type solid-state image pickup device under the control by the control section 90 by focusing on the pixel group X(n) and the switched capacitor amplification part 20 corresponding thereto.
  • a gate driving signal ⁇ S(n) applied to the select transistor 5 goes High level and the gate driving signal ⁇ R(n) applied to the reset transistor 6 goes High level, where those transistors 5, 6 go ON state.
  • the constant-current load type source-grounded inverting amplifier which is constituted of the amplification transistor 3 and the constant-current load transistor 4
  • the voltage of the charge detection node 8 is reset to a constant voltage Vo (reset level).
  • the gate driving signal ⁇ R(n) goes Low level, causing the reset transistor 6 to turn OFF.
  • the gate driving signal ⁇ S(n) remains as it is at High level, and the select transistor 5 has been in the ON state. Therefore, an output resulting from inverting and amplifying the voltage of the charge detection node 8, i.e. the reset level Vo, is read to the vertical signal line 11 via the ON-state select transistor 5.
  • the gate driving signal ⁇ S(n) goes Low level, causing the select transistor 5 to turn OFF.
  • the gate driving signal ⁇ T(n, 1) goes High level, and the transfer transistor 2 of the 1st pixel 10 in the pixel group X(n) turns ON.
  • the signal charge stored in the photodiode 1 of the 1st pixel 10 is transferred to the charge detection node 8 through the ON-state transfer transistor 2.
  • the boosting signal ⁇ C(n) goes High level.
  • the potential of the charge detection node 8 is deepened by capacitive coupling via the capacitor 9 (with its capacitance Cup). Accordingly, charge transfer from the photodiode 1 to the charge detection node 8 is accelerated.
  • potential change of the charge detection node 8 is equivalent to the one that results from distributing a voltage increase of the boosting signal line C(n) by the capacitance Cup of the capacitor 9 and the capacitance C FD of the charge detection node 8.
  • the gate driving signal ⁇ T(n, 1) goes Low level, causing the transfer transistor 2 to turn OFF. Also, since the boosting signal ⁇ C(n) goes Low level, the potential change of the charge detection node 8 by the capacitive coupling via the capacitor 9 is canceled. As a result, a voltage (signal level) shifted from the reset level (voltage Vo) in the period T2 by an extent due to the signal charge transfer in the period T3 is held at the charge detection node 8.
  • This signal level is amplified by the constant-current load type source-grounded inverting amplifier, which is constituted of the amplification transistor 3 and the constant-current load transistor 4, and read to the vertical signal line 11 through the ON-state select transistor 5 (because the gate driving signal ⁇ S(n) has been turned ON).
  • a signal derived from each pixel 10 can be amplified and outputted to the vertical signal line 11 from column to column.
  • the signals read to the vertical signal line 11 are outputted in succession through an unshown horizontal signal line provided in common to the vertical signal line.
  • Vsig A ⁇ Qsig/[C FD +Cup+(1+A)Cin]
  • A gm ⁇ (r on //r op )
  • gm the transconductance of the amplification transistor 3
  • r on the output resistance of the amplification transistor 3
  • r op the output resistance of the constant-current load transistor 4.
  • the switched capacitor amplification part 20 (including the amplification part) is common to a plurality (k in this case) of pixels 10 included in each pixel group X, the number of transistors per pixel can be reduced.
  • the load part 21 is provided in common to the switched capacitor amplification parts 20 of one column, the structure of the switched capacitor amplification part 20 is simplified, as compared with the case where the load part 21 is provided for each switched capacitor amplification part. Accordingly, the number of transistors per pixel can be further reduced.
  • the photodiode 1 is a buried type photodiode, signal charge stored in the photodiode 1 is transferred without being lost. Therefore, noise reduction can be achieved so that a high-quality image becomes obtainable. Still, since the amplification part 20 is of the switched capacitor type, it becomes possible to effectively reduce the capacitance C FD of the charge detection node 8, so that the charge-voltage conversion efficiency ⁇ can be enhanced. Thus, even less-noise, higher-quality images can be obtained.
  • buried photodiode refers to a photodiode in which a pn junction is formed in a semiconductor separate from the surface of the semiconductor substrate so that dark currents generated at the surface of photodetection part are not read out.
  • a Si-SiO 2 interface is present and crystal defects tend to occur. Applying a readout voltage to this part causes electric charge to be generated even in a dark state, making a noise source.
  • an n-type region is diffused and formed on the surface of a p-type semiconductor substrate, and further p + -type region is formed so as to cover the n-type region, by which the n-type region is formed as the "buried type.” Then, even with the readout voltage applied, since the dark current generated at the surface is not read out, noise due to the dark current can be reduced.
  • Fig. 5 shows a modification of the two-dimensional amplification type solid-state image pickup device.
  • This two-dimensional amplification type solid-state image pickup device is equivalent to that of Fig. 1 in which the amplification part within each switched capacitor amplification part 20B as well as a load part 21B combined therewith are structurally modified.
  • the rest of the constituent members and operation timing are the same as those of Fig. 1. It is noted that, in Fig. 5, the same constituent members as those of Fig. 1 are designated by like reference numerals and their description is omitted.
  • the two-dimensional amplification type solid-state image pickup device of Fig. 5 includes, as the amplification part, an amplification transistor 31 and an n-channel cascode transistor 32 connected in series.
  • a signal on the charge detection node 8 is inputted to the gate of the amplification transistor 31.
  • a constant bias voltage Bias_n1 for turning ON the transistor upon operation is inputted to the gate of the n-channel cascode transistor 32.
  • the load part 21B is comprised of a constant-current load transistor 41 and a p-channel cascode transistor 42 connected in series. To gates of the constant-current load transistor 41 and the p-channel cascode transistor 42, upon operation, are applied constant bias voltages Bias_p1, Bias_p2 for making those transistors serve as constant-current loads, respectively.
  • the circuit of the cascode type inverting amplifier which is formed from a combination of the amplification part within the switched capacitor amplification part 20B and the load part 21B, is represented as shown in Fig. 6. It is assumed here that an input of the inverting amplifier is Vin and an output thereof is Vout, and further that a characteristic of the inverting amplifier is F1 as shown in Fig. 7.
  • Vout Vin
  • gm 1 , gm 2 and gm 3 are transconductances of the amplification transistor 31, the n-channel cascode transistor 32 and the p-channel cascode transistor 42, respectively.
  • r on1 , r on2 , r op3 and r op4 are output resistances of the amplification transistor 31, the n-channel cascode transistor 32, the p-channel cascode transistor 42 and the constant-current load transistor 41, respectively.
  • the gain A of the cascode type inverting amplifier is several tens of times larger than the gain of the constant-current load type source-grounded inverting amplifier shown in Fig. 3, Cin represented by (3) and (4) can be set smaller. Accordingly, in the two-dimensional amplification type solid-state image pickup device of Fig. 5, the charge-voltage conversion efficiency ⁇ can be made even larger, so that higher sensitivity can be achieved.
  • Fig. 8 shows another modification of the two-dimensional amplification type solid-state image pickup device of Fig. 1. It is noted that, also in Fig. 8, the same constituent members as those of Fig. 1 are designated by the same reference numerals, and their description is omitted.
  • terminals of the reset transistor 6 and the capacitor 7 other than and opposite to their terminals connected to the charge detection node 8 are connected to the vertical signal line 11 instead of the output terminal 30 of the amplification transistor 3.
  • the capacitor 9 and the boosting signal line C(n) in Fig. 1 are omitted.
  • Fig. 9 shows operation timing of the two-dimensional amplification type solid-state image pickup device under the control by the control section 90 by focusing on the pixel group X(n) and the switched capacitor amplification part 20C corresponding thereto.
  • the boosting signal ⁇ C applied to the p-channel transistor 4 is set to the bias level Bias_p so that a constant-current load is obtained.
  • the boosting signal ⁇ C goes grounding level GND, making the vertical signal line 11 and the VD terminal short-circuited.
  • the vertical signal line 11 and the control section 90 serve as the second boosting means so that the voltage VD of the vertical signal line 11 is raised to 2VDD, and the potential of the charge detection node 8 is deepened by capacitive coupling via the capacitor 9 (with its capacitance Cin). Accordingly, charge transfer from the photodiode 1 to the charge detection node 8 is accelerated.
  • potential change of the charge detection node 8 is equivalent to the one that results from distributing a voltage increase of the vertical signal line 11 by the capacitance Cin of the capacitor 7 and the capacitance C FD of the charge detection node 8. It is also permissible that the voltage increase of the vertical signal line 11 is increased depending on the amount of potential change necessary for the charge detection node 8.
  • the capacitor 9 and the boosting signal line C(n) may be omitted, in comparison with that of Fig. 1. Accordingly, the area of the photodiode 1 can be set larger proportionally, so that higher sensitivity can be achieved.
  • Fig. 10 shows still another embodiment modification of the two-dimensional amplification type solid-state image pickup device of Fig. 1. It is noted that, also in Fig. 10, the same constituent members as those of Fig. 1 are designated by the same reference numerals and their description is omitted.
  • the pixel group X is composed of k (k ⁇ 2) pixels within each column.
  • a pixel group X D is set so as to stretch over adjoining two columns (in this case, Ist column and (I+1)th column).
  • the n-th (where n ⁇ 2) pixel group X D (n) with respect to the column direction in the figure contains k pixels 10 in the Ist column and k pixels 10-1 in the adjoining (I+1)th column.
  • Output terminals of the individual transfer transistors 2 of the k pixels 10 in the Ist column are connected in common to form a charge detection node 8.
  • output terminals of the individual transfer transistors 2 of the k pixels 10-1 in the (I+1)th column are connected in common to form a charge detection node 8-1.
  • Those charge detection nodes 8, 8-1 are connected to each other by a connection line 50, forming substantially one charge detection node.
  • Such a pixel group X D that stretches over two columns is set in pluralities in the row and column directions, respectively. Then, switched capacitor amplification parts 20 are provided in correspondence to the pixel groups X D , respectively.
  • Reference characters T(n, O1), T(n, O2), ..., T (n, Ok) denote gate driving signal lines for the transfer transistors 2 of the pixels 10-1 of odd-numbered columns, respectively, and T(n, E1), T(n, E2), ..., T(n, Ek) denote gate driving signal lines for the transfer transistors 2 of the pixels 10 of even-numbered columns.
  • Gate driving signals ⁇ T(n, O1), ⁇ T(n, O2), ..., ⁇ T(n, Ok) and ⁇ T(n, E1), ⁇ T(n, E2), ..., ⁇ T(n, Ek) are to be applied to those gate driving signal lines, respectively, by a control section 90.
  • Fig. 11 shows operation timing of the two-dimensional amplification type solid-state image pickup device under the control by the control section 90 by focusing on the pixel group X D (n) and the switched capacitor amplification part 20 corresponding thereto.

Landscapes

  • Engineering & Computer Science (AREA)
  • Multimedia (AREA)
  • Signal Processing (AREA)
  • Computer Vision & Pattern Recognition (AREA)
  • Solid State Image Pick-Up Elements (AREA)
  • Transforming Light Signals Into Electric Signals (AREA)

Abstract

A plurality of pixel groups(X(n)) each comprising a plurality of pixels(10) are set, and switched capacitor amplification parts(20) are provided in correspondence to the pixel groups (X(n)), respectively. Each of the switched capacitor amplification parts(20) has a charge detection node(8) to which output terminals of the transfer transistors(2) of a corresponding pixel group(X(n)) are connected in common, an amplification part(3), a reset transistor(6), a first capacitance element(7), and a select transistor(5). A load part(21) common to the switched capacitor amplification parts(20) is provided. The load part(21) is combined with the amplification parts(3) of the switched capacitor amplification parts(20) to constitute inverting amplifiers, respectively. By means of the above constitution, it is capable of obtaining a noise-reduced, high-quality image and which allows transistor count per pixel to be cut, thus allowing the pixel size to be reduced.

Description

BACKGROUND OF THE INVENTION
The present invention relates to an amplification type solid-state image pickup device and a driving method therefor. More specifically, the invention relates to an amplification type solid-state image pickup device, as well as a driving method therefor, which includes a plurality of pixels each having a photoelectric conversion element and a transfer transistor for transferring signal charge of the photoelectric conversion element, where signals derived from the individual pixels are amplified and outputted to a signal line in common to the pixels.
Generally, there has been wide-spreading an amplification type solid-state image pickup device which has a pixel part provided with an amplification function and a scanning circuit disposed around the pixel section, where pixel data is read from the pixel section by the scanning circuit. In particular, there has been known an APS(Active Pixel Sensor) type image sensor formed of CMOS (Complementary Metal Oxide Semiconductor) which is advantageous for integration of the pixel part with peripheral drive circuit and signal processing circuit.
The APS type image sensor normally includes, in one pixel, a photoelectric conversion part, an amplification part, and a pixel selection part and a reset part. Therefore, for makeup of the APS type image sensor, normally, three to four MOS transistors (Tr) are used in addition to the photoelectric conversion part formed of photodiodes (PD).
Providing three to four MOS transistors per pixel as shown above would become a constraint on reduction of the pixel size. Therefore, lately, there has been proposed a technique for reducing the number of transistors per pixel as shown in Fig. 12 (see, e.g., JP H09-46596A).
The amplification type solid-state image pickup device shown in Fig. 12 includes a plurality of pixels each made up of a photodiode 101 and a transfer transistor 102, and further includes a charge detection node 108 common to a plurality of pixels arrayed in a column direction, a reset transistor 131, an amplification transistor 132 and a select transistor 133. Between a vertical signal line 135 and the ground is interposed a constant-current load transistor 134. All the transfer transistors 102, 131, 132 and 133 are n-channel transistors, and turned ON and OFF depending on High or Low of gate driving signals, respectively.
As shown in Fig. 13, in a period T1, a gate driving signal R(m) to be applied to the reset transistor 131 goes High level, causing the potential under the gate to become deeper, where there occurs a charge move from the charge detection node 108 to the drain side of the reset transistor 131, causing the voltage of the charge detection node 108 to be reset to the power supply voltage VDD (reset level).
In the next period T2, the gate driving signal R(m) goes Low level, causing the reset transistor 131 to turn OFF. Meanwhile, since the gate driving signal S(m) applied to the select transistor 133 goes High level, the reset level is read to the vertical signal line 135 via the amplification transistor 132 and the ON-state select transistor 133. In this case, the amplification transistor 132 and the constant-current load transistor 134 constitute a source follower circuit.
In the next period T3, the gate driving signal S(m) goes Low level, causing the select transistor 133 to turn OFF. Meanwhile, since a gate driving signal T(m, 1) applied to the transfer transistor 102 of the 1st line of the m-th row goes High level, the potential under the gate becomes deeper, so that the signal charge (electrons) stored in the photodiode 101 the 1st line of the m-th row is transferred to the charge detection node 108.
In the next period T4, the gate driving signal T(m, 1) goes Low level, causing the transfer transistor 102 of the 1st line of the m-th row to turn OFF, while the charge detection node 108 is held at the voltage of the signal charge transfer. Meanwhile, because the gate driving signal S(m) goes High level, a signal level of the m-th row is read to the vertical signal line 135 via the amplification transistor 132 and the ON-state select transistor 133.
After one horizontal scan period (1H period), for the pixel of the 2nd line of the m-th row, signal charge derived from the photodiode 101 of the 2nd line of the m-th row is led to the reset transistor 131, the amplification transistor 132 and the select transistor 133 via the transfer transistor 102 of the 2nd line of the m-th row. Then, operations similar to those of the foregoing T1 to T4 are performed.
In this proposed amplification type solid-state image pickup device, for example, an assumption that one common part (i.e., charge detection node 108, reset transistor 131, amplification transistor 132 and select transistor 133) is given for each two pixels is equivalent to 2.5 transistors per pixel. Also, one common part provided for each four pixels is equivalent to 1.75 transistors per pixel. Therefore, the number of transistors per pixel is reduced, as compared with a general APS image sensor comprising three to four MOS transistors per pixel.
However, with the technique of JP H09-46596A, there would arise problems as shown below. That is, given that the capacitance of the common charge detection node 108 is CFD, a charge-voltage conversion efficiency η at which signal charge Qsig derived from the photodiode 101 is converted to a voltage signal Vsig is η = G·Vsig/Qsig = G/CFD where G is the gain of the source follower circuit made up of the amplification transistor 132 and the constant-current load transistor 134, being generally smaller than 1.
As apparent from this equation, the capacitance CFD needs to be reduced in order to increase the charge-voltage conversion efficiency η. The capacitance CFD of the common charge detection node 108 is a total sum of drain-side junction capacitances of a plurality of transfer transistors 102 connected to the charge detection node 108, a gate capacitance of the amplification transistor 132, and a node-side junction capacitance of the reset transistor 131. Therefore, the capacitance CFD increases with increasing number of pixels (photodiodes 101 and transfer transistors 102) connected to a common charge detection node 108, which leads to a problem that the charge-voltage conversion efficiency η decreases.
SUMMARY OF THE INVENTION
Accordingly, an object of the present invention is to provide an amplification type solid-state image pickup device, as well as a driving method therefor, which is capable of obtaining noise-reduced high-quality images and reducing the transistor count per pixel to miniaturize the pixel size.
In order to achieve the above object, according to the present invention, there is provided an amplification type solid-state image pickup device which comprises a plurality of pixels each having a photoelectric conversion element and a transfer transistor for transferring signal charge of the photoelectric conversion element, wherein signals derived from the respective pixels are amplified and outputted to a signal line common to the pixels, and wherein:
  • a plurality of pixel groups each comprising a plurality of pixels are set;
  • switched capacitor amplification parts are provided in correspondence to the pixel groups, respectively;
  • each of the switched capacitor amplification parts has a charge detection node to which output terminals of the transfer transistors of a corresponding one of the pixel groups are connected in common, an amplification part to which a signal on the charge detection node is to be inputted, a reset transistor connected between the charge detection node and an output terminal of the amplification part, a first capacitance element connected between the charge detection node and the output terminal of the amplification part, and a select transistor connected between the output terminal of the amplification part and the signal line; and
  • a load part common to the switched capacitor amplification parts is connected between the signal line and power supply of a specified voltage so as to be combined with the amplification parts of the switched capacitor amplification parts to make up inverting amplifiers, respectively.
  • Herein, the term "connected" refers to being electrically connected.
    In the amplification type solid-state image pickup device of this invention, the transistor and the switched capacitor amplification part are controlled properly so that the operation of reading a signal from the photoelectric conversion element via the transfer transistor for each pixel in each pixel group is iterated, by which signals derived from the respective pixels can be amplified and outputted to the signal line (which will be detailed later). According to the amplification type solid-state image pickup device of the invention, since the switched capacitor amplification part (including the amplification part) is common to a plurality of pixels included in each pixel group, the number of transistors per pixel can be reduced. Moreover, since the load part is provided in common to the switched capacitor amplification parts, the structure of the switched capacitor amplification part is simplified, as compared with the case where the load part is provided for each switched capacitor amplification part. Accordingly, the number of transistors per pixel can be further reduced. Further, since the amplification part is of the switched capacitor type, it becomes possible to effectively reduce the capacitance of the charge detection node, so that the charge-voltage conversion efficiency can be enhanced. Thus, even less-noise, higher-quality images can be obtained.
    In one embodiment of the amplification type solid-state image pickup device, the photoelectric conversion element is a buried photodiode.
    It is noted here that the terms "buried photodiode" refer to a photodiode in which a pn junction is formed in a semiconductor separate from the surface of the semiconductor substrate so that dark currents generated at the surface of photodetection part are not read out.
    In this amplification type solid-state image pickup device of one embodiment, since the photoelectric conversion element is a buried photodiode, signal charge stored in the photodiode is transferred without being lost. Therefore, it becomes achievable to reduce noise and obtain higher-quality images.
    In one embodiment of the amplification type solid-state image pickup device, the load part comprises a transistor serving as a constant-current load.
    In this amplification type solid-state image pickup device of one embodiment, the amplification part and the load part constitute a constant-current load type inverting amplifier, so that the amplification type solid-state image pickup device operates stably.
    In one embodiment of the amplification type solid-state image pickup device, the load part comprises a diffusion layer in which impurities are diffused in a semiconductor.
    In this amplification type solid-state image pickup device of one embodiment, since the load part comprises a diffusion layer in which impurities are diffused in a semiconductor, the load part formed with relatively high resistance. In this case also, the amplification part and the load part constitute an inverting amplifier, so that the amplification type solid-state image pickup device operates stably.
    Preferably, a grounding terminal of each switched capacitor amplification part consists of a light-shielding interconnect pattern common to all the pixels.
    In one embodiment of the amplification type solid-state image pickup device, the amplification part and the load part constitute a cascode type inverting amplifier.
    In this amplification type solid-state image pickup device of one embodiment, since the amplification part and the load part constitute a cascode type inverting amplifier, the gain becomes larger, as compared with the constant-current load source-grounded type. Therefore, the charge-voltage conversion efficiency can be further enhanced, and even less-noise, higher-quality images can be obtained.
    In one embodiment, the amplification type solid-state image pickup device further comprises a control part for controlling the transfer transistor and the switched capacitor amplification part so that an operation of reading a signal from the photoelectric conversion element via the transfer transistor is iterated for each of the pixels in each of the pixel groups.
    In this amplification type solid-state image pickup device of one embodiment, the control part controls the transfer transistor and the switched capacitor amplification part so that an operation of reading a signal from the photoelectric conversion element via the transfer transistor is iterated for each of the pixels in each of the pixel groups. Thus, signals derived from the respective pixels can be amplified and outputted to the signal line.
    In another aspect of the present invention, there is provided an amplification type solid-state image pickup device driving method for driving the amplification type solid-state image pickup device, which comprises:
  • a first step of turning on the reset transistor of the switched capacitor amplification part to perform a reset operation;
  • a second step of, after the first step, turning on the select transistor and turning off the reset transistor to perform a read operation of only a reset level;
  • a third step of, after the second step, turning on the transfer transistor of the pixel to perform charge transfer from the pixel to the switched capacitor amplification part; and
  • a fourth step of, after the third step, turning off the transfer transistor and turning on the select transistor to perform a read operation of a signal level, wherein
  • operations of the first step to the fourth step are iterated for each of the pixels in each of the pixel groups.
  • In one embodiment, the amplification type solid-state image pickup device further comprises:
  • a second capacitance element whose one terminal is connected to the charge detection node; and
  • first boosting means connected to the other terminal of the second capacitance element and serving for deepening potential of the charge detection node by capacitive coupling via the second capacitance element.
  • In this amplification type solid-state image pickup device of one embodiment, by the first boosting means, potential of the charge detection node is deepened by capacitive coupling via the second capacitance element, by which charge transfer from the photoelectric conversion element to the charge detection node is accelerated. Accordingly, noise can be further reduced, and higher-quality images can be obtained.
    In another aspect of the invention, there is provided an amplification type solid-state image pickup device driving method for driving the amplification type solid-state image pickup device, which comprises:
  • a first step of turning on the reset transistor of the switched capacitor amplification part to perform a reset operation;
  • a second step of, after the first step, turning on the select transistor and turning off the reset transistor to perform a read operation of only a reset level;
  • a third step of, after the second step, turning on the transfer transistor of the pixel, in a state that potential of the charge detection node has been deepened by the capacitive coupling via the second capacitance element by the first boosting means, to perform charge transfer from the pixel to the switched capacitor amplification part; and
  • a fourth step of, after the third step, turning off the transfer transistor and turning on the select transistor to perform a read operation of a signal level, wherein
  • operations of the first step to the fourth step are iterated for each of the pixels in each of the pixel groups, whereby the signal is read out from each of the photoelectric conversion elements of the pixel groups.
  • In one embodiment of the amplification type solid-state image pickup device, terminals of the reset transistor and the first capacitance element included in the switched capacitor amplification part other than and opposite to their terminals connected to the charge detection node are connected to the signal line instead of the output terminal of the amplification part, and wherein
       the amplification type solid-state image pickup device further comprises a second boosting means connected to the signal line and serving for deepening potential of the charge detection node by capacitive coupling via the first capacitance element.
    In this amplification type solid-state image pickup device of one embodiment, by the second boosting means, potential of the charge detection node is deepened by capacitive coupling via the first capacitance element, by which charge transfer from the photoelectric conversion element to the charge detection node is accelerated. Accordingly, noise can be further reduced, and higher-quality images can be obtained.
    In another aspect of the invention, there is provided an amplification type solid-state image pickup device driving method for driving the amplification type solid-state image pickup device, which comprises:
  • a first step of turning on the reset transistor of the switched capacitor amplification part to perform a reset operation;
  • a second step of, after the first step, turning on the select transistor and turning off the reset transistor to perform a read operation of only a reset level;
  • a third step of, after the second step, turning on the transfer transistor of the pixel, in a state that potential of the charge detection node has been deepened by the capacitive coupling via the first capacitance element by the second boosting means, to perform charge transfer from the pixel to the switched capacitor amplification part; and
  • a fourth step of, after the third step, turning off the transfer transistor and turning on the select transistor to perform a read operation of a signal level, wherein
  • operations of the first step to the fourth step are iterated for each of the pixels in each of the pixel groups.
  • As shown above, the present invention is greatly useful for the formation of small-size, high-performance image sensors.
    BRIEF DESCRIPTION OF THE DRAWINGS
    The present invention will become more fully understood from the detailed description given hereinbelow and the accompanying drawings which are given by way of illustration only, and thus are not limitative of the present invention, and wherein:
  • Fig. 1 is a view showing the construction of a two-dimensional amplification type solid-state image pickup device according to an embodiment of the present invention;
  • Fig. 2 is a timing chart showing operation timing of the two-dimensional amplification type solid-state image pickup device of Fig. 1;
  • Fig. 3 is a view showing circuit construction of a constant-current load type source-grounded inverting amplifier made up of the elements of Fig. 1;
  • Fig. 4 is a view showing characteristics of the inverting amplifier of Fig. 3;
  • Fig. 5 is a view showing a modification of the two-dimensional amplification type solid-state image pickup device of Fig. 1;
  • Fig. 6 is a view showing circuit construction of a cascode type inverting amplifier made up of elements in Fig. 5;
  • Fig. 7 is a view showing characteristics of the inverting amplifier of Fig. 6;
  • Fig. 8 is a view showing another modification of the two-dimensional amplification type solid-state image pickup device of Fig. 1;
  • Fig. 9 is a timing chart showing operation timing of the two-dimensional amplification type solid-state image pickup device of Fig. 8;
  • Fig. 10 is a view showing another modification of the two-dimensional amplification type solid-state image pickup device of Fig. 1;
  • Fig. 11 is a timing chart showing operation timing of the two-dimensional amplification type solid-state image pickup device of Fig. 10;
  • Fig. 12 is a view showing the structure of a two-dimensional amplification type solid-state image pickup device according to the prior art.
  • Fig. 13 is a timing chart showing operation timing of the two-dimensional amplification type solid-state image pickup device of Fig. 12;
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
    Hereinbelow, an amplification type solid-state image pickup device and a driving method therefor of the present invention are described in detail by reference to an embodiment shown in the accompanying drawings.
    Fig. 1 is a circuit diagram showing part of a two-dimensional amplification type solid-state image pickup device according to an embodiment of the present invention. The two-dimensional amplification type solid-state image pickup device includes a plurality of pixels 10 each having a buried photodiode 1 as a photoelectric conversion element and a transfer transistor 2 for transferring signal charge of the photodiode 1. Those pixels 10 are arrayed two-dimensionally in a matrix, and divided into pixel groups X(n-1), X(n), X(n+1), ... (hereinafter, referred to generically as pixel groups X when appropriate) each of which is composed of k pixels (where k ≥ 2) in each column. It is noted that Fig. 1 shows in detail the n-th pixel group X(n) in one column (the 1st column in this example) alone (where n ≥ 2) for simplicity's sake. Such pixel groups X are set in pluralities in row and column directions, respectively.
    Each pixel group X is defined by forming a charge detection node 8 to which output terminals of the transfer transistors 2 belonging to the pixel group are connected in common. The capacitance of the charge detection node 8 is represented by capacitance CFD. It is noted that charge detection nodes 8 are isolated from each other between pixel groups X.
    Reference characters T(n, 1), T(n, 2), ..., T(n, k) denote gate driving signal lines for the transfer transistors 2 belonging to the pixel group X(n), and gate driving signals T(n, 1), T(n, 2), ..., T(n, k) are to be applied thereto, respectively, by a control section 90.
    Also, switched capacitor amplification parts 20 are provided in correspondence to the pixel groups X, respectively. Each switched capacitor amplification part 20 is interposed between a corresponding pixel group X and a vertical signal line 11 common to a column to which the pixel group X belongs.
    The switched capacitor amplification part 20 has a charge detection node 8 to which output terminals of the individual transfer transistors 2 of a corresponding pixel group X (hereinafter, focused on X(n) for description) are connected in common, an amplification transistor 3 as an amplification part to which a signal on the charge detection node 8 is to be inputted, a reset transistor 6 connected between the charge detection node 8 and an output terminal 30 of the amplification transistor 3, a capacitor 7 (whose capacitance is represented by Cin) as a first capacitance element connected between the charge detection node 8 and the output terminal 30 of the amplification transistor 3, and a select transistor 5 connected between the output terminal 30 of the amplification transistor 3 and the vertical signal line 11.
    Reference character R(n) denotes a gate driving signal line for the reset transistor 6, and a gate driving signal R(n) is to be applied thereto by the control section 90.
    Reference character S(n) denotes a gate driving signal line for the select transistor 5, and a gate driving signal S(n) is to be applied thereto by the control section 90.
    A load part 21 is interposed and connected between the vertical signal line 11 and a power supply of the voltage VDD. In the load part 21, a constant-current load transistor 4 serves as a load common to amplification transistors 3 of the individual switched capacitor amplification parts 20 corresponding to one column (the 1st column in this case). In this case, the load part 21 is implemented by the constant-current load transistor 4.
    For operation, a constant bias voltage Bias_p for giving a flow of a constant current through the constant-current load transistor 4 is applied to its gate. Thus, the amplification transistor 3 and the constant-current load transistor 4 constitute a constant-current load type source-grounded inverting amplifier. Then, the amplification transistor 3, the constant-current load transistor 4 and the capacitor 7 constitute a switched capacitance amplifier. In addition, the load part 21 does not have to be a constant-current load transistor 4, and the same objective can be achieved even if the load part 21 is formed of a diffusion layer or the like with high resistance. Also, the grounding terminals of the amplification transistors can be interconnected by means of a light-shielding metal common to the pixels.
    Reference character C(n) denotes a boosting signal line, and a boosting signal C(n) is to be applied thereto by the control section 90. Between this boosting signal line C(n) and the charge detection node 8 is connected a capacitor 9 (whose capacitance is represented by capacitance Cup) as a second capacitance element. In operation, the boosting signal C(n) is raised to a high voltage at a specified timing by the control section 90. Thus, the boosting signal line C(n) and the control section 90 serve as a first boosting means, so that the potential of the charge detection node 8 can be deepened by capacitive coupling via the capacitor 9.
    Fig. 2 shows operation timing of the two-dimensional amplification type solid-state image pickup device under the control by the control section 90 by focusing on the pixel group X(n) and the switched capacitor amplification part 20 corresponding thereto.
    In a period T1, a gate driving signal S(n) applied to the select transistor 5 goes High level and the gate driving signal R(n) applied to the reset transistor 6 goes High level, where those transistors 5, 6 go ON state. As a result, by the action of the constant-current load type source-grounded inverting amplifier, which is constituted of the amplification transistor 3 and the constant-current load transistor 4, the voltage of the charge detection node 8 is reset to a constant voltage Vo (reset level).
    The reset level Vo is defined as follows. That is, when the transistors 5, 6 are turned ON and short-circuited as described above, the circuit of the constant-current load type source-grounded inverting amplifier, which is constituted of the amplification transistor 3 and the constant-current load transistor 4, is represented as shown in Fig. 3. It is assumed here that an input of the inverting amplifier is Vin and an output thereof is Vout, and further that a characteristic of the inverting amplifier is F1 as shown in Fig. 4. When the transistors 5, 6 are turned ON and short-circuited, it follows that Vout = Vin, so that the reset level Vo is defined as an intersection point between the characteristic F1 and the straight line of Vout = Vin.
    In the next period T2, the gate driving signal R(n) goes Low level, causing the reset transistor 6 to turn OFF. Meanwhile, the gate driving signal S(n) remains as it is at High level, and the select transistor 5 has been in the ON state. Therefore, an output resulting from inverting and amplifying the voltage of the charge detection node 8, i.e. the reset level Vo, is read to the vertical signal line 11 via the ON-state select transistor 5.
    In the next period T3, the gate driving signal S(n) goes Low level, causing the select transistor 5 to turn OFF. At this point, the gate driving signal T(n, 1) goes High level, and the transfer transistor 2 of the 1st pixel 10 in the pixel group X(n) turns ON. Thus, the signal charge stored in the photodiode 1 of the 1st pixel 10 is transferred to the charge detection node 8 through the ON-state transfer transistor 2. Further, in synchronization with the gate driving signal T(n, 1), the boosting signal C(n) goes High level. Thus, the potential of the charge detection node 8 is deepened by capacitive coupling via the capacitor 9 (with its capacitance Cup). Accordingly, charge transfer from the photodiode 1 to the charge detection node 8 is accelerated.
    It is noted that potential change of the charge detection node 8 is equivalent to the one that results from distributing a voltage increase of the boosting signal line C(n) by the capacitance Cup of the capacitor 9 and the capacitance CFD of the charge detection node 8.
    In the next period T4, the gate driving signal T(n, 1) goes Low level, causing the transfer transistor 2 to turn OFF. Also, since the boosting signal C(n) goes Low level, the potential change of the charge detection node 8 by the capacitive coupling via the capacitor 9 is canceled. As a result, a voltage (signal level) shifted from the reset level (voltage Vo) in the period T2 by an extent due to the signal charge transfer in the period T3 is held at the charge detection node 8. This signal level is amplified by the constant-current load type source-grounded inverting amplifier, which is constituted of the amplification transistor 3 and the constant-current load transistor 4, and read to the vertical signal line 11 through the ON-state select transistor 5 (because the gate driving signal S(n) has been turned ON).
    Then, under the control by the control section 90, extracting a difference signal between the reset level of the period T2 and the signal level of the period T4 read to the vertical signal line 11 makes it possible to obtain an effective signal by the charge generated from the light incident on the 1st pixel 10 in the pixel group X(n).
    After one horizontal scan period (1H period), for the 2nd pixel in the pixel group X(n), operations similar to those of the foregoing periods T1 to T4 are performed.
    In this way, by iterating the operations of the periods T1 to T4 for each pixel 10 in each pixel group X, a signal derived from each pixel 10 can be amplified and outputted to the vertical signal line 11 from column to column. The signals read to the vertical signal line 11 are outputted in succession through an unshown horizontal signal line provided in common to the vertical signal line.
    Now, given a charge amount Qsig transferred from the photodiode 1 and a gain A of the constant-current load type source-grounded inverting amplifier, an effective signal to be read is Vsig = A·Qsig/[CFD+Cup+(1+A)Cin] where the gain A of the constant-current load type source-grounded inverting amplifier is A = gm·(ron//rop) In Equation (2), gm is the transconductance of the amplification transistor 3, ron is the output resistance of the amplification transistor 3, and rop is the output resistance of the constant-current load transistor 4.
    In particular, on condition that the amplification gain A is quite large, it follows from Equation (1) that Vsig ∼ Qsig/Cin Therefore, the charge-voltage conversion efficiency η is η = Vsig/Qsig = 1/Cin As can be understood from Equation (4), when the amplification gain A is quite large, there are substantially almost no effects of the capacitance CFD of the charge detection node 8 on outputted signals. Therefore, even if the number of pixels connected in the column direction is increased with CFD increased, no decreases in the charge-voltage conversion efficiency η occur.
    Still, according to this two-dimensional amplification type solid-state image pickup device, since the switched capacitor amplification part 20 (including the amplification part) is common to a plurality (k in this case) of pixels 10 included in each pixel group X, the number of transistors per pixel can be reduced. Moreover, since the load part 21 is provided in common to the switched capacitor amplification parts 20 of one column, the structure of the switched capacitor amplification part 20 is simplified, as compared with the case where the load part 21 is provided for each switched capacitor amplification part. Accordingly, the number of transistors per pixel can be further reduced.
    Further, since the photodiode 1 is a buried type photodiode, signal charge stored in the photodiode 1 is transferred without being lost. Therefore, noise reduction can be achieved so that a high-quality image becomes obtainable. Still, since the amplification part 20 is of the switched capacitor type, it becomes possible to effectively reduce the capacitance CFD of the charge detection node 8, so that the charge-voltage conversion efficiency η can be enhanced. Thus, even less-noise, higher-quality images can be obtained.
    The terms "buried photodiode" refer to a photodiode in which a pn junction is formed in a semiconductor separate from the surface of the semiconductor substrate so that dark currents generated at the surface of photodetection part are not read out. At the surface of the photodetection part of general photodiodes, a Si-SiO2 interface is present and crystal defects tend to occur. Applying a readout voltage to this part causes electric charge to be generated even in a dark state, making a noise source. For suppression of this, for example, an n-type region is diffused and formed on the surface of a p-type semiconductor substrate, and further p+-type region is formed so as to cover the n-type region, by which the n-type region is formed as the "buried type." Then, even with the readout voltage applied, since the dark current generated at the surface is not read out, noise due to the dark current can be reduced.
    Fig. 5 shows a modification of the two-dimensional amplification type solid-state image pickup device. This two-dimensional amplification type solid-state image pickup device is equivalent to that of Fig. 1 in which the amplification part within each switched capacitor amplification part 20B as well as a load part 21B combined therewith are structurally modified. The rest of the constituent members and operation timing are the same as those of Fig. 1. It is noted that, in Fig. 5, the same constituent members as those of Fig. 1 are designated by like reference numerals and their description is omitted.
    The two-dimensional amplification type solid-state image pickup device of Fig. 5 includes, as the amplification part, an amplification transistor 31 and an n-channel cascode transistor 32 connected in series. A signal on the charge detection node 8 is inputted to the gate of the amplification transistor 31. A constant bias voltage Bias_n1 for turning ON the transistor upon operation is inputted to the gate of the n-channel cascode transistor 32.
    The load part 21B is comprised of a constant-current load transistor 41 and a p-channel cascode transistor 42 connected in series. To gates of the constant-current load transistor 41 and the p-channel cascode transistor 42, upon operation, are applied constant bias voltages Bias_p1, Bias_p2 for making those transistors serve as constant-current loads, respectively.
    The circuit of the cascode type inverting amplifier, which is formed from a combination of the amplification part within the switched capacitor amplification part 20B and the load part 21B, is represented as shown in Fig. 6. It is assumed here that an input of the inverting amplifier is Vin and an output thereof is Vout, and further that a characteristic of the inverting amplifier is F1 as shown in Fig. 7. When the select transistor 5 and the reset transistor 6 within the switched capacitor amplification part 20B are turned ON and short-circuited, it follows that Vout = Vin, so that the reset level Vo is defined as an intersection point between the characteristic F2 and the straight line of Vout = Vin.
    The gain A of the cascode type inverting amplifier is A = gm1 · [(gm2 · ron1 · ron2)//(gm3 · rop3 · rop4)] In Equation (5), gm1, gm2 and gm3 are transconductances of the amplification transistor 31, the n-channel cascode transistor 32 and the p-channel cascode transistor 42, respectively. In addition, ron1, ron2, rop3 and rop4 are output resistances of the amplification transistor 31, the n-channel cascode transistor 32, the p-channel cascode transistor 42 and the constant-current load transistor 41, respectively. Since the gain A of the cascode type inverting amplifier is several tens of times larger than the gain of the constant-current load type source-grounded inverting amplifier shown in Fig. 3, Cin represented by (3) and (4) can be set smaller. Accordingly, in the two-dimensional amplification type solid-state image pickup device of Fig. 5, the charge-voltage conversion efficiency η can be made even larger, so that higher sensitivity can be achieved.
    Fig. 8 shows another modification of the two-dimensional amplification type solid-state image pickup device of Fig. 1. It is noted that, also in Fig. 8, the same constituent members as those of Fig. 1 are designated by the same reference numerals, and their description is omitted.
    In this two-dimensional amplification type solid-state image pickup device, terminals of the reset transistor 6 and the capacitor 7 other than and opposite to their terminals connected to the charge detection node 8 are connected to the vertical signal line 11 instead of the output terminal 30 of the amplification transistor 3. The capacitor 9 and the boosting signal line C(n) in Fig. 1 are omitted.
    Also in this two-dimensional amplification type solid-state image pickup device, not a constant bias but a boosting signal C is applied to the gate of the p-channel transistor 4 of the load part 21 by the control section 90. Thus, the voltage VD of the vertical signal line 11 is made variable.
    Fig. 9 shows operation timing of the two-dimensional amplification type solid-state image pickup device under the control by the control section 90 by focusing on the pixel group X(n) and the switched capacitor amplification part 20C corresponding thereto.
    Operations of the periods T1, T2 are the same as those described with reference to Fig. 2. In this case, the boosting signal C applied to the p-channel transistor 4 is set to the bias level Bias_p so that a constant-current load is obtained.
    In the next T3, in synchronization with the gate driving signal T(n, 1), the boosting signal C goes grounding level GND, making the vertical signal line 11 and the VD terminal short-circuited. Thus, the vertical signal line 11 and the control section 90 serve as the second boosting means so that the voltage VD of the vertical signal line 11 is raised to 2VDD, and the potential of the charge detection node 8 is deepened by capacitive coupling via the capacitor 9 (with its capacitance Cin). Accordingly, charge transfer from the photodiode 1 to the charge detection node 8 is accelerated.
    It is noted that potential change of the charge detection node 8 is equivalent to the one that results from distributing a voltage increase of the vertical signal line 11 by the capacitance Cin of the capacitor 7 and the capacitance CFD of the charge detection node 8. It is also permissible that the voltage increase of the vertical signal line 11 is increased depending on the amount of potential change necessary for the charge detection node 8.
    The operation of the next period T4 is the same as that described with reference to Fig. 2.
    In this two-dimensional amplification type solid-state image pickup device, the capacitor 9 and the boosting signal line C(n) may be omitted, in comparison with that of Fig. 1. Accordingly, the area of the photodiode 1 can be set larger proportionally, so that higher sensitivity can be achieved.
    Fig. 10 shows still another embodiment modification of the two-dimensional amplification type solid-state image pickup device of Fig. 1. It is noted that, also in Fig. 10, the same constituent members as those of Fig. 1 are designated by the same reference numerals and their description is omitted.
    In the example of Fig. 1, the pixel group X is composed of k (k ≥ 2) pixels within each column. However, in the example of Fig. 10, a pixel group XD is set so as to stretch over adjoining two columns (in this case, Ist column and (I+1)th column). For instance, the n-th (where n ≥ 2) pixel group XD(n) with respect to the column direction in the figure contains k pixels 10 in the Ist column and k pixels 10-1 in the adjoining (I+1)th column.
    Output terminals of the individual transfer transistors 2 of the k pixels 10 in the Ist column are connected in common to form a charge detection node 8. Similarly, output terminals of the individual transfer transistors 2 of the k pixels 10-1 in the (I+1)th column are connected in common to form a charge detection node 8-1. Those charge detection nodes 8, 8-1 are connected to each other by a connection line 50, forming substantially one charge detection node.
    Such a pixel group XD that stretches over two columns is set in pluralities in the row and column directions, respectively. Then, switched capacitor amplification parts 20 are provided in correspondence to the pixel groups XD, respectively.
    Reference characters T(n, O1), T(n, O2), ..., T (n, Ok) denote gate driving signal lines for the transfer transistors 2 of the pixels 10-1 of odd-numbered columns, respectively, and T(n, E1), T(n, E2), ..., T(n, Ek) denote gate driving signal lines for the transfer transistors 2 of the pixels 10 of even-numbered columns. Gate driving signals T(n, O1), T(n, O2), ..., T(n, Ok) and T(n, E1), T(n, E2), ..., T(n, Ek) are to be applied to those gate driving signal lines, respectively, by a control section 90.
    Fig. 11 shows operation timing of the two-dimensional amplification type solid-state image pickup device under the control by the control section 90 by focusing on the pixel group XD(n) and the switched capacitor amplification part 20 corresponding thereto.
    In this example of Fig. 11, in one horizontal period (1H period), operations of the periods T1 to T4 for the pixels 10 of even-numbered columns as well as operations of the periods T1 to T4 for the pixels 10-1 of odd-numbered columns are performed in iteration of two times. The one-time operations of the periods T1 to T4 are the same as those described with reference to Fig. 2. Thus, signals can be read out for each of the pixels 10, 10-1 in each pixel group XD.
    The invention being thus described, it will be obvious that the same may be varied in many ways. Such variations are not to be regarded as a departure from the spirit and scope of the invention, and all such modifications as would be obvious to one skilled in the art are intended to be included within the scope of the following claims.

    Claims (12)

    1. An amplification type solid-state image pickup device which comprises a plurality of pixels(10,10-1) each having a photoelectric conversion element(1) and a transfer transistor(2) for transferring signal charge of the photoelectric conversion element(1), wherein signals derived from the respective pixels(10,10-1) are amplified and outputted to a signal line(11) common to the pixels(10,10-1), and wherein:
      a plurality of pixel groups(X(n), XD(n)) each comprising a plurality of pixels(10,10-1) are set;
      switched capacitor amplification parts(20,20B,20C) are provided in correspondence to the pixel groups(X(n), XD(n)), respectively;
      each of the switched capacitor amplification parts(20,20B,20C) has a charge detection node(8,8-1) to which output terminals of the transfer transistors(2) of a corresponding one of the pixel groups(X(n), XD(n)) are connected in common, an amplification part(3;31,32) to which a signal on the charge detection node(8,8-1) is to be inputted, a reset transistor(6) connected between the charge detection node(8,8-1) and an output terminal(30) of the amplification part(3;31,32), a first capacitance element(7) connected between the charge detection node(8,8-1) and the output terminal(30) of the amplification part(3;31,32), and a select transistor(5) connected between the output terminal(30) of the amplification part(3;31,32) and the signal line(11); and
      a load part(2,21B) common to the switched capacitor amplification parts(20,20B,20C) is connected between the signal line(11) and power supply of a specified voltage(VDD) so as to be combined with the amplification parts(3;31,32) of the switched capacitor amplification parts(20,20B,20C) to make up inverting amplifiers, respectively.
    2. The amplification type solid-state image pickup device as claimed in Claim 1, wherein
         the photoelectric conversion element(1) is a buried photodiode.
    3. The amplification type solid-state image pickup device as claimed in Claim 1, wherein
         the load part(21) comprises a transistor(4) serving as a constant-current load.
    4. The amplification type solid-state image pickup device as claimed in Claim 1, wherein
         the load part(21,21B) comprises a diffusion layer in which impurities are diffused in a semiconductor.
    5. The amplification type solid-state image pickup device as claimed in Claim 1, wherein
         a grounding terminal of each switched capacitor amplification part(20,20B,20C) consists of a light-shielding interconnect pattern common to all the pixels.
    6. The amplification type solid-state image pickup device as claimed in Claim 1, wherein
         the amplification part(31,32) and the load part(21,21B) constitute a cascode type inverting amplifier.
    7. The amplification type solid-state image pickup device as claimed in Claim 1, further comprising
         a control part(90) for controlling the transfer transistor(2) and the switched capacitor amplification part(20,20B,20C) so that an operation of reading a signal from the photoelectric conversion element(1) via the transfer transistor(2) is iterated for each of the pixels(10,10-1) in each of the pixel groups(X(n), XD(n)).
    8. An amplification type solid-state image pickup device driving method for driving the amplification type solid-state image pickup device as defined in Claim 1, the method comprising:
      a first step of turning on the reset transistor(6) of the switched capacitor amplification part to perform a reset operation;
      a second step of, after the first step, turning on the select transistor(5) and turning off the reset transistor(6) to perform a read operation of only a reset level;
      a third step of, after the second step, turning on the transfer transistor(2) of the pixel(10,10-1) to perform charge transfer from the pixel(10,10-1) to the switched capacitor amplification part(20,20B,20C); and
      a fourth step of, after the third step, turning off the transfer transistor(2) and turning on the select transistor(5) to perform a read operation of a signal level, wherein
      operations of the first step to the fourth step are iterated for each of the pixels(10,10-1) in each of the pixel groups(X(n), XD(n)).
    9. The amplification type solid-state image pickup device as claimed in Claim 1, further comprising:
      a second capacitance element(9) whose one terminal is connected to the charge detection node(8,8-1); and
      first boosting means(C(n),90) connected to the other terminal of the second capacitance element(9) and serving for deepening potential of the charge detection node(8,8-1) by capacitive coupling via the second capacitance element(9).
    10. An amplification type solid-state image pickup device driving method for driving the amplification type solid-state image pickup device as defined in Claim 9, the method comprising:
      a first step of turning on the reset transistor(6) of the switched capacitor amplification part(20,20B) to perform a reset operation;
      a second step of, after the first step, turning on the select transistor(5) and turning off the reset transistor(6) to perform a read operation of only a reset level;
      a third step of, after the second step, turning on the transfer transistor(2) of the pixel, in a state that potential of the charge detection node(8,8-1) has been deepened by the capacitive coupling via the second capacitance element(9) by the first boosting means(C(n),90), to perform charge transfer from the pixel(10,10-1) to the switched capacitor amplification part; and
      a fourth step of, after the third step, turning off the transfer transistor(2) and turning on the select transistor(5) to perform a read operation of a signal level, wherein
      operations of the first step to the fourth step are iterated for each of the pixels(10,10-1) in each of the pixel groups(X(n), XD(n)), whereby the signal is read out from each of the photoelectric conversion elements(1) of the pixel groups(X(n), XD(n)).
    11. The amplification type solid-state image pickup device as claimed in Claim 1, wherein
         terminals of the reset transistor(6) and the first capacitance element(7) included in the switched capacitor amplification part(20C) other than and opposite to their terminals connected to the charge detection node(8,8-1) are connected to the signal line(11) instead of the output terminal(30) of the amplification part(3), and wherein
         the amplification type solid-state image pickup device further comprises a second boosting means(11,90) connected to the signal line(11) and serving for deepening potential of the charge detection node(8,8-1) by capacitive coupling via the first capacitance element(7).
    12. An amplification type solid-state image pickup device driving method for driving the amplification type solid-state image pickup device as defined in Claim 11, the method comprising:
      a first step of turning on the reset transistor(6) of the switched capacitor amplification part(20C) to perform a reset operation;
      a second step of, after the first step, turning on the select transistor(5) and turning off the reset transistor(6) to perform a read operation of only a reset level;
      a third step of, after the second step, turning on the transfer transistor(2) of the pixel(10), in a state that potential of the charge detection node(8,8-1) has been deepened by the capacitive coupling via the first capacitance element(7) by the second boosting means(11,90), to perform charge transfer from the pixel(10) to the switched capacitor amplification part(20C); and
      a fourth step of, after the third step, turning off the transfer transistor(2) and turning on the select transistor(5) to perform a read operation of a signal level, wherein
      operations of the first step to the fourth step are iterated for each of the pixels(10) in each of the pixel groups(X(n), XD(n)).
    EP05250354A 2004-01-28 2005-01-25 Amplification type solid-state image pickup device and driving method therefor Withdrawn EP1560420A3 (en)

    Applications Claiming Priority (2)

    Application Number Priority Date Filing Date Title
    JP2004019782 2004-01-28
    JP2004019782A JP4051034B2 (en) 2004-01-28 2004-01-28 Amplification type solid-state imaging device and driving method thereof

    Publications (2)

    Publication Number Publication Date
    EP1560420A2 true EP1560420A2 (en) 2005-08-03
    EP1560420A3 EP1560420A3 (en) 2007-12-05

    Family

    ID=34650782

    Family Applications (1)

    Application Number Title Priority Date Filing Date
    EP05250354A Withdrawn EP1560420A3 (en) 2004-01-28 2005-01-25 Amplification type solid-state image pickup device and driving method therefor

    Country Status (4)

    Country Link
    US (2) US20050161712A1 (en)
    EP (1) EP1560420A3 (en)
    JP (1) JP4051034B2 (en)
    KR (1) KR100695705B1 (en)

    Cited By (2)

    * Cited by examiner, † Cited by third party
    Publication number Priority date Publication date Assignee Title
    WO2016006153A1 (en) * 2014-07-08 2016-01-14 Sony Corporation Image pickup device, electronic apparatus, radiation detection apparatus and method for an image pickup device
    EP2387847B1 (en) * 2009-01-15 2018-05-16 Raytheon Company Multipurpose photodetector amplifier and control methods

    Families Citing this family (17)

    * Cited by examiner, † Cited by third party
    Publication number Priority date Publication date Assignee Title
    JP4071190B2 (en) * 2003-12-02 2008-04-02 シャープ株式会社 Amplification type solid-state imaging device and driving method thereof
    JP4828914B2 (en) 2005-10-28 2011-11-30 株式会社東芝 Solid-state imaging device and driving method thereof
    JP4848739B2 (en) * 2005-11-01 2011-12-28 ソニー株式会社 Physical quantity detection apparatus and imaging apparatus
    JP2008042224A (en) * 2006-08-01 2008-02-21 Matsushita Electric Ind Co Ltd Solid-state imaging device and imaging device
    JP4242427B2 (en) 2007-02-01 2009-03-25 シャープ株式会社 Amplification type solid-state imaging device
    US7595474B2 (en) * 2007-03-05 2009-09-29 Canon Kabushiki Kaisha Photoelectric conversion apparatus, photoelectric conversion system, and method of driving the same
    JP2009038531A (en) * 2007-07-31 2009-02-19 Panasonic Corp Solid imaging apparatus, and driving method thereof
    US8299513B2 (en) * 2008-04-30 2012-10-30 Omnivision Technologies, Inc. High conversion gain image sensor
    JP5258416B2 (en) * 2008-06-27 2013-08-07 パナソニック株式会社 Solid-state imaging device
    JP2010278787A (en) * 2009-05-28 2010-12-09 Nikon Corp Solid-state image pickup element and driving method of solid-state image pickup element
    CN102521176B (en) * 2011-12-01 2014-10-22 深圳市国微电子有限公司 Input output (IO) interface output circuit in microprocessor
    JP6001887B2 (en) * 2012-03-13 2016-10-05 日本放送協会 Solid-state imaging device
    US8921757B2 (en) * 2012-04-25 2014-12-30 Bae Systems Information And Electronic Systems Integration Inc. Anti-blooming circuit for integrating photodiode pre-amplifiers
    WO2014024348A1 (en) * 2012-08-09 2014-02-13 パナソニック株式会社 Solid-state imaging device
    JP6171997B2 (en) 2014-03-14 2017-08-02 ソニー株式会社 Solid-state imaging device, driving method thereof, and electronic apparatus
    US9560301B2 (en) * 2014-05-16 2017-01-31 Taiwan Semiconductor Manufacturing Company, Ltd. Pixel unit cell having conversion circuit
    JP7327916B2 (en) * 2018-09-11 2023-08-16 キヤノン株式会社 Photoelectric conversion device and equipment

    Citations (4)

    * Cited by examiner, † Cited by third party
    Publication number Priority date Publication date Assignee Title
    EP0757476A2 (en) * 1995-08-02 1997-02-05 Canon Kabushiki Kaisha Solid state image pickup apparatus
    US6445022B1 (en) * 1999-04-23 2002-09-03 Micron Technology, Inc. Increasing pixel conversion gain in CMOS image sensors
    WO2003021939A1 (en) * 2001-09-05 2003-03-13 Canesta Inc. Electromagnetic wave detection arrangement with improved performance and reproducibility
    EP1538828A2 (en) * 2003-12-02 2005-06-08 Sharp Kabushiki Kaisha Amplifying solid-state image pickup device and driving method therefor

    Family Cites Families (15)

    * Cited by examiner, † Cited by third party
    Publication number Priority date Publication date Assignee Title
    US5043820A (en) * 1989-03-27 1991-08-27 Hughes Aircraft Company Focal plane array readout employing one capacitive feedback transimpedance amplifier for each column
    JP2884205B2 (en) * 1992-01-29 1999-04-19 オリンパス光学工業株式会社 Solid-state imaging device
    JP3635681B2 (en) * 1994-07-15 2005-04-06 ソニー株式会社 Bias circuit adjustment method, charge transfer device, charge detection device, and adjustment method thereof
    JPH08149376A (en) * 1994-11-18 1996-06-07 Olympus Optical Co Ltd Solid-state image pickup device
    JP2000152086A (en) * 1998-11-11 2000-05-30 Canon Inc Image pickup device and image pickup system
    US6850278B1 (en) * 1998-11-27 2005-02-01 Canon Kabushiki Kaisha Solid-state image pickup apparatus
    JP3296312B2 (en) * 1999-01-06 2002-06-24 日本電気株式会社 Solid-state imaging device and method of manufacturing the same
    JP3621844B2 (en) * 1999-02-24 2005-02-16 シャープ株式会社 Amplification type solid-state imaging device
    US6252462B1 (en) * 1999-06-30 2001-06-26 Raytheon Company Capacitor transimpedance amplifier ( CTIA) with shared load
    JP3658278B2 (en) * 2000-05-16 2005-06-08 キヤノン株式会社 Solid-state imaging device and solid-state imaging system using the same
    JP2001332714A (en) * 2000-05-22 2001-11-30 Canon Inc Solid-state image pickup device
    US6900839B1 (en) * 2000-09-29 2005-05-31 Rockwell Science Center, Llc High gain detector amplifier with enhanced dynamic range for single photon read-out of photodetectors
    JP4330791B2 (en) * 2000-12-27 2009-09-16 セイコーインスツル株式会社 Semiconductor integrated circuit device and method for controlling semiconductor integrated circuit device
    JP2004228425A (en) * 2003-01-24 2004-08-12 Renesas Technology Corp Manufacturing method of cmos image sensor
    JP4086798B2 (en) * 2004-02-25 2008-05-14 シャープ株式会社 Amplification type solid-state imaging device

    Patent Citations (4)

    * Cited by examiner, † Cited by third party
    Publication number Priority date Publication date Assignee Title
    EP0757476A2 (en) * 1995-08-02 1997-02-05 Canon Kabushiki Kaisha Solid state image pickup apparatus
    US6445022B1 (en) * 1999-04-23 2002-09-03 Micron Technology, Inc. Increasing pixel conversion gain in CMOS image sensors
    WO2003021939A1 (en) * 2001-09-05 2003-03-13 Canesta Inc. Electromagnetic wave detection arrangement with improved performance and reproducibility
    EP1538828A2 (en) * 2003-12-02 2005-06-08 Sharp Kabushiki Kaisha Amplifying solid-state image pickup device and driving method therefor

    Cited By (3)

    * Cited by examiner, † Cited by third party
    Publication number Priority date Publication date Assignee Title
    EP2387847B1 (en) * 2009-01-15 2018-05-16 Raytheon Company Multipurpose photodetector amplifier and control methods
    WO2016006153A1 (en) * 2014-07-08 2016-01-14 Sony Corporation Image pickup device, electronic apparatus, radiation detection apparatus and method for an image pickup device
    US10158813B2 (en) 2014-07-08 2018-12-18 Sony Corporation Image pickup device, electronic apparatus, radiation detection apparatus and method for an image pickup device

    Also Published As

    Publication number Publication date
    US20050161712A1 (en) 2005-07-28
    KR100695705B1 (en) 2007-03-15
    US20080073679A1 (en) 2008-03-27
    JP4051034B2 (en) 2008-02-20
    EP1560420A3 (en) 2007-12-05
    KR20050077790A (en) 2005-08-03
    JP2005217607A (en) 2005-08-11
    US7705899B2 (en) 2010-04-27

    Similar Documents

    Publication Publication Date Title
    US7705899B2 (en) Amplification type solid-state image pickup device driving method
    KR100712950B1 (en) Amplifying solid-state imaging device
    KR100920166B1 (en) Amplification type solid-state image pickup device
    US11765473B2 (en) Solid-state image sensor and image-capturing device
    JP5959829B2 (en) Solid-state imaging device
    US7692702B2 (en) Solid-state imaging device with amplifiers corresponding to signal lines and alternating control voltage
    KR100702910B1 (en) Amplification type solid-state imaging device
    US10827143B2 (en) CMOS image sensor clamping method with divided bit lines
    JP2002305688A (en) Active pixel image sensor
    JP2006217338A (en) Amplifying solid state imaging apparatus
    JP2005347920A (en) Amplification type solid-state imaging apparatus and drive method thereof
    JP4618170B2 (en) Solid-state imaging device
    JP2000174247A (en) Solid-state image pickup element
    JP2002077732A (en) Solid-state image pickup device
    JP2001119628A (en) Solid-state image-pickup element

    Legal Events

    Date Code Title Description
    PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

    Free format text: ORIGINAL CODE: 0009012

    AK Designated contracting states

    Kind code of ref document: A2

    Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LI LT LU MC NL PL PT RO SE SI SK TR

    AX Request for extension of the european patent

    Extension state: AL BA HR LV MK YU

    PUAL Search report despatched

    Free format text: ORIGINAL CODE: 0009013

    AK Designated contracting states

    Kind code of ref document: A3

    Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LI LT LU MC NL PL PT RO SE SI SK TR

    AX Request for extension of the european patent

    Extension state: AL BA HR LV MK YU

    17P Request for examination filed

    Effective date: 20080213

    17Q First examination report despatched

    Effective date: 20080325

    AKX Designation fees paid

    Designated state(s): DE FR GB

    STAA Information on the status of an ep patent application or granted ep patent

    Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN

    18D Application deemed to be withdrawn

    Effective date: 20081007