EP1163596A4 - Procedes et appareil destines a faciliter l'acces memoire direct - Google Patents

Procedes et appareil destines a faciliter l'acces memoire direct

Info

Publication number
EP1163596A4
EP1163596A4 EP00911873A EP00911873A EP1163596A4 EP 1163596 A4 EP1163596 A4 EP 1163596A4 EP 00911873 A EP00911873 A EP 00911873A EP 00911873 A EP00911873 A EP 00911873A EP 1163596 A4 EP1163596 A4 EP 1163596A4
Authority
EP
European Patent Office
Prior art keywords
methods
memory access
direct memory
facilitating direct
facilitating
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
EP00911873A
Other languages
German (de)
English (en)
Other versions
EP1163596A1 (fr
Inventor
Henry Stracovsky
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Infineon Technologies AG
Original Assignee
Infineon Technologies AG
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Infineon Technologies AG filed Critical Infineon Technologies AG
Publication of EP1163596A1 publication Critical patent/EP1163596A1/fr
Publication of EP1163596A4 publication Critical patent/EP1163596A4/fr
Withdrawn legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/20Handling requests for interconnection or transfer for access to input/output bus
    • G06F13/28Handling requests for interconnection or transfer for access to input/output bus using burst mode transfer, e.g. direct memory access DMA, cycle steal
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/16Handling requests for interconnection or transfer for access to memory bus
    • G06F13/1668Details of memory controller
    • G06F13/1673Details of memory controller using buffers

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Memory System Of A Hierarchy Structure (AREA)
  • Bus Control (AREA)
  • Data Exchanges In Wide-Area Networks (AREA)
  • Multi Processors (AREA)
EP00911873A 1999-02-22 2000-02-18 Procedes et appareil destines a faciliter l'acces memoire direct Withdrawn EP1163596A4 (fr)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US12102299P 1999-02-22 1999-02-22
US121022P 1999-02-22
PCT/US2000/004247 WO2000051004A1 (fr) 1999-02-22 2000-02-18 Procedes et appareil destines a faciliter l'acces memoire direct

Publications (2)

Publication Number Publication Date
EP1163596A1 EP1163596A1 (fr) 2001-12-19
EP1163596A4 true EP1163596A4 (fr) 2004-12-01

Family

ID=22393995

Family Applications (1)

Application Number Title Priority Date Filing Date
EP00911873A Withdrawn EP1163596A4 (fr) 1999-02-22 2000-02-18 Procedes et appareil destines a faciliter l'acces memoire direct

Country Status (6)

Country Link
EP (1) EP1163596A4 (fr)
JP (1) JP2002538522A (fr)
KR (1) KR20010102285A (fr)
CN (1) CN1153153C (fr)
AU (1) AU3369700A (fr)
WO (1) WO2000051004A1 (fr)

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8634415B2 (en) 2011-02-16 2014-01-21 Oracle International Corporation Method and system for routing network traffic for a blade server
US9489327B2 (en) 2013-11-05 2016-11-08 Oracle International Corporation System and method for supporting an efficient packet processing model in a network environment
WO2015069408A1 (fr) * 2013-11-05 2015-05-14 Oracle International Corporation Système et procédé de prise en charge d'un modèle de traitement de paquets efficace et utilisation de mémoires tampons optimisée pour le traitement de paquets dans un environnement de réseau
KR20190123984A (ko) * 2018-04-25 2019-11-04 에스케이하이닉스 주식회사 메모리 시스템 및 그것의 동작 방법
CN112506437A (zh) * 2020-12-10 2021-03-16 上海阵量智能科技有限公司 芯片、数据搬移方法和电子设备
CN114691562A (zh) * 2020-12-29 2022-07-01 中科寒武纪科技股份有限公司 用于dma操作的方法、装置、设备、集成电路芯片和板卡

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4481578A (en) * 1982-05-21 1984-11-06 Pitney Bowes Inc. Direct memory access data transfer system for use with plural processors
US5175841A (en) * 1987-03-13 1992-12-29 Texas Instruments Incorporated Data processing device with multiple on-chip memory buses
US5524265A (en) * 1994-03-08 1996-06-04 Texas Instruments Incorporated Architecture of transfer processor

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4608631A (en) * 1982-09-03 1986-08-26 Sequoia Systems, Inc. Modular computer system
US5003465A (en) * 1988-06-27 1991-03-26 International Business Machines Corp. Method and apparatus for increasing system throughput via an input/output bus and enhancing address capability of a computer system during DMA read/write operations between a common memory and an input/output device
US5359723A (en) * 1991-12-16 1994-10-25 Intel Corporation Cache memory hierarchy having a large write through first level that allocates for CPU read misses only and a small write back second level that allocates for CPU write misses only
US5603050A (en) * 1995-03-03 1997-02-11 Compaq Computer Corporation Direct memory access controller having programmable timing
US5987590A (en) * 1996-04-02 1999-11-16 Texas Instruments Incorporated PC circuits, systems and methods
US5893153A (en) * 1996-08-02 1999-04-06 Sun Microsystems, Inc. Method and apparatus for preventing a race condition and maintaining cache coherency in a processor with integrated cache memory and input/output control

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4481578A (en) * 1982-05-21 1984-11-06 Pitney Bowes Inc. Direct memory access data transfer system for use with plural processors
US5175841A (en) * 1987-03-13 1992-12-29 Texas Instruments Incorporated Data processing device with multiple on-chip memory buses
US5524265A (en) * 1994-03-08 1996-06-04 Texas Instruments Incorporated Architecture of transfer processor

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of WO0051004A1 *

Also Published As

Publication number Publication date
AU3369700A (en) 2000-09-14
KR20010102285A (ko) 2001-11-15
CN1352773A (zh) 2002-06-05
JP2002538522A (ja) 2002-11-12
CN1153153C (zh) 2004-06-09
EP1163596A1 (fr) 2001-12-19
WO2000051004A1 (fr) 2000-08-31

Similar Documents

Publication Publication Date Title
GB2372859B (en) Method and apparatus for network access
GB2368415B (en) Improved memory system apparatus and method
PL339206A1 (en) Reproducing method and apparatus
HK1047803A1 (zh) 保護信息的方法和設備
EP1187590A4 (fr) Proc d et appareil d'hyperthermie
EP1198888A4 (fr) Systeme d'acces memoire et procede pour puce reconfigurable
SG130024A1 (en) Methods and apparatus for performing array microcrystallizations
HK1038091A1 (en) Method and apparatus for implementing dynamic display memory
SG81239A1 (en) Storage device and access method
EP0973097A4 (fr) Memoire et procede d'acces
TW433526U (en) Fixing and holding apparatus for data access device
GB2354353B (en) Memory aliasing method and apparatus
GB0030187D0 (en) Selective storage access method and apparatus
SG93260A1 (en) Recording apparatus and recording method
GB9907278D0 (en) Memory reclamation method and apparatus
GB9915341D0 (en) Multiple access parallel memory and method
GB9816374D0 (en) Access apparatus
EP1163596A4 (fr) Procedes et appareil destines a faciliter l'acces memoire direct
GB0025153D0 (en) Means for reducing direct memory access
GB9921723D0 (en) Data storage apparatus
SG78309A1 (en) Storage device and access method
TW488556U (en) Memory package method and apparatus
GB2351819B (en) Reproducing apparatus and reproducing method
GB9916443D0 (en) Method and apparatus
HU9801249D0 (en) Method and apparatus for spatial data storage

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 20010803

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LI LU MC NL PT SE

AX Request for extension of the european patent

Free format text: AL;LT;LV;MK;RO;SI

RBV Designated contracting states (corrected)

Designated state(s): DE FR GB IE IT

A4 Supplementary search report drawn up and despatched

Effective date: 20041015

17Q First examination report despatched

Effective date: 20050214

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN

18D Application deemed to be withdrawn

Effective date: 20050628