EP0923808A2 - Analog to digital converter comprising a sigma-delta modulator - Google Patents

Analog to digital converter comprising a sigma-delta modulator

Info

Publication number
EP0923808A2
EP0923808A2 EP98905544A EP98905544A EP0923808A2 EP 0923808 A2 EP0923808 A2 EP 0923808A2 EP 98905544 A EP98905544 A EP 98905544A EP 98905544 A EP98905544 A EP 98905544A EP 0923808 A2 EP0923808 A2 EP 0923808A2
Authority
EP
European Patent Office
Prior art keywords
sigma
delta modulator
asynchronous
analog
square wave
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
EP98905544A
Other languages
German (de)
French (fr)
Inventor
Engel Roza
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Koninklijke Philips NV
Original Assignee
Koninklijke Philips Electronics NV
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Koninklijke Philips Electronics NV filed Critical Koninklijke Philips Electronics NV
Priority to EP98905544A priority Critical patent/EP0923808A2/en
Priority claimed from PCT/IB1998/000321 external-priority patent/WO1998047233A2/en
Publication of EP0923808A2 publication Critical patent/EP0923808A2/en
Withdrawn legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M3/00Conversion of analogue values to or from differential modulation
    • H03M3/30Delta-sigma modulation
    • H03M3/39Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators
    • H03M3/412Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the number of quantisers and their type and resolution
    • H03M3/422Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the number of quantisers and their type and resolution having one quantiser only
    • H03M3/43Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the number of quantisers and their type and resolution having one quantiser only the quantiser being a single bit one
    • H03M3/432Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the number of quantisers and their type and resolution having one quantiser only the quantiser being a single bit one the quantiser being a pulse width modulation type analogue/digital converter, i.e. differential pulse width modulation

Definitions

  • Analog to digital converter comprising a sigma-delta modulator.
  • This invention relates to an analog to digital converter comprising a sigma-delta modulator followed by a decimating digital filter.
  • This analog to digital converter is e.g. known from the article : “The Application of Delta Modulation to Analog to PCM Encoding” By D.J. Goodman, published in “The Bell System Technical Journal", Volume 48, nr 2 of february 1969.
  • the continuing decrease of the component size of modern CMOS- integrated circuits necessitates a reduction in the circuit supply voltage for reasons of maintaining a high standard of reliability.
  • the supply voltage may conveniently be reduced to values as low as 3 Volt or lower.
  • a low supply voltage is a nuisance for A/D (analog to digital) conversion schemes based on sample, hold and amplitude quantization, because of the entailed reduction in the resolution available within the amplitude range.
  • the decrease of the component size has a beneficial effect on the obtainable time resolution in the circuitry, owing to the increase in the intrinsic speed of the transistors.
  • a synchronous sigma-delta modulator basically consists of a feedback loop comprising a clock-pulse switched comparator, whose binary output signal is combined with the analog input signal and wherein the so combined signal is fed to the input of the comparator.
  • the combined signal is applied to the input of the comparator through an integrating analog filter, however it is also possible to use instead separate integrating analog filters for the analog input signal and for the binary output signal of the switched comparator prior to their combination.
  • the output signal of the comparator consists of a stream of synchronous binary (two- valued) samples (e.g. 0 and 1, or -1 and + 1), whereby the number of samples of one value per unit of time is approximately proportional to the amplitude of the analog input signal.
  • the bit-rate of the binary samples is determined by the rate of the clock-pulses which switch the comparator.
  • the binary output signal of the synchronous sigma-delta modulator is subsequently applied to a decimating digital filter which transforms the binary signal to a bit- parallel digital signal at lower clock rate, so that a pulse code modulated (PCM) signal is obtained.
  • PCM pulse code modulated
  • a drawback of the above described A/D-converter is that for broadband signals, such as video signals, the clock- frequency of the synchronous sigma-delta modulator has to be rather high, so that it is difficult to realize a reliable, simple and robust arrangement with present day integrating techniques.
  • the difficulty is that in the case of such synchronous sigma-delta modulation a decision operation has to be carried out on a very weak input signal in a very small time at a high repetition rate.
  • Practical decision switches which consist of clocked bistable circuits, do not fulfil all these requirements because they are not able to sufficiently quickly restore from their previous decision operation. Consequently, the decisions made by the switch are unreliable, resulting in increased noise.
  • the invention has for its object to provide a more reliable A/D-converter of the kind described in the preamble and the analog to digital converter according to the invention is characterized in that the sigma-delta modulator is an asynchronous sigma-delta modulator, generating an asynchronous duty cycle modulated square wave, and that between the output of the asynchronous sigma-delta modulator and the decimating digital filter clock-controlled sampling means are provided. Therefore, unlike in the case of synchronous sigma-delta modulation, the clock controlled sampler is now placed outside the loop of the sigma-delta modulator. In the proposed configuration, the decision is executed on large input signals, resulting in a much more robust operation.
  • An asynchronous sigma-delta-modulator consists of a feedback configuration with an integrating lowpass filter and a comparator, in which the output of the comparator , combined with the input signal, is fed to the input of the lowpass filter. The comparator is not switched by an externally applied clock pulse.
  • the asynchronous sigma- delta modulator if properly designed, generates an asynchronous square wave.
  • the generated square wave has a duty cycle which is approximately linearly dependent on the input signal and an instantaneous frequency which is non-linearly dependent on the input signal.
  • Such asynchronous sigma-delta modulator which is simple, does not require any clocking, matches well with mainstream CMOS-technology and can operate at low currents and supply voltage, is known per se e.g. from an article by C.J. Kikkert et al., "Asynchronous Delta Sigma Modulation". Proceedings of the IREE of Australia, Vol. 36, April 1975, pp. 83-88.
  • the second step in the AD-conversion process is the discretization of the time axis. This may be done by sampling the duty cycle modulated asynchronous square wave, generated by the asynchronous sigma-delta modulator, at a sufficiently high clock rate. This sampling results in a stream of two-valued synchronous samples which, if subjected to a holding operation over the entire sampling period, would result in a duty cycle modulated square wave with synchronous leading and trailing edges, which is approximately similar to the asynchronous square wave generated by the asynchronous sigma-delta modulator.
  • the difference between the edge positions of the asynchronous square wave and the edge positions of the synchronized equivalent may be considered as the quantization noise. This quantization noise is smaller the higher the clock rate is at which the sampler operates.
  • the binary output pulses of the sampler are subsequently processed by the decimating digital filter for obtaining a suitable digital format such as a PCM-signal.
  • the decimating digital filter may comprise a digital transversal filter, as is described in the above mentioned article of D.J. Goodman.
  • Another solution for the decimating digital filter may comprise a recursive bitstream converter, as described by the inventor in IEEE Transactions on Circuits and Systems, 40, nr. 2, pp 65-72 of february 1993.
  • Such recursive bitstream converter is conceptually equivalent to a comb-filter, followed by a subsampler and a spectrum correction filter.
  • the clock controlled sampler is configured outside the loop of the sigma-delta modulator, there is no quantization noise reduction by feedback. To compensate for this, the clock rate of the sampler can be further increased. However, especially when high frequency signals such as video signals have to be processed, the clock rate may then become unpractically high.
  • the analog to digital converter of the present invention may be further characterized in that the clock controlled sampling means comprise a polyphase sampler. Then the sampling can be done at a much lower frequency than in the case of a single phase sampler.
  • the asynchronous duty cycle modulated square wave of the sigma-delta modulator may then be fed into a delay line having a large number of taps, so that each tap delivers an asynchronous square wave which is time shifted with respect to the square wave of the preceding tap. All the time shifted square waves are then simultaneously sampled at the lower frequency sampling rate.
  • the polyphase sampler comprises a clock controlled string of delay cells for delivering a number of phase shifted sampling pulses, and a number of samplers, controlled by said phase shifted sampling pulses, said samplers simultaneously receiving the asynchronous duty cycle modulated square wave of the sigma-delta modulator.
  • Figure 1 a first embodiment of an analogue to digital converter according to the invention
  • Figure 4 a second embodiment of an analogue to digital converter according to the invention.
  • FIG. 5 a third embodiment of an analogue to digital converter according to the invention.
  • the analog to digital converter of figure 1 comprises an asynchronous sigma-delta modulator 1.
  • This modulator contains an input terminal 2, to which an analog input signal v may be applied, and an output terminal 3 for deriving an output signal s.
  • the input signal v and the output signal s are subtracted from each other in a subtracter 4 and the difference signal v - s, so obtained, is lowpass filtered in a lowpass filter (integrator) 5. Subsequently the lowpass filtered difference signal is fed to a comparator (hard limiter) 6 to derive the output signal s.
  • a comparator hard limiter
  • the filtered difference signal is compared with zero- level, so that, for example, the comparator 6 generates a first output level ( + 1) when the filtered difference signal is positive and a second output level (-1) when this signal is negative.
  • the subtracter 4, the lowpass filter 5 and the comparator 6 are arranged in a feedback loop which generates a square wave.
  • the duty cycle ⁇ /T of the generated square wave is approximately linearly dependent on the input signal v. This dependency may be represented by the formula: 1 s 1ZX ( l)
  • v represents the level of the input signal relative to the level of the output square wave
  • T the time the square wave has one value (e.g. "high") and T the period of a complete cycle of the square wave.
  • Figure 2 illustrates the dependencies of the duty cycle ⁇ /T and of the frequency f from the input signal v.
  • h represents the relative value of the hysteresis of the comparator, i.e. the output signal of the comparator switches from -1 to + 1 and vice versa, when the input signal of the comparator crosses the values h and -h.
  • the square wave of the asynchronous sigma-delta modulator is subsequently applied to a sampler 7, which is controlled by a clock signal of frequency f s and which transforms the asynchronous duty cycle modulated square wave to a series of synchronous samples.
  • Figure 3 shows typical waveforms of the sampling process.
  • curve a) shows the asynchronous square wave and crosses, representing the instants at which the synchronous sampling occurs.
  • Curve b) shows the samples generated by the sampler 7.
  • the sampler generates a + 1 sample when the value of the square wave at the sampling instant is + 1 and that the sampler generates a -1 sample when the value of the square wave is -1 at that instant.
  • the waveform shown in figure 3 curve d), represents the difference between the square waves of curves a) and c). This is the error signal which is introduced by the sampler.
  • This error signal in sofar as it influences the converted signal within the bandwidth of interest, may be viewed as the quantization noise introduced by the sampler. This quantization noise is lower when the sampling frequency f s is higher.
  • the samples from the sampler 7 are fed into a suitable logic arrangement for converting the bitstream into any desired digital format such as e.g. a PCM format.
  • a practical AD-converter according to the invention may be dimensioned according to the following considerations:
  • the quantization noise can be decreased by increasing the sampling frequency f s . It has been found that if, in the arrangement described sofar, the quantization noise should be -46 db below signal level, the sampling frequency f s should be about 2 GHz.
  • a third point to consider is the level of aliasing introduced by the modulator. To safeguard a low distortion level for single tone modulation, it is advantageous to deemphasize high input frequencies by some first order lowpass filtering (not shown in figure 1). In that case the aliasing level of the arrangement above described, was found to be negligible.
  • FIG 4 An interesting alternative for the A/D-converter of figure 1 is shown in figure 4.
  • circuit elements which correspond with those in figure 1, are indicated by the same reference numerals.
  • the square wave of the asynchronous sigma-delta modulator is fed into a delay line of N-l delay cells 9,...9 N ., whereby each cell causes a delay of e.g. 500 ps.
  • the delay line operates on a square wave, it can conveniently be implemented by a string of inverters.
  • the delay line provides N taps, each of these taps being connected to a sampler 10,...10 N .
  • N samples operate simultaneously under the control of a clock signal of a frequency f s /N, which may be a factor N lower than the sampling frequency of the arrangement of figure 1.
  • the N samplers deliver a parallel sampled polyphase output which is fed to a decimating digital filter 11 for converting the samples into a PCM format.
  • FIG. 5 A still more attractive arrangement is shown in figure 5 in which, again, the circuit elements, corresponding with those of figure 1, have the same reference numerals.
  • the arrangement of this figure comprises a string of inverting delay cells 12, ...12 N , which string is closed in a ring so that it functions as a ring oscillator.
  • a phase detector 13 receives a clock signal f./N and the pulse signal generated by the ring oscillator.
  • the phase detector 13 generates a control signal, which, after being filtered in a lowpass filter 14, controls the delay of all the delay cells 12, ...12 N , so that the pulse signal, generated by the ring oscillator, is locked to the clock frequency f s /N, thereby constituting what is usually referred to as a "delay locked loop" .
  • the string of delay cells has N taps which control N samplers 15,...15 N .
  • the pulse signal in the ring travels from tap to tap and consequently the samplers 15,...15 N are sequentially switched.
  • the output square wave of the asynchronous sigma-delta modulator is fed to all samplers 15,...15 N simultaneously, so that the sequentially switched samplers sample the square wave in sequence.
  • the N samplers are fed to decimating digital filter 16 for conversion into a suitable digital format.
  • each sampler is operated at a much lower frequency than the single sampler of figure 1.
  • the clock frequency in figures 4 and 5 can be made 50 MHz, which is a very suitable value.
  • the advantage of the arrangement of figure 5 over that of figure 4 is that the delay of the delay cells is kept under control, so that a precise phase alignment is achieved.
  • the delay locked loop of figure 5 may be modified in that the string of delay cells is not closed to a ring, the clock signal is fed to the input of the delay string, and the input and output of the delay string (or two other taps of the string) are compared in the phase detector for control of the delay of the cells.
  • Such kind of delay locked loop is known per se e.g. from the publication "Esscirc' 95, Lille France 19-21 September 1995" pp. 50- 53.
  • a doubling of the effective sampling frequency and a corresponding further decrease of the sampling noise can be obtained with the same clock frequency and the same number of delay cells. This can be achieved if the delay cells have balanced outputs and each of these outputs drive one sampler. With such arrangement and a clock frequency of 50 MHz, 40 delay cells each having 250 ps delay and 80 samplers, an effective sampling frequency of 4 GHz is obtained.
  • An important field of application of the A/D converter of the present invention is the A/D conversion of bandpass signals e.g. the 38,9 MHz video IF signal in TV-receivers.
  • bandpass signals e.g. the 38,9 MHz video IF signal in TV-receivers.
  • the same effective sampling frequency fs as for base band signals of the same bandwidth can be used, because the bandwidth of the input signal and not the centre frequency thereof, determines the value of the required sampling frequency.
  • the frequency of the square wave of the asynchronous sigma-delta modulator has to be increased to at least twice the carrier frequency of the input signal.

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Compression, Expansion, Code Conversion, And Decoders (AREA)

Abstract

An analog to digital converter comprises an asynchronous sigma-delta modulator generating an asynchronous duty cycle modulated square wave, sampling means to synchronously sample the asynchronous square wave and a decimating digital filter to convert the samples from the sampling means into a desired PCM-format.

Description

Analog to digital converter comprising a sigma-delta modulator.
This invention relates to an analog to digital converter comprising a sigma-delta modulator followed by a decimating digital filter. This analog to digital converter is e.g. known from the article : "The Application of Delta Modulation to Analog to PCM Encoding" By D.J. Goodman, published in "The Bell System Technical Journal", Volume 48, nr 2 of february 1969.
The continuing decrease of the component size of modern CMOS- integrated circuits necessitates a reduction in the circuit supply voltage for reasons of maintaining a high standard of reliability. The supply voltage may conveniently be reduced to values as low as 3 Volt or lower. However such a low supply voltage is a nuisance for A/D (analog to digital) conversion schemes based on sample, hold and amplitude quantization, because of the entailed reduction in the resolution available within the amplitude range. On the other hand, the decrease of the component size has a beneficial effect on the obtainable time resolution in the circuitry, owing to the increase in the intrinsic speed of the transistors. Therefore it is advantageous to use an A/D-conversion scheme where the information of the analog signal is turned from the amplitude axis to the time axis and when subsequently the time axis, rather than the amplitude axis, is quantisized. This can conveniently be implemented by means of a synchronous sigma-delta modulator which is followed by a decimating digital filter, as is described in the above mentioned publication.
A synchronous sigma-delta modulator basically consists of a feedback loop comprising a clock-pulse switched comparator, whose binary output signal is combined with the analog input signal and wherein the so combined signal is fed to the input of the comparator. Conveniently the combined signal is applied to the input of the comparator through an integrating analog filter, however it is also possible to use instead separate integrating analog filters for the analog input signal and for the binary output signal of the switched comparator prior to their combination.
The output signal of the comparator consists of a stream of synchronous binary (two- valued) samples (e.g. 0 and 1, or -1 and + 1), whereby the number of samples of one value per unit of time is approximately proportional to the amplitude of the analog input signal. The bit-rate of the binary samples is determined by the rate of the clock-pulses which switch the comparator. The binary output signal of the synchronous sigma-delta modulator is subsequently applied to a decimating digital filter which transforms the binary signal to a bit- parallel digital signal at lower clock rate, so that a pulse code modulated (PCM) signal is obtained. The above mentioned publication proposes a digital transversal filter followed by a subsampling circuit for this function.
A drawback of the above described A/D-converter is that for broadband signals, such as video signals, the clock- frequency of the synchronous sigma-delta modulator has to be rather high, so that it is difficult to realize a reliable, simple and robust arrangement with present day integrating techniques. The difficulty is that in the case of such synchronous sigma-delta modulation a decision operation has to be carried out on a very weak input signal in a very small time at a high repetition rate. Practical decision switches, which consist of clocked bistable circuits, do not fulfil all these requirements because they are not able to sufficiently quickly restore from their previous decision operation. Consequently, the decisions made by the switch are unreliable, resulting in increased noise. The invention has for its object to provide a more reliable A/D-converter of the kind described in the preamble and the analog to digital converter according to the invention is characterized in that the sigma-delta modulator is an asynchronous sigma-delta modulator, generating an asynchronous duty cycle modulated square wave, and that between the output of the asynchronous sigma-delta modulator and the decimating digital filter clock-controlled sampling means are provided. Therefore, unlike in the case of synchronous sigma-delta modulation, the clock controlled sampler is now placed outside the loop of the sigma-delta modulator. In the proposed configuration, the decision is executed on large input signals, resulting in a much more robust operation. An asynchronous sigma-delta-modulator consists of a feedback configuration with an integrating lowpass filter and a comparator, in which the output of the comparator , combined with the input signal, is fed to the input of the lowpass filter. The comparator is not switched by an externally applied clock pulse. The asynchronous sigma- delta modulator, if properly designed, generates an asynchronous square wave. The generated square wave has a duty cycle which is approximately linearly dependent on the input signal and an instantaneous frequency which is non-linearly dependent on the input signal.
Such asynchronous sigma-delta modulator, which is simple, does not require any clocking, matches well with mainstream CMOS-technology and can operate at low currents and supply voltage, is known per se e.g. from an article by C.J. Kikkert et al., "Asynchronous Delta Sigma Modulation". Proceedings of the IREE of Australia, Vol. 36, April 1975, pp. 83-88.
The second step in the AD-conversion process is the discretization of the time axis. This may be done by sampling the duty cycle modulated asynchronous square wave, generated by the asynchronous sigma-delta modulator, at a sufficiently high clock rate. This sampling results in a stream of two-valued synchronous samples which, if subjected to a holding operation over the entire sampling period, would result in a duty cycle modulated square wave with synchronous leading and trailing edges, which is approximately similar to the asynchronous square wave generated by the asynchronous sigma-delta modulator. The difference between the edge positions of the asynchronous square wave and the edge positions of the synchronized equivalent, may be considered as the quantization noise. This quantization noise is smaller the higher the clock rate is at which the sampler operates.
The binary output pulses of the sampler are subsequently processed by the decimating digital filter for obtaining a suitable digital format such as a PCM-signal. The decimating digital filter may comprise a digital transversal filter, as is described in the above mentioned article of D.J. Goodman. Another solution for the decimating digital filter may comprise a recursive bitstream converter, as described by the inventor in IEEE Transactions on Circuits and Systems, 40, nr. 2, pp 65-72 of february 1993. Such recursive bitstream converter is conceptually equivalent to a comb-filter, followed by a subsampler and a spectrum correction filter.
Because, according to the invention, the clock controlled sampler is configured outside the loop of the sigma-delta modulator, there is no quantization noise reduction by feedback. To compensate for this, the clock rate of the sampler can be further increased. However, especially when high frequency signals such as video signals have to be processed, the clock rate may then become unpractically high.
In order to overcome this drawback the analog to digital converter of the present invention may be further characterized in that the clock controlled sampling means comprise a polyphase sampler. Then the sampling can be done at a much lower frequency than in the case of a single phase sampler. The asynchronous duty cycle modulated square wave of the sigma-delta modulator may then be fed into a delay line having a large number of taps, so that each tap delivers an asynchronous square wave which is time shifted with respect to the square wave of the preceding tap. All the time shifted square waves are then simultaneously sampled at the lower frequency sampling rate. An even more attractive configuration is obtained when, according to a still further aspect of the invention, the polyphase sampler comprises a clock controlled string of delay cells for delivering a number of phase shifted sampling pulses, and a number of samplers, controlled by said phase shifted sampling pulses, said samplers simultaneously receiving the asynchronous duty cycle modulated square wave of the sigma-delta modulator. The advantage of this configuration is that a more precise phase alignment can be achieved, especially when the polyphase sampler comprises clock controlled means to control the delay of the delay cells.
These and other aspects of the invention will be described with reference to the attached figures. Herein shows:
Figure 1 a first embodiment of an analogue to digital converter according to the invention,
Figures 2 and 3 curves for better understanding the operation of the embodiment of figure 1 ,
Figure 4 a second embodiment of an analogue to digital converter according to the invention and
Figure 5 a third embodiment of an analogue to digital converter according to the invention. The analog to digital converter of figure 1 comprises an asynchronous sigma-delta modulator 1. This modulator contains an input terminal 2, to which an analog input signal v may be applied, and an output terminal 3 for deriving an output signal s. The input signal v and the output signal s are subtracted from each other in a subtracter 4 and the difference signal v - s, so obtained, is lowpass filtered in a lowpass filter (integrator) 5. Subsequently the lowpass filtered difference signal is fed to a comparator (hard limiter) 6 to derive the output signal s. Preferably, the filtered difference signal is compared with zero- level, so that, for example, the comparator 6 generates a first output level ( + 1) when the filtered difference signal is positive and a second output level (-1) when this signal is negative. The subtracter 4, the lowpass filter 5 and the comparator 6 are arranged in a feedback loop which generates a square wave. The duty cycle τ/T of the generated square wave is approximately linearly dependent on the input signal v. This dependency may be represented by the formula: 1 s 1ZX ( l)
T 2
wherein v represents the level of the input signal relative to the level of the output square wave, T the time the square wave has one value (e.g. "high") and T the period of a complete cycle of the square wave.
The frequency f ( = 1/T) of the square wave is nonlinearly dependent on the input signal v according to the formula:
f/fc = ω/ωc - 1 -v2 (2 )
Herein fc is the central frequency, i.e. the frequency of the square wave when the input signal v = 0 and ω and ωc are the angular frequencies of f and fc respectively. Figure 2 illustrates the dependencies of the duty cycle τ/T and of the frequency f from the input signal v.
The central frequency fc of the asynchronous sigma-delta modulator is dependent on the poles and zeros of the lowpass filter 5 and on the hysteresis of the comparator 6. For instance, when the lowpass filter has a d.c. unity gain and is of second order with a double pole at angular frequency p and a zero at angular frequency z (p « z), then it can be found for the angular central frequency ωc = 2πfc that:
π ω c_, ~ ( 3 ) z 2 h
where h represents the relative value of the hysteresis of the comparator, i.e. the output signal of the comparator switches from -1 to + 1 and vice versa, when the input signal of the comparator crosses the values h and -h. From the above formula (3) it follows that, at zero input signal, the asynchronous sigma-delta modulator 1 oscillates at a frequency fc of 32 Mhz when p = 2*106 sec 1 , z = 200*106 sec 1 and h = ττ/2 * 10"4. It follows from formula (2) that, when the input signal varies from, for example, v = -1/2 to v = 1/2, the frequency f varies from 3/4 fc, through fc back to 3/4 fc. It has to be remarked that the function of the hysteresis in the above formula (3) is not necessary but can also be fulfilled, wholly or partly, by a delay element in the feedback loop.
The square wave of the asynchronous sigma-delta modulator is subsequently applied to a sampler 7, which is controlled by a clock signal of frequency fs and which transforms the asynchronous duty cycle modulated square wave to a series of synchronous samples. Figure 3 shows typical waveforms of the sampling process. In this figure curve a) shows the asynchronous square wave and crosses, representing the instants at which the synchronous sampling occurs. Curve b) shows the samples generated by the sampler 7. In this example it is assumed that the sampler generates a + 1 sample when the value of the square wave at the sampling instant is + 1 and that the sampler generates a -1 sample when the value of the square wave is -1 at that instant. Of course it is also possible that the sampler generates bits having other binary values, such as 1 and 0. Because the duty cycle of the square wave is proportional to the input signal v, the number of samples of one value per unit of time (i.e. the density of these samples) is proportional to the input signal. More particularly: when v = 1 all samples are of one value (e.g. high), when v = 0 the number of samples of one value and the number of samples of the other value are equal and when v = -1 all samples have the second value ("low"). If the samples would be applied to a hold circuit which holds the sample- value until the next sample occurs, the square wave of figure 3 curve c) would result. The waveform, shown in figure 3 curve d), represents the difference between the square waves of curves a) and c). This is the error signal which is introduced by the sampler. This error signal, in sofar as it influences the converted signal within the bandwidth of interest, may be viewed as the quantization noise introduced by the sampler. This quantization noise is lower when the sampling frequency fs is higher.
Finally, the samples from the sampler 7 are fed into a suitable logic arrangement for converting the bitstream into any desired digital format such as e.g. a PCM format. Several possible arrangements for this function are already indicated in the introductory part of this application.
A practical AD-converter according to the invention may be dimensioned according to the following considerations:
1. Because the asynchronous sigma-delta modulator is not an ideally linear duty cycle modulator, harmonic distortion will be generated. If e.g. the bandwidth of the signal to be converted is 3 Mhz, the most serious harmonic distortion occurs with a sinusoidal input signal v = vm*sin(2πμt) having maximum amplitude (vm = 1) and a signal- frequency μ = 1 Mhz, because this is the highest frequency whose third harmonic falls within the bandwidth of interest. In this case, for the third harmonic distortion to remain below - 40 db, the centre frequency of the asynchronous sigma-delta modulator should be made about 32 Mhz. This can be achieved as explained earlier by properly dimensioning of the lowpass filter 5 and the hysteresis of the comparator 6.
2. As it is already described above, the quantization noise can be decreased by increasing the sampling frequency fs. It has been found that if, in the arrangement described sofar, the quantization noise should be -46 db below signal level, the sampling frequency fs should be about 2 GHz.
3. A third point to consider is the level of aliasing introduced by the modulator. To safeguard a low distortion level for single tone modulation, it is advantageous to deemphasize high input frequencies by some first order lowpass filtering (not shown in figure 1). In that case the aliasing level of the arrangement above described, was found to be negligible.
An interesting alternative for the A/D-converter of figure 1 is shown in figure 4. In this figure circuit elements, which correspond with those in figure 1, are indicated by the same reference numerals. In this alternative the square wave of the asynchronous sigma-delta modulator is fed into a delay line of N-l delay cells 9,...9N.,, whereby each cell causes a delay of e.g. 500 ps. Because the delay line operates on a square wave, it can conveniently be implemented by a string of inverters. The delay line provides N taps, each of these taps being connected to a sampler 10,...10N. These samples operate simultaneously under the control of a clock signal of a frequency fs/N, which may be a factor N lower than the sampling frequency of the arrangement of figure 1. The N samplers deliver a parallel sampled polyphase output which is fed to a decimating digital filter 11 for converting the samples into a PCM format.
A still more attractive arrangement is shown in figure 5 in which, again, the circuit elements, corresponding with those of figure 1, have the same reference numerals. The arrangement of this figure comprises a string of inverting delay cells 12, ...12N, which string is closed in a ring so that it functions as a ring oscillator. A phase detector 13 receives a clock signal f./N and the pulse signal generated by the ring oscillator. The phase detector 13 generates a control signal, which, after being filtered in a lowpass filter 14, controls the delay of all the delay cells 12, ...12N, so that the pulse signal, generated by the ring oscillator, is locked to the clock frequency fs/N, thereby constituting what is usually referred to as a "delay locked loop" . The string of delay cells has N taps which control N samplers 15,...15N. The pulse signal in the ring travels from tap to tap and consequently the samplers 15,...15N are sequentially switched. The output square wave of the asynchronous sigma-delta modulator is fed to all samplers 15,...15N simultaneously, so that the sequentially switched samplers sample the square wave in sequence. The N samplers are fed to decimating digital filter 16 for conversion into a suitable digital format.
The advantage of the arrangements of figures 4 and 5 is that each sampler is operated at a much lower frequency than the single sampler of figure 1. When e.g. N = 40, the clock frequency in figures 4 and 5 can be made 50 MHz, which is a very suitable value. The advantage of the arrangement of figure 5 over that of figure 4 is that the delay of the delay cells is kept under control, so that a precise phase alignment is achieved.
The delay locked loop of figure 5 may be modified in that the string of delay cells is not closed to a ring, the clock signal is fed to the input of the delay string, and the input and output of the delay string (or two other taps of the string) are compared in the phase detector for control of the delay of the cells. Such kind of delay locked loop is known per se e.g. from the publication "Esscirc' 95, Lille France 19-21 September 1995" pp. 50- 53. A doubling of the effective sampling frequency and a corresponding further decrease of the sampling noise can be obtained with the same clock frequency and the same number of delay cells. This can be achieved if the delay cells have balanced outputs and each of these outputs drive one sampler. With such arrangement and a clock frequency of 50 MHz, 40 delay cells each having 250 ps delay and 80 samplers, an effective sampling frequency of 4 GHz is obtained.
An important field of application of the A/D converter of the present invention is the A/D conversion of bandpass signals e.g. the 38,9 MHz video IF signal in TV-receivers. For such kind of application the same effective sampling frequency fs as for base band signals of the same bandwidth can be used, because the bandwidth of the input signal and not the centre frequency thereof, determines the value of the required sampling frequency. The frequency of the square wave of the asynchronous sigma-delta modulator has to be increased to at least twice the carrier frequency of the input signal.

Claims

Claims:
1. Analog to digital converter comprising a sigma-delta modulator followed by a decimating digital filter characterized in that the sigma-delta modulator is an asynchronous sigma-delta modulator (1), generating an asynchronous duty cycle modulated square wave, and that between the output of the asynchronous sigma-delta modulator and the decimating digital filter (8) clock-controlled sampling means (7) are provided.
2. Analog to digital converter as claimed in claim 1 characterized in that the clock controlled sampling means comprise a polyphase sampler (9, 10; 12, 15).
3. Analog to digital converter as claimed in claim 2 characterized in that the polyphase sampler comprises a clock controlled string of delay cells (12,...12N) for delivering a number of phase shifted sampling pulses, and a number of samplers (15,...15N), controlled by said phase shifted sampling pulses, said samplers simultaneously receiving the asynchronous duty cycle modulated square wave of the sigma-delta modulator (1).
4. Analog to digital converter as claimed in claim 3 characterized by clock controlled means (13, 14) to control the delay of the delay cells (12,...12N).
EP98905544A 1997-04-16 1998-03-12 Analog to digital converter comprising a sigma-delta modulator Withdrawn EP0923808A2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
EP98905544A EP0923808A2 (en) 1997-04-16 1998-03-12 Analog to digital converter comprising a sigma-delta modulator

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
EP97201128 1997-04-16
EP97201128 1997-04-16
PCT/IB1998/000321 WO1998047233A2 (en) 1997-04-16 1998-03-12 Analog to digital converter comprising a sigma-delta modulator
EP98905544A EP0923808A2 (en) 1997-04-16 1998-03-12 Analog to digital converter comprising a sigma-delta modulator

Publications (1)

Publication Number Publication Date
EP0923808A2 true EP0923808A2 (en) 1999-06-23

Family

ID=26146371

Family Applications (1)

Application Number Title Priority Date Filing Date
EP98905544A Withdrawn EP0923808A2 (en) 1997-04-16 1998-03-12 Analog to digital converter comprising a sigma-delta modulator

Country Status (2)

Country Link
EP (1) EP0923808A2 (en)
JP (1) JP2000512826A (en)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP2047602A1 (en) * 2006-08-01 2009-04-15 Verigy (Singapore) Pte. Ltd. Asynchronous sigma-delta digital-analog converter

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See references of WO9847233A2 *

Also Published As

Publication number Publication date
JP2000512826A (en) 2000-09-26

Similar Documents

Publication Publication Date Title
US6087968A (en) Analog to digital converter comprising an asynchronous sigma delta modulator and decimating digital filter
US4939516A (en) Chopper stabilized delta-sigma analog-to-digital converter
CA1191958A (en) Delta-sigma modulator with switched capacitor implementation
US5039989A (en) Delta-sigma analog-to-digital converter with chopper stabilization at the sampling frequency
US4772871A (en) Delta sigma modulator circuit for an analog-to-digital converter
US6462687B1 (en) High performance delta sigma ADC using a feedback NRZ sin DAC
US5896101A (en) Wide dynamic range delta sigma A/D converter
JP4454109B2 (en) Method and apparatus for improving signal-to-noise ratio in digital-to-analog conversion processing of a pulse density modulation signal (PDM)
US7916054B2 (en) K-delta-1-sigma modulator
JPH01305725A (en) Digital/analog converter
US20190149165A1 (en) Signal processing device and method
KR20050086704A (en) Pulse width-modulated noise shaper
JPH06232754A (en) Analog/digital converter
US5544081A (en) Output filter for oversampling digital-to-analog converter
US7200187B2 (en) Modulator for digital amplifier
JPH05130051A (en) Sigma-delta converter
US6927717B1 (en) Buffered oversampling analog-to-digital converter with improved DC offset performance
US6590512B2 (en) Developing a desired output sampling rate for oversampled converters
JP3132802B2 (en) FM multiplex receiver
US11050435B1 (en) Sample rate conversion circuit with noise shaping modulation
JPH09153806A (en) Signal processor
JPH01254025A (en) Waveform encoder and decoder
Hosticka et al. Design of nonlinear analog switched-capacitor circuits using building blocks
EP0923808A2 (en) Analog to digital converter comprising a sigma-delta modulator
WO1998047233A2 (en) Analog to digital converter comprising a sigma-delta modulator

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 19990118

AK Designated contracting states

Kind code of ref document: A2

Designated state(s): DE FR GB IT

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE APPLICATION HAS BEEN WITHDRAWN

18W Application withdrawn

Withdrawal date: 20020218