EP0527194A4 - High density local interconnect in a semiconductor circuit using metal silicide - Google Patents

High density local interconnect in a semiconductor circuit using metal silicide

Info

Publication number
EP0527194A4
EP0527194A4 EP19910909507 EP91909507A EP0527194A4 EP 0527194 A4 EP0527194 A4 EP 0527194A4 EP 19910909507 EP19910909507 EP 19910909507 EP 91909507 A EP91909507 A EP 91909507A EP 0527194 A4 EP0527194 A4 EP 0527194A4
Authority
EP
European Patent Office
Prior art keywords
layer
region
metal silicide
circuit
amorphous silicon
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
EP19910909507
Other versions
EP0527194A1 (en
Inventor
Manohar L. Malwah
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Quality Semiconductor Inc
Original Assignee
Quality Semiconductor Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Quality Semiconductor Inc filed Critical Quality Semiconductor Inc
Publication of EP0527194A1 publication Critical patent/EP0527194A1/en
Publication of EP0527194A4 publication Critical patent/EP0527194A4/en
Withdrawn legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/53204Conductive materials
    • H01L23/53271Conductive materials containing semiconductor material, e.g. polysilicon
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76886Modifying permanently or temporarily the pattern or the conductivity of conductive members, e.g. formation of alloys, reduction of contact resistances
    • H01L21/76889Modifying permanently or temporarily the pattern or the conductivity of conductive members, e.g. formation of alloys, reduction of contact resistances by forming silicides of refractory metals
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76895Local interconnects; Local pads, as exemplified by patent document EP0896365
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Definitions

  • This invention relates in general to semiconductor circuits and in particular in the performing of high density local interconnect in semiconductor circuits using metal suicides.
  • Polysilicon has also been used for constructing interconnecting conductor lines for integrated circuits. It is stable at high temperatures, can be oxidized to form silicon dioxide thereon, and is suitable for etching fine lines.
  • One disadvantage of polysilicon is its relatively high electrical resistance. To reduce resistance, a layer of silicon- rich metal silicide such as tungsten silicide is deposited on a doped polysilicon layer to form a metal silicide/polysilicon sandwich layer having a low resistivity.
  • a scheme is described, for example, in U.S. patent 4,443,930, to Hwang et al. Such a sandwich structure is commonly call a polycide. Hwang et al.
  • the polycide type sandwich structure for forming the gates of transistors and for forming the interconnecting conductors for integrated circuit devices.
  • the polysilicon layer In order for the polysilicon layer to act as a conductor, the polysilicon must be doped to become either n type or p type. Hwang et al. described an interconnect scheme apparently possible to be used only for NMOS type devices.
  • CMOS type devices Because of it low power requirements, CMOS type devices have superseded NMOS and other types of integrated circuit implementations in many applications. It is therefore desirable to provide an interconnect scheme which can be used for interconnecting CMOS type devices in integrated circuits.
  • One aspect of the invention is directed towards a semiconductor circuit comprising a body of silicon semiconductor material where the body has a plurality of CMOS circuit devices.
  • the circuit further comprises a metal silicide layer in or on the body interconnecting at least two of the devices.
  • Another aspect of the invention is directed toward a method for interconnecting devices in a body of a silicon semiconductor material where the body includes circuit devices.
  • the method comprises forming a polysilicon layer, a metal silicide layer, and an electrically insulating layer separating the polysilicon and metal silicide layers at at least one location to interconnect the devices.
  • Figure 1 is a cross-sectional view of a semiconductor wafer having CMOS devices therein onto which layers including a polysilicon layer are grown or deposited to illustrate the invention.
  • Figure 2 is a cross-sectional view of the wafer of Figure 1 and, in addition, of a doped CVD oxide layer and an amorphous silicon layer grown or deposited on top of the wafer of Figure 1.
  • Amorphous silicon layer connects to P+ silicon, N+ silicon and polysilicon at the desired location.
  • Figure 3 is a cross-sectional view of the wafer of Figure 2 and of a photoresist mask for doping a portion of the amorphous silicon layer by N+ implantation.
  • Figure 4 is a cross-sectional view of the wafer of Figure 2 and in addition a photoresist mask for doping another portion of the amorphous silicon layer by P+ implantation.
  • Figure 5 is a cross-sectional view of the wafer of Figure 2 and in addition a metal silicide local interconnect layer on selected areas of the wafer to illustrated the preferred embodiment of the invention.
  • Figure 6 is a cross-sectional view of the wafer of Figure 5 and, in addition, an undoped CVD oxide layer, a doped glass layer, and a metal interconnect layer on the wafer of Figure 5 forming a completed and locally interconnected circuit to illustrate the preferred embodiment of the invention.
  • Figure 1 is a cross-sectional view of a silicon wafer in which a pair of transistors forming a CMOS pair has been fabricated.
  • wafer 10 comprises a substrate 12 containing an N-well 14 and a P-well 16.
  • the N- and P-wells are doped appropriately to form P+ regions 18, 20 and N+ regions 22, 24.
  • a thick field oxide layer 32 and a thin gate oxide layer 34 are then provided on selected areas of the wafer as shown in Figure 1.
  • a polysilicon layer is also provided on selected areas on the oxide layers as shown in Figure 1.
  • Wafer 10 is composed of the above described components. As shown in Figure 1, a portion 42 of the polysilicon layer, together with P+ regions 18, 20, are part of a P-CH transistor 50. Another portion 44 of the polysilicon layer is formed on top of a portion of the field oxide 32 as shown in Figure 1 to interconnect devices on the wafer. Yet another portion 46 of the polysilicon layer, together with N+ regions 22, 24, form a part of a N-CH transistor 52.
  • Transistors 50, 52 together form a CMOS pair.
  • the methods for fabricating the various regions and layers in wafer 10 shown in Figure 1 are known to those skilled in the art and will not be described in detail herein.
  • the process for manufacturing an integrated circuit employing the high density local interconnect using metal silicide is illustrated in a sequence of the following numbered steps:
  • Steps 2-4 are illustrated in reference to Figure 2 which is a cross-sectional view of the wafer 10 of Figure 1 and, in addition, of an undoped CVD oxide and an amorphous silicon layer as shown in Figure 2.
  • a photomasking step is performed to define via cuts in certain regions to connect N+, P+ regions 18-24, and portions of the polysilicon layer 44.
  • the CVD oxide layer 62 is etched away from these regions.
  • a thin layer 64 of amorphous silicon is deposited on the entire surface of the wafer.
  • Steps 5 and 6 are illustrated in reference to Figure 3 which is a cross-sectional view of wafer 10 of Figure 1 together with the layers added shown in Figure 2 and, in addition, of a masking layer 72 to illustrate the invention.
  • the photomasking step is performed to provide a photoresist layer 72, leaving open certain regions, such as those between points 72a, 72b; and 72c, 72d.
  • the photoresist layer 72 is removed by plasma ash and a chemical process using H 2 So 4 /H 2 0 2 .
  • Steps 7 and 8 are illustrated in reference to Figure 4 which is a cross-sectional view of the wafer of Figure 3 except that photoresist 72 is replaced by a different photoresist layer 74, leaving unmasked the region between points 74a, 74b. After photoresist 72 has been removed, another photomasking step is performed to provide photoresist layer 74, leaving unmasked certain regions. 8. Now high dose P+ ion implantation is performed. The energy of the implant is adjusted such that the peak of the implant is in the silicon substrate that near the interface of the thin amorphous silicon film 64 and P+ regions 18, 20. After the implant, photoresist 74 is removed by plasma ash and a chemical process using H 2 So 4 /H 2 0 2 .
  • Step 9 is illustrated in reference to Figure 5 which is a cross-sectional view of the wafer of Figure 4 except that the photoresist 74 has been removed and a metal silicide layer 82 is shown instead.
  • a film of metal silicide such as tungsten silicide is deposited after the removal of photoresist 74. This is accomplished by a photomasking step followed by a plasma etching of silicide at desired regions. This silicide film interconnects the P+ region 20 to N+ region 22 and polysilicon strip 44 through the amorphous silicon layer 64.
  • Steps 10-12 are illustrated in reference to Figure 6 which is a cross-sectional view of the wafer of Figure 5 and, in addition, of an undoped CVD oxide layer, a doped layer of glass, and a metal interconnect layer.
  • a very short high temperature heat cycle is performed using rapid thermal annealing process (RTA) . This process is used to activate the dopings, lower the sheet resistance of the metal silicide, and flow the glass film.
  • RTA rapid thermal annealing process
  • a photomasking step is now performed to define connect holes where metal connects to the metal silicide, polysilicon and N+/P+ silicon regions.
  • metal layer 96 interconnects the metal silicide, polysilicon, and N+/P+ silicon regions.
  • the metal layer is shown only connected to P+ and N+ regions through the silicide and amorphous silicon layers; it will be understood that the metal layer may be used to interconnect to the polysilicon portion 44 as well through the silicide and amorphous silicon layer if desired.
  • the high density local interconnect system for interconnecting active circuit elements of the semiconductor circuit 100 is then complete.
  • the polysilicon layer forms strips 42, 44, 46, where strips 42, 46 serve as gates of transistors 50, 52 and strip 44 is a polysilicon interconnect for connecting other devices (not shown) of the wafer.
  • the second layer of interconnect is formed by the metal silicide layers 82.
  • the interconnect system using layer 82 it is first necessary to describe in more detail the composition of the amorphous silicon layer 64.
  • the portion of layer 64 in contact with region 18 electrically connects region 18 to metal contact 96; since such portion of layer 64 has P+ implants, it is compatible with region 18.
  • the portion of layer 64 in contact with region 20 is compatible therewith and electrically connects the region to metal silicide region 82.
  • the N+ doped portions of layer 64 are compatible with regions 22, 24 and polysilicon strip 44 and electrically connect these portions to the silicide layer.
  • the portion of layer 64 in contact with polysilicon strip 44 is separated from the portion of layer 64 connected to regions 20 by an undoped portion between points 72a, 74a in reference to Figures 3, 4 and 6. It will be noted that the portion of layer 64 in contact with strip 44 has N+ implants, so that, by separating such portion from the P+ implanted portion of layer 64 in contact with P+ region 20 by an undoped portion, a PN junction is prevented.
  • the electrical connection between polysilicon layer 44 and region 20 is accomplished through the metal silicide layer 82.
  • amorphous silicon layer 64 in contact with region 22 has been implanted with N+ implants, where such portion of layer 64 is isolated from the portion of the same layer connected to polysilicon strip 44 by an undoped portion between points 72b, 72c.
  • the silicide layer can be fabricated at higher density than the metal layer in the conventional one or two metal layer interconnect systems, the silicon area required for the interconnect is reduced so that the die size can be reduced for the same number of devices, or the number of devices fabricated on the same size die can be increased.
  • the amorphous silicon layer 64 is separated from the polysilicon layer by an undoped CVD oxide layer 62 at most locations so that the metal silicide layer can perform an interconnecting role entirely independent from the polysilicon layer. If desired, portions of the silicon layer 64 may be made to contact the polysilicon interconnect 44, as shown in the figures, to permit selective connections between the metal silicide and the polysilicon layers.
  • the amorphous silicon layer 64 is substantially identical in coverage to the metal silicide layer 82. It will be understood, however, that this is not necessary, so that the amorphous silicon layer 64 may be used for connecting the polysilicon strip 44 to the N+ region 22, for example. In other words, if the portion of layer 64 between points 72b, 72c is also implanted with N+ implants, then polysilicon strip 44 will be electrically connected to region 22 through the silicon layer 64, even if a portion of the silicide layer immediately above has been removed. In this manner, the amorphous silicon layer 64 performs an interconnect function independent from the metal silicide layer 82.
  • the metal silicide layer is composed of a refractory metal silicide, so that the layer is stable at high temperatures.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

A metal silicide layer (82) in or on a body of silicon wafer (10) is used for interconnecting two or more CMOS circuit devices (50, 52). In addition to a polysilicon layer (42, 44, 46) and a metal layer (96), the metal silicide layer (82) provides an additional layer of local interconnect which can be performed at high density to reduce the size of the die while including the same number of circuit devices. An amorphous silicon layer (64) doped at selected regions (72a-72b, 72c-72d, 74a-74b) is used to connect the silicide layer to the source and drain regions of the devices (50, 52).

Description

HIGH DENSITY LOCAL INTERCONNECT IN A SEMICONDUCTOR CIRCUIT USING METAL SILICIDE
This invention relates in general to semiconductor circuits and in particular in the performing of high density local interconnect in semiconductor circuits using metal suicides.
With the advent of very large scale integrated circuits, it is desirable to reduce the space required for local interconnections between active circuit elements such as transistors which are located in a semiconductor material adjacent to one another. Conventional local interconnects employ one layer or two layers of metal to interconnect adjacent active circuit elements. Where two layers of metal are used, the two layers are stacked one above the other on top of the substrate of the integrated circuit medium. The two layers are usually separated by an insulating layer except at locations where they are intentionally connected to form circuit connections. One layer metal process is rather restrictive for the local interconnection technology because metal is also used for global interconnection in the integrated circuit. This results in a significant medium. The two-layer metal process is somewhat difficult to control because of surface topology and restriction of low temperature processing after first layer metal interconnect.
Polysilicon has also been used for constructing interconnecting conductor lines for integrated circuits. It is stable at high temperatures, can be oxidized to form silicon dioxide thereon, and is suitable for etching fine lines. One disadvantage of polysilicon is its relatively high electrical resistance. To reduce resistance, a layer of silicon- rich metal silicide such as tungsten silicide is deposited on a doped polysilicon layer to form a metal silicide/polysilicon sandwich layer having a low resistivity. Such a scheme is described, for example, in U.S. patent 4,443,930, to Hwang et al. Such a sandwich structure is commonly call a polycide. Hwang et al. proposed to use the polycide type sandwich structure for forming the gates of transistors and for forming the interconnecting conductors for integrated circuit devices. In order for the polysilicon layer to act as a conductor, the polysilicon must be doped to become either n type or p type. Hwang et al. described an interconnect scheme apparently possible to be used only for NMOS type devices.
Because of it low power requirements, CMOS type devices have superseded NMOS and other types of integrated circuit implementations in many applications. It is therefore desirable to provide an interconnect scheme which can be used for interconnecting CMOS type devices in integrated circuits.
SUMMARY OF INVENTION One aspect of the invention is directed towards a semiconductor circuit comprising a body of silicon semiconductor material where the body has a plurality of CMOS circuit devices. The circuit further comprises a metal silicide layer in or on the body interconnecting at least two of the devices.
Another aspect of the invention is directed toward a method for interconnecting devices in a body of a silicon semiconductor material where the body includes circuit devices. The method comprises forming a polysilicon layer, a metal silicide layer, and an electrically insulating layer separating the polysilicon and metal silicide layers at at least one location to interconnect the devices.
BRIEF DESCRIPTION OF THE DRAWINGS Figure 1 is a cross-sectional view of a semiconductor wafer having CMOS devices therein onto which layers including a polysilicon layer are grown or deposited to illustrate the invention.
Figure 2 is a cross-sectional view of the wafer of Figure 1 and, in addition, of a doped CVD oxide layer and an amorphous silicon layer grown or deposited on top of the wafer of Figure 1. Amorphous silicon layer connects to P+ silicon, N+ silicon and polysilicon at the desired location. Figure 3 is a cross-sectional view of the wafer of Figure 2 and of a photoresist mask for doping a portion of the amorphous silicon layer by N+ implantation.
Figure 4 is a cross-sectional view of the wafer of Figure 2 and in addition a photoresist mask for doping another portion of the amorphous silicon layer by P+ implantation.
Figure 5 is a cross-sectional view of the wafer of Figure 2 and in addition a metal silicide local interconnect layer on selected areas of the wafer to illustrated the preferred embodiment of the invention. Figure 6 is a cross-sectional view of the wafer of Figure 5 and, in addition, an undoped CVD oxide layer, a doped glass layer, and a metal interconnect layer on the wafer of Figure 5 forming a completed and locally interconnected circuit to illustrate the preferred embodiment of the invention. DETAILED DESCRIPTION OF THE INVENTION Figure 1 is a cross-sectional view of a silicon wafer in which a pair of transistors forming a CMOS pair has been fabricated. Thus wafer 10 comprises a substrate 12 containing an N-well 14 and a P-well 16. The N- and P-wells are doped appropriately to form P+ regions 18, 20 and N+ regions 22, 24. A thick field oxide layer 32 and a thin gate oxide layer 34 are then provided on selected areas of the wafer as shown in Figure 1. A polysilicon layer is also provided on selected areas on the oxide layers as shown in Figure 1. Wafer 10 is composed of the above described components. As shown in Figure 1, a portion 42 of the polysilicon layer, together with P+ regions 18, 20, are part of a P-CH transistor 50. Another portion 44 of the polysilicon layer is formed on top of a portion of the field oxide 32 as shown in Figure 1 to interconnect devices on the wafer. Yet another portion 46 of the polysilicon layer, together with N+ regions 22, 24, form a part of a N-CH transistor 52. Transistors 50, 52 together form a CMOS pair. The methods for fabricating the various regions and layers in wafer 10 shown in Figure 1 are known to those skilled in the art and will not be described in detail herein. The process for manufacturing an integrated circuit employing the high density local interconnect using metal silicide is illustrated in a sequence of the following numbered steps:
1. As explained above, standard integrated circuit wafer fabrication techniques are used to make the wafer 10 of Figure 1, until the drain and source regions 18-24 have been implanted and annealed.
2. Steps 2-4 are illustrated in reference to Figure 2 which is a cross-sectional view of the wafer 10 of Figure 1 and, in addition, of an undoped CVD oxide and an amorphous silicon layer as shown in Figure 2. First a layer of undoped CVD oxide is deposited onto wafer 10 by means of a conventional chemical vapor deposition method and annealed at high temperatures.
3. A photomasking step is performed to define via cuts in certain regions to connect N+, P+ regions 18-24, and portions of the polysilicon layer 44. The CVD oxide layer 62 is etched away from these regions.
4. A thin layer 64 of amorphous silicon is deposited on the entire surface of the wafer.
5. Steps 5 and 6 are illustrated in reference to Figure 3 which is a cross-sectional view of wafer 10 of Figure 1 together with the layers added shown in Figure 2 and, in addition, of a masking layer 72 to illustrate the invention. The photomasking step is performed to provide a photoresist layer 72, leaving open certain regions, such as those between points 72a, 72b; and 72c, 72d.
6. High dose N+ ions are implanted into the wafer at regions that have been left unmasked by layer
72, where the energy of the implant is adjusted such that the peak of the implant is in the silicon substrate but near the interface of the thin amorphous silicon film 64 and N+ regions 22, 24 or polysilicon 44. After the implant, the photoresist layer 72 is removed by plasma ash and a chemical process using H2So4/H202.
7. Steps 7 and 8 are illustrated in reference to Figure 4 which is a cross-sectional view of the wafer of Figure 3 except that photoresist 72 is replaced by a different photoresist layer 74, leaving unmasked the region between points 74a, 74b. After photoresist 72 has been removed, another photomasking step is performed to provide photoresist layer 74, leaving unmasked certain regions. 8. Now high dose P+ ion implantation is performed. The energy of the implant is adjusted such that the peak of the implant is in the silicon substrate that near the interface of the thin amorphous silicon film 64 and P+ regions 18, 20. After the implant, photoresist 74 is removed by plasma ash and a chemical process using H2So4/H202.
9. Step 9 is illustrated in reference to Figure 5 which is a cross-sectional view of the wafer of Figure 4 except that the photoresist 74 has been removed and a metal silicide layer 82 is shown instead. A film of metal silicide such as tungsten silicide is deposited after the removal of photoresist 74. This is accomplished by a photomasking step followed by a plasma etching of silicide at desired regions. This silicide film interconnects the P+ region 20 to N+ region 22 and polysilicon strip 44 through the amorphous silicon layer 64.
10. Steps 10-12 are illustrated in reference to Figure 6 which is a cross-sectional view of the wafer of Figure 5 and, in addition, of an undoped CVD oxide layer, a doped layer of glass, and a metal interconnect layer. First a layer of undoped CVD oxide layer 92 is deposited. This is followed by deposition of a doped glass layer 94. A very short high temperature heat cycle is performed using rapid thermal annealing process (RTA) . This process is used to activate the dopings, lower the sheet resistance of the metal silicide, and flow the glass film.
11. A photomasking step is now performed to define connect holes where metal connects to the metal silicide, polysilicon and N+/P+ silicon regions.
12. This is followed by standard metal deposition and definition step whereby metal layer 96 interconnects the metal silicide, polysilicon, and N+/P+ silicon regions. In Figure 6, however, the metal layer is shown only connected to P+ and N+ regions through the silicide and amorphous silicon layers; it will be understood that the metal layer may be used to interconnect to the polysilicon portion 44 as well through the silicide and amorphous silicon layer if desired. The high density local interconnect system for interconnecting active circuit elements of the semiconductor circuit 100 is then complete.
From the above description, it will be noted that there are three layers of interconnects in the final product wafer 100 of Figure 6. First, the polysilicon layer forms strips 42, 44, 46, where strips 42, 46 serve as gates of transistors 50, 52 and strip 44 is a polysilicon interconnect for connecting other devices (not shown) of the wafer. The second layer of interconnect is formed by the metal silicide layers 82. However, before the interconnect system using layer 82 is described, it is first necessary to describe in more detail the composition of the amorphous silicon layer 64.
In reference to Figure 3, it will be noted that only strips of silicon layer 64 between points 72a,
72b and between points 72c, 72d are implanted by the N+ implants so that only these portions are electrically conductive. Since the polysilicon strip 44 also has ϊ~+ implants, the N+ implants in layer 64 in contact with polysilicon layer 44 are compatible there with. In reference to Figure 4, only the portion of layer 64 between points 74a, 74b are implanted by P+ implants, so that only such section and those described above implanted with N+ implants are electrically conductive. In reference to Figure 5, the portion of the amorphous silicon layer 64 immediately above the polysilicon strips 42, 46 have been etched away. Thus, in reference to Figure 6, the portion of layer 64 in contact with region 18 electrically connects region 18 to metal contact 96; since such portion of layer 64 has P+ implants, it is compatible with region 18. Similarly, the portion of layer 64 in contact with region 20 is compatible therewith and electrically connects the region to metal silicide region 82. And the N+ doped portions of layer 64 are compatible with regions 22, 24 and polysilicon strip 44 and electrically connect these portions to the silicide layer.
The portion of layer 64 in contact with polysilicon strip 44 is separated from the portion of layer 64 connected to regions 20 by an undoped portion between points 72a, 74a in reference to Figures 3, 4 and 6. It will be noted that the portion of layer 64 in contact with strip 44 has N+ implants, so that, by separating such portion from the P+ implanted portion of layer 64 in contact with P+ region 20 by an undoped portion, a PN junction is prevented. The electrical connection between polysilicon layer 44 and region 20 is accomplished through the metal silicide layer 82. The portion of amorphous silicon layer 64 in contact with region 22 has been implanted with N+ implants, where such portion of layer 64 is isolated from the portion of the same layer connected to polysilicon strip 44 by an undoped portion between points 72b, 72c. By selectively implanting ions in the manner described in reference to Figures 3 and 4, contact channels are provided to N+ and P+ division regions in the substrate through the amorphous silicon layer without creating PN junctions; this also permits selective contacts to the N+, P+ regions and the polysilicon layer through the metal silicide layer above. The objectives of the invention are therefore achieved. A local interconnect system employing a metal silicide layer is described herein. Since the silicide layer can be fabricated at higher density than the metal layer in the conventional one or two metal layer interconnect systems, the silicon area required for the interconnect is reduced so that the die size can be reduced for the same number of devices, or the number of devices fabricated on the same size die can be increased.
As described above, the amorphous silicon layer 64 is separated from the polysilicon layer by an undoped CVD oxide layer 62 at most locations so that the metal silicide layer can perform an interconnecting role entirely independent from the polysilicon layer. If desired, portions of the silicon layer 64 may be made to contact the polysilicon interconnect 44, as shown in the figures, to permit selective connections between the metal silicide and the polysilicon layers.
In the example described above, the amorphous silicon layer 64 is substantially identical in coverage to the metal silicide layer 82. It will be understood, however, that this is not necessary, so that the amorphous silicon layer 64 may be used for connecting the polysilicon strip 44 to the N+ region 22, for example. In other words, if the portion of layer 64 between points 72b, 72c is also implanted with N+ implants, then polysilicon strip 44 will be electrically connected to region 22 through the silicon layer 64, even if a portion of the silicide layer immediately above has been removed. In this manner, the amorphous silicon layer 64 performs an interconnect function independent from the metal silicide layer 82. By leaving a portion of the amorphous silicon undoped, it is always possible to prevent the formation of a PN junction. Preferably, the metal silicide layer is composed of a refractory metal silicide, so that the layer is stable at high temperatures.
When the invention has been described in reference to the preferred layouts and methods, it will be . understood that various modifications may be made without departing from the scope of the invention which is to be limited only by the appended claims.

Claims

WHAT IS CLAIMED IS:
1. A semiconductor circuit comprising: a body of silicon semiconductor material, said body having a plurality of CMOS circuit devices; and a metal silicide layer in or on said body interconnecting at least two of said devices.
2. The circuit of claim 1, said body comprising a polysilicon layer in between the metal silicide layer and the devices interconnecting at least two of the devices.
3. The circuit of claim 2, wherein one of the devices is a MOS transistor, and wherein a portion of said polysilicon layer serves as the gate of the transistor.
4. The circuit of claim 2, further comprising an undoped silicon dioxide layer separating at least a portion of the metal silicide layer from the polysilicon layer.
5. The circuit of claim 1, said body including a doped region, said circuit further comprising an amorphous silicon layer having a doped portion connecting said metal silicide layer to the doped region so that the metal silicide layer is electrically connected to the doped region.
6. The circuit of claim 5, wherein said doped region is the drain or source of a transistor.
7. The circuit of claim 5, said doped region including a n+ region and a P+ region, said amorphous silicon layer having a n+ portion connected to the π- region and a p+ portion connected to the p-t- region, said p+ and n+ portions of the amorphous silicon layer being separated by an undoped portion to prevent the formation of a pn junction therein.
8. The circuit of claim 2, said body including a doped region, said circuit further comprising an amorphous silicon layer having a doped portion connecting said polysilicon layer to the doped region so that the polysilicon layer is electrically connected to the doped region.
9. The circuit of claim 8, wherein said doped region is the drain or source of a transistor.
10. The circuit of claim 8, said doped region including a n+ region and a p+ region, said amorphous silicon layer having a n+ portion connected to the n+ region and a p+ portion connected to the p+ region, said p+ and n+ portions of the amorphous silicon layer being separated by an undoped portion to prevent the formation of a pn junction therein.
11. The circuit of claim 1, further comprising a metal layer to serve as an additional connecting layer, said metal layer being separated from the body at least at one location by said metal silicide layer .
12. The circuit of claim 1, wherein said metal silicide is a refractory metal silicide.
13. A method for interconnecting devices in a body of a silicon semiconductor material, said body including circuit devices, said method comprising forming a polysilicon layer, a metal silicide layer and an electrically insulating layer separating the polysilicon and metal silicide layers at at least one location to interconnect the devices.
14. The method of claim 13, further including forming a layer of amorphous silicon between the insulating layer and the metal silicide layer.
15. The method of claim 13, said forming step including:
(a) forming a layer of polysilicon on predetermined portions of said body; (b) forming the insulating layer on said polysilicon layer; and
(c) forming the metal silicide layer on said insulating layer.
16. The method of claim 15, further comprising, between the steps (b) and (c) , a step (bl) of forming a layer of amorphous silicon between the insulating layer and the metal silicide layer.
17. The method of claim 16, further comprising, between the steps (bl) and (c) , the step (b2) of doping said amorphous silicon layer to render at least a portion of said amorphous silicon layer electrically conducting.
18. The method of claim 17, said body including a n+ region and a p+ region, said doping step (b2) being such that the amorphous silicon layer has a n+ portion connected to the n+ region and a p+ portion connected to the p+ region.
19. The method of claim 18, wherein said doping step (b2) includes shielding a first portion of the amorphous silicon layer and doping portions of such layer separated by said first portion while said first portion is shielded to obtain said n+ and p+ portions, so that said p+ and n+ portions of the amorphous silicon layer are separated by the undoped first portion to prevent the formation of a pn junction.
20. The method of claim 13, further comprising a step (d) of forming a metal layer as an additional interconnecting layer to interconnect the devices.
EP19910909507 1990-05-02 1991-04-25 High density local interconnect in a semiconductor circuit using metal silicide Withdrawn EP0527194A4 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US51801690A 1990-05-02 1990-05-02
US518016 1990-05-02

Publications (2)

Publication Number Publication Date
EP0527194A1 EP0527194A1 (en) 1993-02-17
EP0527194A4 true EP0527194A4 (en) 1993-04-14

Family

ID=24062189

Family Applications (1)

Application Number Title Priority Date Filing Date
EP19910909507 Withdrawn EP0527194A4 (en) 1990-05-02 1991-04-25 High density local interconnect in a semiconductor circuit using metal silicide

Country Status (2)

Country Link
EP (1) EP0527194A4 (en)
WO (1) WO1991017576A1 (en)

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0163132A1 (en) * 1984-04-27 1985-12-04 Kabushiki Kaisha Toshiba A semiconductor memory device comprising a matrix of six-transistor memory cells with a pair of CMOS inverters

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4549914A (en) * 1984-04-09 1985-10-29 At&T Bell Laboratories Integrated circuit contact technique
US4873204A (en) * 1984-06-15 1989-10-10 Hewlett-Packard Company Method for making silicide interconnection structures for integrated circuit devices
US4679310A (en) * 1985-10-31 1987-07-14 Advanced Micro Devices, Inc. Method of making improved metal silicide fuse for integrated circuit structure
JPS6450554A (en) * 1987-08-21 1989-02-27 Nec Corp Manufacture of complementary semiconductor device

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0163132A1 (en) * 1984-04-27 1985-12-04 Kabushiki Kaisha Toshiba A semiconductor memory device comprising a matrix of six-transistor memory cells with a pair of CMOS inverters

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of WO9117576A1 *

Also Published As

Publication number Publication date
WO1991017576A1 (en) 1991-11-14
EP0527194A1 (en) 1993-02-17

Similar Documents

Publication Publication Date Title
US5223456A (en) High density local interconnect in an integrated circit using metal silicide
US4507847A (en) Method of making CMOS by twin-tub process integrated with a vertical bipolar transistor
US7338840B1 (en) Method of forming a semiconductor die with heat and electrical pipes
US5783850A (en) Undoped polysilicon gate process for NMOS ESD protection circuits
US5532178A (en) Gate process for NMOS ESD protection circuits
US5821590A (en) Semiconductor interconnection device with both n- and p-doped regions
JPH0613576A (en) Stack-type semiconductor structure and formation thereof
US5395787A (en) Method of manufacturing shallow junction field effect transistor
US6391750B1 (en) Method of selectively controlling contact resistance by controlling impurity concentration and silicide thickness
US20070080404A1 (en) Semiconductor device
US6066520A (en) Method of manufacturing a BiCMOS semiconductor device
US5851865A (en) Method of manufacturing semiconductor device having mask layer forming step for ion implantation
GB2281813A (en) Integrated circuit with gate conductor defined resistor
US5827764A (en) Method for reducing the contact resistance of a butt contact
US5332913A (en) Buried interconnect structure for semiconductor devices
EP0078220A2 (en) Polycrystalline silicon interconnections for bipolar transistor flip-flop
US5702957A (en) Method of making buried metallization structure
US5918127A (en) Method of enhancing electrostatic discharge (ESD) protection capability in integrated circuits
US5643832A (en) Semiconductor device and method for fabrication thereof
WO1991006120A1 (en) Self-aligning metal interconnect fabrication
US5254874A (en) High density local interconnect in a semiconductor circuit using metal silicide
US6611030B1 (en) Cmosfet with conductive, grounded backside connected to the wiring layer through a hole that separates the Mosfets
EP0527194A4 (en) High density local interconnect in a semiconductor circuit using metal silicide
JP3258095B2 (en) Method of manufacturing and forming integrated circuits with complementary n-channel and p-channel devices
JPH11238807A (en) Semiconductor integrated circuit device

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 19921201

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): AT CH DE FR GB LI NL

A4 Supplementary search report drawn up and despatched

Effective date: 19930222

AK Designated contracting states

Kind code of ref document: A4

Designated state(s): AT CH DE FR GB LI NL

17Q First examination report despatched

Effective date: 19940527

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN

18D Application deemed to be withdrawn

Effective date: 19941207