EP0496282A2 - Redundant random access memory device equipped with encoder coupled between programming circuits and redundant word line driving circuits - Google Patents
Redundant random access memory device equipped with encoder coupled between programming circuits and redundant word line driving circuits Download PDFInfo
- Publication number
- EP0496282A2 EP0496282A2 EP92100677A EP92100677A EP0496282A2 EP 0496282 A2 EP0496282 A2 EP 0496282A2 EP 92100677 A EP92100677 A EP 92100677A EP 92100677 A EP92100677 A EP 92100677A EP 0496282 A2 EP0496282 A2 EP 0496282A2
- Authority
- EP
- European Patent Office
- Prior art keywords
- word line
- redundant
- line driving
- word lines
- regular
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/70—Masking faults in memories by using spares or by reconfiguring
- G11C29/78—Masking faults in memories by using spares or by reconfiguring using programmable devices
- G11C29/80—Masking faults in memories by using spares or by reconfiguring using programmable devices with improved layout
- G11C29/802—Masking faults in memories by using spares or by reconfiguring using programmable devices with improved layout by encoding redundancy signals
Definitions
- This invention relates to a semiconductor memory device and, more particularly, to a redundant technology for rescuing the semiconductor memory device from defect.
- FIG. 1 of the drawings A typical example of the semiconductor memory device with redundancy is shown in Fig. 1 of the drawings, and comprises a plurality of memory cell array blocks 1.
- Each of the memory cell array blocks 1 is implemented by a plurality of memory cells arranged in rows and columns, and most of the memory cells serve as regular memory cells associated with regular word lines WL.
- the residual memory cells serve as redundant memory cells, and two pairs of redundant word lines RWL1, RWL2, RWL3 and RWL4 are associated with the rows of the redundant memory cells.
- the regular word line groups WL are respectively associated with word line driving circuits 2, and the regular word lines WL of each group are selectively driven by the associated word line driving circuit 2.
- a word line selector 3 is provided for the word line driving circuits 2, and is operative to select a regular word line from each regular word line group WL.
- Two redundant word line driving circuits 4a and 4b are provided for each memory cell array block 1, and the two redundant word line driving circuits 4a and 4b are coupled to the two pairs of redundant word lines RWL1/ RWL2 and RWL3/ RWL4, respectively.
- the redundant word line driving circuits 4a and 4b are coupled with the word line selector 3, and the word line selector 3 designates one of the redundant word lines RWL1/ RWL2 or RWL3/ RWL4 for each redundant word line driving circuit 4a or 4b.
- Programming circuits 5 are respectively associated with the memory cell array blocks 1, and each of the programming circuits 5 is coupled through three signal lines S1, S2 and R1 with the redundant word line driving circuits 4a and 4b and the word line driving circuit 2. If defective regular memory cells are found in the associated memory cell array block 1, the row addresses assigned to the regular word lines coupled to the defective regular memory cells are stored in the associated programming circuit 5, and the programming circuit 5 selectively drives the three signal lines S1, S2 and R1.
- the regular word line coupled with the defective regular memory cell or cells is hereinbelow simply referred to as "defective word line".
- One of the signal lines S1 and S2 propagates an enable signal to the associated redundant word line driving circuit 4a or 4b upon designation of the defective word line, and the programming circuit 5 simultaneously supplies a prohibiting signal through the signal line R1 to the associated word line driving circuit 2.
- the prohibiting signal cancels the selection by the selector 3.
- internal row address bits are selectively supplied to the word line selector unit 3 and the word line selector unit 3 supplies decoded row address bits to the word line driving circuits 2 and the programming circuits 5, and the programming circuits 5 monitor the decoded row address bits to see whether or not a defective word line is designated. If any regular word line is not replaced with the redundant word lines RWL1 to RWL4, the decoded row address bits allow each of the word line driving circuits 2 to drive one of the associated word lines WL to an active level. Then, data bits are read out from the regular memory cells to associated bit lines (not shown), and the data bits thus read out to the bit lines are selectively supplied to the outside thereof.
- the programming circuits 5 monitor the decoded row address bits to see whether or not the row address indicated by the decoded row address bits is matched with any one of the row addresses stored therein. If the row address is not matched with any one of the row addresses, the programming circuits 5 do not produce any enable signal as well as any prohibiting signal, and the selector 3 and the word line driving circuits 2 selectively drive the regular word lines WL. If, on the other hand, the address is matched with any one of the row addresses stored therein, the programming circuit 5 selectively supplies the enable signal to the associated signal line S1 or S2, and the prohibiting signal on the signal line R1 causes the associated word line driving circuit 2 to remain inactive. For this reason, the redundant word lines RWL1 to RWL4 are selectively driven to the active level instead of the defective word lines.
- the present invention proposes to select a redundant word line driving circuit with a coded signal.
- a semiconductor memory device fabricated on a single semiconductor chip, comprising: a) a plurality of memory cell array blocks each implemented by a plurality of memory cells arranged in rows and columns, memory cells in first rows selected from the rows serving as regular memory cells, memory cells in second rows selected from the rows serving as redundant memory cells; b) a plurality of regular word line groups respectively associated with the plurality of memory cell array blocks, and each having a plurality of regular word lines respectively associated with the first rows for selectively allowing data bits to be read out from the regular memory cells; c) a plurality of word line driving circuits respectively associated with the plurality of regular word line groups, and selectively driving the plurality of word lines of the associated word line group; d) a plurality of redundant word line groups respectively associated with the plurality of memory cell array blocks, and each having a plurality of redundant word lines respectively associated with the second rows for selectively allowing data bits to be read out from the redundant memory cells, the plurality of redundant word lines of each redundant
- a semiconductor memory device embodying the present invention is fabricated on a single semiconductor chip 11, and comprises a plurality of memory cell array blocks 111, 112, ... and 11i.
- Each of the memory cell array blocks 1 is implemented by a plurality of memory cells M11, M1n, Mm1 and Mmn arranged in rows and columns, and first rows of the memory cells in each memory cell array block 111, 112 or 11i serve as regular memory cells associated with regular word lines WL1, WL2 or WLi.
- the residual memory cells in second rows serve as redundant memory cells, and two pairs of redundant word lines RWL1, RWL2, RWL3 and RWL4 are associated with the second rows of the redundant memory cells of each memory cell array block 111, 112 or 11i.
- the regular word line groups WL1, WL2 and WLi are respectively associated with regular word line driving circuits 121, 122 and 12i, and the regular word lines WL of each group WL1, WL2 or WLi are selectively driven by the associated regular word line driving circuit 121, 122 or 12i.
- a word line selector unit 13 is provided for the word line driving circuits 121, 122 and 12i, and is operative to select a word line from each regular word line group WL1, WL2 or WLi
- Two redundant word line driving circuits 141a and 141b, 142a and 142b, or 14ia and 14ib are provided for each memory cell array block 111, 112 or 11i, and the two redundant word line driving circuits 141a/ 141b, 142a/ 142b or 14ia/14ib are coupled to the two pairs of redundant word lines RWL1/ RWL2 and RWL3/ RWL4, respectively.
- the redundant word line driving circuits 141a/ 141b, 142a/ 142b and 14ia /14ib are coupled with the word line selector unit 13, and each of the redundant word line driving circuits 141a to 14ib selects a redundant word line from the associated two redundant word lines on the basis of one of the decoded row address bits.
- An encoder unit 15 is coupled with the all of the redundant word line driving circuits 141a/ 141b, 142a/ 142b and 14ia/ 14ib through only ( i + 2 ) signal lines EC1, EC2, EC3 to ECk.
- Programming circuits 151, 152 and 15i are respectively associated with the memory cell array blocks 111, 112, and 11i, and the programming circuits 151, 152 and 15i are coupled through signal lines S11 to S1i, S21 to S2i and R11 to R1i with encoder unit 15. If the regular memory cells can not properly store data bits, those regular memory cells are recognized as defective regular memory cells.
- the row addresses assigned to the defective word lines are stored in the associated programming circuit 151, 152 or 15i, and each of the programming circuits 151, 152 or 15i supplies a multi-bit enable signal to the associated signal line S11/S21, S12/ S22 or S1i/S2i and a prohibiting signal to the associated signal line R11, R12 or R1i upon consistency of an address indicated by the decoded row address bits with one of the row addresses assigned to the defective word line.
- One of the component bits of the enable signal is indicative of enabled state for one of the redundant word line driving circuits 141a/141b, 142a/ 142b or 14ia/ 14ib, and the other component bit is indicative of disenabled state of the other associated redundant word line driving circuit.
- the prohibiting signal is indicative of canceling the enabled state of the associated regular word line driving circuit. For example, if the decoded row address bits are indicative of a defective word line replaced with the redundant word line RWL1 coupled with the redundant word line driving circuit 141a, the associated programming circuit 151 discriminates the decoded row address bits, and causes the multi-bit enable signal to enable the redundant word line driving circuit 141a and to disenable the redundant word line driving circuit 141b.
- the programming circuit 151 further produces the prohibiting signal, and supplies to the regular word line driving circuit 121.
- the other programming circuits 152 to 15i have no influence on the redundant word line driving circuits 142a, 142b, 14ia and 14ib as well as the regular word line driving circuits 122 to 12i.
- each of the signal lines R11 to R1i is coupled through one of the signal lines EC3 to ECk with not only the associated regular word line driving circuit but also with the associated redundant word line driving circuits.
- Each of the programming circuits 151 to 15i has an array of fuse elements, and row addresses are memorized by selectively breaking the fuse elements.
- the encoder unit 15 comprises a first NOR gate 15a coupled with the signal lines S11, S12 and S1i, a second NOR gate 15b coupled with the signal lines S21, S22 and S2i, and a bundle of signal paths 15c for freely propagating the prohibiting signals.
- the first NOR gate 15a is coupled with the signal line EC1 which is branched so as to terminate at the redundant word line driving circuits 141a, 142a and 14ia.
- the second NOR gate is coupled with the signal line EC2 which is also branched so as to terminate at the redundant word line driving circuits 141b, 142b and 14ib.
- the signal lines EC1 and EC2 and the bundle of the signal lines 15c propagate a code signal to the regular word line driving circuits 121 to 12i and the redundant word line driving circuits 141a to 14ib.
- Each of the NOR gates 15a and 15b is arranged as shown in Fig. 3, and comprises an n-channel enhancement type load transistor QN11 coupled between a source of positive voltage line Vdd and the associated signal line EC1 or EC2, and a parallel combination of n-channel enhancement type switching transistors QN21, QN22 to QN2i coupled in parallel between the associateed signal line EC1 or C2 and a ground voltage line GND.
- the signal lines S11 to S1i or S21 to S2i are coupled with the gate electrodes of the n-channel enhancement type switching transistors QN21 to QN2i, respectively.
- the NOR gate thus arranged behaves as follows. If the components bits on the associated signal lines S11 to S1i or S21 to S2i are in a low level, the NOR gate 15a or 15b allows the associated signal line EC1 or EC2 to remain high. However, if one of the component bits is in a high level, the associated signal line EC1 or EC2 is discharged through one of the n-channel enhancement type switching transistors QN11 to QN1i or QN21 to Qn2i.
- any regular word line is not replaced with the redundant word lines RWL1 to RWL4.
- the internal address bits causes the selector unit 13 to designate one of the word line from each of the word line groups WL1, WL2 and WLi.
- the programming circuits 151 to 15i cause the multi-bit enable signals and the prohibiting signals to be inactive, and, for this reason, the decoded row address bits allow the regular word line driving circuits 121 to 12i to selectively drive the associated word lines to an active level. Then, data bits are read out from the regular memory cells coupled to the activated regular word lines to associateed bit lines, respectively.
- the row addresses assigned to the defective word lines are stored in the programming circuit 151. If the external row address signal is indicative of the defective word line replaced with the redundant word line RWL1, the programming circuit 151 discriminates the designation by comparing the row address indicted by the decoded row address bits with the row addresses stored therein, and producing the multi-bit enable signal on the signal lines S11 and S21 as well as the prohibiting signal on the signal line R11. The component bit on the signal line S11 is in the active high level, and the other component bit on the signal line S21 remains in low.
- the NOR gate 15a allows the signal line EC to decay in the low level, and the NOR gate 15b keeps the signal line high.
- the redundant word line driving circuit 141a is enabled with the signal line EC1 and the signal line EC3 propagating the prohibiting signal, and drives the redundant word line RWL1 to the active level instead of the defective word line.
- the redundant word line driving circuit 141b remains inactive because of the signal line EC2 of the high level. Since the other programming circuits 152 to 15i do not produce any prohibiting signal, the other redundant word line driving circuits 142a to 14ib do not drive the associated redundant word lines,
- the defective word line replaced with the redundant word line RWL3 is designated by the decoded row address bits, the programming circuit 151 shifts the signal line S21, and the NOR gate 15b allows the signal line EC2 to go down. Then, the redundant word line driving circuit 141b is enabled, and the other redundant word line driving circuits 141a and 142a to 14ib remain inactive.
- the semiconductor memory device according to the present invention selectively enable the pair of redundant word line driving circuits with the coded signal, the signal lines EC1 to ECk is decreased rather than those of the prior art semiconductor memory device, and a designer can easily complete the layout of wirings.
- NOR gate forming a part of an encoder unit is illustrated.
- the other components of the second embodiment are similar to those of the first embodiment, and no further description is hereinbelow incorporated for the sake of simplicity.
- the NOR gate shown in Fig. 4 comprises a p-channel enhancement type precharging transistor QP1 coupled between a source of power voltage line Vdd and one of the signal lines EC1 and EC2, and a plurality of n-channel enhancement type switching transistors coupled in parallel between the signal line EC1 or EC2 and the ground voltage line GND.
- the p-channel enhancement type precharging transistor QP1 is responsive to a precharging signal PCH, and the precharging signal PCH is decayed to the low level prior to change of the decoded row address bits.
- the n-channel enhancement type switching transistors are respectively gated by the signal lines S11 to S1i or S21 to S2i.
- the NOR gate thus arranged achieve the NOR operation on the component bits of the multi-bit enable signals as similar to that of the first embodiment.
Landscapes
- For Increasing The Reliability Of Semiconductor Memories (AREA)
- Static Random-Access Memory (AREA)
Abstract
Description
- This invention relates to a semiconductor memory device and, more particularly, to a redundant technology for rescuing the semiconductor memory device from defect.
- A typical example of the semiconductor memory device with redundancy is shown in Fig. 1 of the drawings, and comprises a plurality of memory
cell array blocks 1. Each of the memorycell array blocks 1 is implemented by a plurality of memory cells arranged in rows and columns, and most of the memory cells serve as regular memory cells associated with regular word lines WL. The residual memory cells serve as redundant memory cells, and two pairs of redundant word lines RWL1, RWL2, RWL3 and RWL4 are associated with the rows of the redundant memory cells. - The regular word line groups WL are respectively associated with word
line driving circuits 2, and the regular word lines WL of each group are selectively driven by the associated wordline driving circuit 2. Aword line selector 3 is provided for the wordline driving circuits 2, and is operative to select a regular word line from each regular word line group WL. - Two redundant word
line driving circuits cell array block 1, and the two redundant wordline driving circuits line driving circuits word line selector 3, and theword line selector 3 designates one of the redundant word lines RWL1/ RWL2 or RWL3/ RWL4 for each redundant wordline driving circuit -
Programming circuits 5 are respectively associated with the memorycell array blocks 1, and each of theprogramming circuits 5 is coupled through three signal lines S1, S2 and R1 with the redundant wordline driving circuits line driving circuit 2. If defective regular memory cells are found in the associated memorycell array block 1, the row addresses assigned to the regular word lines coupled to the defective regular memory cells are stored in the associatedprogramming circuit 5, and theprogramming circuit 5 selectively drives the three signal lines S1, S2 and R1. The regular word line coupled with the defective regular memory cell or cells is hereinbelow simply referred to as "defective word line". One of the signal lines S1 and S2 propagates an enable signal to the associated redundant wordline driving circuit programming circuit 5 simultaneously supplies a prohibiting signal through the signal line R1 to the associated wordline driving circuit 2. The prohibiting signal cancels the selection by theselector 3. - Though not shown in Fig. 1, internal row address bits are selectively supplied to the word
line selector unit 3 and the wordline selector unit 3 supplies decoded row address bits to the wordline driving circuits 2 and theprogramming circuits 5, and theprogramming circuits 5 monitor the decoded row address bits to see whether or not a defective word line is designated. If any regular word line is not replaced with the redundant word lines RWL1 to RWL4, the decoded row address bits allow each of the wordline driving circuits 2 to drive one of the associated word lines WL to an active level. Then, data bits are read out from the regular memory cells to associated bit lines (not shown), and the data bits thus read out to the bit lines are selectively supplied to the outside thereof. - However, if defective word lines are replaced with the redundant word lines RWL1 to RWL4, respectively, the
programming circuits 5 monitor the decoded row address bits to see whether or not the row address indicated by the decoded row address bits is matched with any one of the row addresses stored therein. If the row address is not matched with any one of the row addresses, theprogramming circuits 5 do not produce any enable signal as well as any prohibiting signal, and theselector 3 and the wordline driving circuits 2 selectively drive the regular word lines WL. If, on the other hand, the address is matched with any one of the row addresses stored therein, theprogramming circuit 5 selectively supplies the enable signal to the associated signal line S1 or S2, and the prohibiting signal on the signal line R1 causes the associated wordline driving circuit 2 to remain inactive. For this reason, the redundant word lines RWL1 to RWL4 are selectively driven to the active level instead of the defective word lines. - However, a problem is encountered in the prior art semiconductor memory device in that total sum of the signal lines S1, S2 and R1 are too many to freely layout the component circuits and blocks. In detail, since each of the
programming circuits 5 requires the three signal lines S1, S2 and R1, the total sum of the signal lines S1, S2 and R1 are increased together with the number of the memory cell array blocks. If all of theprogramming circuits 5 are arranged to be close to all of the wordline driving circuits 2 and all of the redundant wordline driving circuits programming circuits 5 from the associated wordline driving circuits 2 and the redundant wordline driving circuits - It is therefore an important object of the present invention to provide a semiconductor memory device which allows programming circuits to couple with driver circuits through a relatively small number of signal lines.
- To accomplish the object, the present invention proposes to select a redundant word line driving circuit with a coded signal.
- In accordance with the present invention, there is provided a semiconductor memory device fabricated on a single semiconductor chip, comprising: a) a plurality of memory cell array blocks each implemented by a plurality of memory cells arranged in rows and columns, memory cells in first rows selected from the rows serving as regular memory cells, memory cells in second rows selected from the rows serving as redundant memory cells; b) a plurality of regular word line groups respectively associated with the plurality of memory cell array blocks, and each having a plurality of regular word lines respectively associated with the first rows for selectively allowing data bits to be read out from the regular memory cells; c) a plurality of word line driving circuits respectively associated with the plurality of regular word line groups, and selectively driving the plurality of word lines of the associated word line group; d) a plurality of redundant word line groups respectively associated with the plurality of memory cell array blocks, and each having a plurality of redundant word lines respectively associated with the second rows for selectively allowing data bits to be read out from the redundant memory cells, the plurality of redundant word lines of each redundant word line group being respectively replaceable with defective regular word lines which are selected from the plurality of regular word lines of the associated memory cell array block and which are coupled with defective regular memory cells; e) a plurality of redundant word line driving circuit groups respectively associated with the plurality of memory cell array blocks, and each having a plurality of redundant word line driving circuits coupled with the redundant word lines of the associated redundant word line group for selectively allowing data bits from the redundant memory cells; f) a plurality of programming circuits respectively associated with the plurality of memory cell array blocks, and each storing row addresses respectively assigned to the defective regular word lines of the associated memory cell array block, if any, each of the plurality of programming circuits monitoring internal row address bits to see whether or not one of the defective word lines is designated, each of the plurality of programming circuits being operative to produce a multi-bit enable signal indicative of one of the defective word lines indicated by the internal row address bits and a prohibiting signal for canceling enabled state of the word line driving circuit when the internal address bits are indicative of the address assigned to one of the defective word lines; and g) an encoder unit supplied with the multi-bit enable and prohibiting signals from the programming circuits, and operative to produce a coded signal supplied to the plurality of word line driving circuits as well as to the plurality of redundant word line driving circuit groups.
- The features and advantages of the semiconductor memory device according to the present invention will be more clearly understood from the following description taken in conjunction with the accompanying drawings in which:
- Fig. 1 is a block diagram showing the arrangement of the prior art semiconductor memory device;
- Fig. 2 is a block diagram showing the arrangement of a semiconductor memory device according to the present invention;
- Fig. 3 is a circuit diagram showing the arrangement of an encoder incorporated in the semiconductor memory device shown in Fig. 2; and
- Fig. 4 is a circuit diagram showing the arrangement of an encoder incorporated in another semiconductor memory device according to the present invention.
- Referring to Fig. 2 of the drawings, a semiconductor memory device embodying the present invention is fabricated on a single semiconductor chip 11, and comprises a plurality of memory
cell array blocks 111, 112, ... and 11i. Each of the memorycell array blocks 1 is implemented by a plurality of memory cells M11, M1n, Mm1 and Mmn arranged in rows and columns, and first rows of the memory cells in each memorycell array block 111, 112 or 11i serve as regular memory cells associated with regular word lines WL1, WL2 or WLi. The residual memory cells in second rows serve as redundant memory cells, and two pairs of redundant word lines RWL1, RWL2, RWL3 and RWL4 are associated with the second rows of the redundant memory cells of each memorycell array block 111, 112 or 11i. - The regular word line groups WL1, WL2 and WLi are respectively associated with regular word
line driving circuits line driving circuit line driving circuits - Two redundant word
line driving circuits cell array block 111, 112 or 11i, and the two redundant wordline driving circuits 141a/ 141b, 142a/ 142b or 14ia/14ib are coupled to the two pairs of redundant word lines RWL1/ RWL2 and RWL3/ RWL4, respectively. The redundant wordline driving circuits 141a/ 141b, 142a/ 142b and 14ia /14ib are coupled with the word line selector unit 13, and each of the redundant wordline driving circuits 141a to 14ib selects a redundant word line from the associated two redundant word lines on the basis of one of the decoded row address bits. Anencoder unit 15 is coupled with the all of the redundant wordline driving circuits 141a/ 141b, 142a/ 142b and 14ia/ 14ib through only ( i + 2 ) signal lines EC1, EC2, EC3 to ECk. -
Programming circuits cell array blocks 111, 112, and 11i, and theprogramming circuits encoder unit 15. If the regular memory cells can not properly store data bits, those regular memory cells are recognized as defective regular memory cells. If the defective memory cells are found in one of the memorycell array blocks 111, 112 or 11i, the row addresses assigned to the defective word lines are stored in the associatedprogramming circuit programming circuits line driving circuits 141a/141b, 142a/ 142b or 14ia/ 14ib, and the other component bit is indicative of disenabled state of the other associated redundant word line driving circuit. The prohibiting signal is indicative of canceling the enabled state of the associated regular word line driving circuit. For example, if the decoded row address bits are indicative of a defective word line replaced with the redundant word line RWL1 coupled with the redundant wordline driving circuit 141a, the associated programming circuit 151 discriminates the decoded row address bits, and causes the multi-bit enable signal to enable the redundant wordline driving circuit 141a and to disenable the redundant wordline driving circuit 141b. The programming circuit 151 further produces the prohibiting signal, and supplies to the regular wordline driving circuit 121. However, theother programming circuits 152 to 15i have no influence on the redundant wordline driving circuits line driving circuits 122 to 12i. In this instance, each of the signal lines R11 to R1i is coupled through one of the signal lines EC3 to ECk with not only the associated regular word line driving circuit but also with the associated redundant word line driving circuits. Each of the programming circuits 151 to 15i has an array of fuse elements, and row addresses are memorized by selectively breaking the fuse elements. - The
encoder unit 15 comprises afirst NOR gate 15a coupled with the signal lines S11, S12 and S1i, asecond NOR gate 15b coupled with the signal lines S21, S22 and S2i, and a bundle ofsignal paths 15c for freely propagating the prohibiting signals. Thefirst NOR gate 15a is coupled with the signal line EC1 which is branched so as to terminate at the redundant wordline driving circuits line driving circuits signal lines 15c propagate a code signal to the regular wordline driving circuits 121 to 12i and the redundant wordline driving circuits 141a to 14ib. - Each of the
NOR gates - The NOR gate thus arranged behaves as follows. If the components bits on the associated signal lines S11 to S1i or S21 to S2i are in a low level, the
NOR gate - If all of the regular memory cells are excellent, any regular word line is not replaced with the redundant word lines RWL1 to RWL4. In this situation, the internal address bits causes the selector unit 13 to designate one of the word line from each of the word line groups WL1, WL2 and WLi. However, the programming circuits 151 to 15i cause the multi-bit enable signals and the prohibiting signals to be inactive, and, for this reason, the decoded row address bits allow the regular word
line driving circuits 121 to 12i to selectively drive the associated word lines to an active level. Then, data bits are read out from the regular memory cells coupled to the activated regular word lines to asociated bit lines, respectively. - Assuming now defective regular memory cells are found in the memory cell array block 111 and that the four defective regular word lines are replaced with the redundant word lines RWL1 to RWL4, the row addresses assigned to the defective word lines are stored in the programming circuit 151. If the external row address signal is indicative of the defective word line replaced with the redundant word line RWL1, the programming circuit 151 discriminates the designation by comparing the row address indicted by the decoded row address bits with the row addresses stored therein, and producing the multi-bit enable signal on the signal lines S11 and S21 as well as the prohibiting signal on the signal line R11. The component bit on the signal line S11 is in the active high level, and the other component bit on the signal line S21 remains in low. Then, the NOR
gate 15a allows the signal line EC to decay in the low level, and the NORgate 15b keeps the signal line high. Then, only the redundant wordline driving circuit 141a is enabled with the signal line EC1 and the signal line EC3 propagating the prohibiting signal, and drives the redundant word line RWL1 to the active level instead of the defective word line. However, the redundant wordline driving circuit 141b remains inactive because of the signal line EC2 of the high level. Since theother programming circuits 152 to 15i do not produce any prohibiting signal, the other redundant wordline driving circuits 142a to 14ib do not drive the associated redundant word lines, - On the contrary, the defective word line replaced with the redundant word line RWL3 is designated by the decoded row address bits, the programming circuit 151 shifts the signal line S21, and the NOR
gate 15b allows the signal line EC2 to go down. Then, the redundant wordline driving circuit 141b is enabled, and the other redundant wordline driving circuits - As will be understood from the foregoing description, since the semiconductor memory device according to the present invention selectively enable the pair of redundant word line driving circuits with the coded signal, the signal lines EC1 to ECk is decreased rather than those of the prior art semiconductor memory device, and a designer can easily complete the layout of wirings.
- Turning to Fig. 4 of the drawings, a NOR gate forming a part of an encoder unit is illustrated. The other components of the second embodiment are similar to those of the first embodiment, and no further description is hereinbelow incorporated for the sake of simplicity.
- The NOR gate shown in Fig. 4 comprises a p-channel enhancement type precharging transistor QP1 coupled between a source of power voltage line Vdd and one of the signal lines EC1 and EC2, and a plurality of n-channel enhancement type switching transistors coupled in parallel between the signal line EC1 or EC2 and the ground voltage line GND. The p-channel enhancement type precharging transistor QP1 is responsive to a precharging signal PCH, and the precharging signal PCH is decayed to the low level prior to change of the decoded row address bits. The n-channel enhancement type switching transistors are respectively gated by the signal lines S11 to S1i or S21 to S2i. The NOR gate thus arranged achieve the NOR operation on the component bits of the multi-bit enable signals as similar to that of the first embodiment.
- Although particular embodiments of the present invention have been shown and described, it will be obvious to those skilled in the art that various changes and modifications may be made without departing from the spirit and scope of the present invention.
Claims (4)
- A semiconductor memory device fabricated on a single semiconductor chip (11), comprising:a) a plurality of memory cell array blocks (111/112/11i) each implemented by a plurality of memory cells (M11 to Mmn) arranged in rows and columns, memory cells in first rows selected from said rows serving as regular memory cells, memory cells in second rows selected from said rows serving as redundant memory cells;b) a plurality of regular word line groups (WL1/ WL2/ WLi) respectively associated with said plurality of memory cell array blocks, and each having a plurality of regular word lines respectively associated with said first rows for selectively allowing data bits to be read out from said regular memory cells;c) a plurality of word line driving circuits (121/ 122/ 12i) respectively associated with said plurality of regular word line groups, and selectively driving said plurality of word lines of said associated word line groups;d) a plurality of redundant word line groups respectively associated with said plurality of memory cell array blocks, and each having a plurality of redundant word lines (RWL1/ RWL2/ RWL3/ RWL4) respectively associated with said second rows for selectively allowing data bits to be read out from said redundant memory cells, said plurality of redundant word lines of each redundant word line group being respectively replaceable with defective regular word lines which are selected from said plurality of regular word lines of said associated memory cell array block and which are coupled with defective regular memory cells;e) a plurality of redundant word line driving circuit groups (141a/ 141b; 142a/ 142b/ 14ia/ 14ib) respectively associated with said plurality of memory cell array blocks, and each having a plurality of redundant word line driving circuits coupled with said redundant word lines of the associated redundant word line group for selectively allowing data bits from said redundant memory cells; andf) a plurality of programming circuits (151/ 152/ 15i) respectively associated with said plurality of memory cell array blocks, and each storing row addresses respectively assigned to said defective regular word lines of the associated memory cell array block, if any, each of said plurality of programming circuits monitoring internal row address bits to see whether or not one of said defective word lines is designated, each of said plurality of programming circuits being operative to produce a multi-bit enable signal indicative of one of said defective word lines indicated by said internal row address bits and a prohibiting signal for canceling enabled state of said word line driving circuit when said internal address bits are indicative of said address assigned to one of said defective word lines,
characterized byg) an encoder unit (15) supplied with said multi-bit enable and prohibiting signals from said programming circuits, and operative to produce a coded signal supplied to said plurality of word line driving circuits as well as to said plurality of redundant word line driving circuit groups. - A semiconductor memory device as set froth in claim 1, in which said encoder unit comprises a first NOR gate (15a) supplied with component bits each selected from one of said multi-bit enable signals, a second NOR gate (15b) supplied with other component bits each selected from one of said multi-bit enable signals, and signal paths (15c) for said prohibiting signal.
- A semiconductor memory device as set forth in claim 2, in which each of said first and second NOR gates comprises a load transistor (QN11) coupled between a source of power voltage level (Vdd) and an output node (EC1 or EC2) thereof, and a plurality of switching transistors (QN21 to QN2i) coupled in parallel between said output node and another source of power voltage level (GND) and gated by the component bits supplied from said plurality of programming circuits.
- A semiconductor memory device as set forth in claim 2, in which each of said first and second NOR gates comprises a precharging transistor (QP1) coupled between a source of power voltage level (Vdd) and an output node thereof ( EC1 or EC2) and responsive to a precharging signal (PCH), and a plurality of switching transistors (QN31 to QN3i) coupled in parallel between said output node and another source of power voltage level and gated by the component bits supplied from said plurality of programming circuits.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP3025504A JP2629463B2 (en) | 1991-01-25 | 1991-01-25 | Semiconductor memory circuit |
JP25504/91 | 1991-01-25 |
Publications (3)
Publication Number | Publication Date |
---|---|
EP0496282A2 true EP0496282A2 (en) | 1992-07-29 |
EP0496282A3 EP0496282A3 (en) | 1993-05-12 |
EP0496282B1 EP0496282B1 (en) | 1996-10-30 |
Family
ID=12167900
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP92100677A Expired - Lifetime EP0496282B1 (en) | 1991-01-25 | 1992-01-16 | Redundant random access memory device equipped with encoder coupled between programming circuits and redundant word line driving circuits |
Country Status (5)
Country | Link |
---|---|
US (1) | US5224073A (en) |
EP (1) | EP0496282B1 (en) |
JP (1) | JP2629463B2 (en) |
KR (1) | KR960000679B1 (en) |
DE (1) | DE69214850T2 (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0600151A2 (en) * | 1992-12-03 | 1994-06-08 | Fujitsu Limited | Nonvolatile semiconductor memory device having electrically and collectively erasable characteristics |
DE19754471C1 (en) * | 1997-11-26 | 1998-11-19 | Siemens Ag | Manufacturing method e.g. for extruded multi-filament superconductors |
EP0945802A2 (en) * | 1998-03-25 | 1999-09-29 | Nec Corporation | Semiconductor memory device with redundancy |
US6337815B1 (en) * | 1998-07-30 | 2002-01-08 | Oki Electric Industry Co., Ltd. | Semiconductor memory device having redundant circuit |
Families Citing this family (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3040625B2 (en) * | 1992-02-07 | 2000-05-15 | 松下電器産業株式会社 | Semiconductor storage device |
JP2567180B2 (en) * | 1992-03-23 | 1996-12-25 | 株式会社東芝 | Semiconductor memory |
KR19990061991A (en) * | 1997-12-31 | 1999-07-26 | 김영환 | A semiconductor device having a plurality of redundancy input and output lines |
US5970013A (en) * | 1998-02-26 | 1999-10-19 | Lucent Technologies Inc. | Adaptive addressable circuit redundancy method and apparatus with broadcast write |
US6011733A (en) * | 1998-02-26 | 2000-01-04 | Lucent Technologies Inc. | Adaptive addressable circuit redundancy method and apparatus |
DE19922920C1 (en) * | 1999-05-19 | 2000-11-16 | Siemens Ag | Integrated memory device with redundant function e.g. dynamic random access memory (DRAM) |
US6438672B1 (en) | 1999-06-03 | 2002-08-20 | Agere Systems Guardian Corp. | Memory aliasing method and apparatus |
JP2003036681A (en) * | 2001-07-23 | 2003-02-07 | Hitachi Ltd | Non-volatile memory device |
US20060182187A1 (en) * | 2005-02-11 | 2006-08-17 | Likovich Robert B Jr | Automatic reconfiguration of an I/O bus to correct for an error bit |
US7495977B1 (en) * | 2006-03-31 | 2009-02-24 | Cypress Semiconductor Corp. | Memory system having high-speed row block and column redundancy |
KR20170055222A (en) | 2015-11-11 | 2017-05-19 | 삼성전자주식회사 | Memory device and memory system having repair unit modification function |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS63206998A (en) * | 1987-02-24 | 1988-08-26 | Oki Electric Ind Co Ltd | Semiconductor storage device |
US4837747A (en) * | 1986-11-29 | 1989-06-06 | Mitsubishi Denki Kabushiki Kaisha | Redundary circuit with a spare main decoder responsive to an address of a defective cell in a selected cell block |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2632076B2 (en) * | 1990-08-02 | 1997-07-16 | 三菱電機株式会社 | Semiconductor storage device |
-
1991
- 1991-01-25 JP JP3025504A patent/JP2629463B2/en not_active Expired - Lifetime
-
1992
- 1992-01-16 DE DE69214850T patent/DE69214850T2/en not_active Expired - Fee Related
- 1992-01-16 EP EP92100677A patent/EP0496282B1/en not_active Expired - Lifetime
- 1992-01-21 US US07/822,758 patent/US5224073A/en not_active Expired - Fee Related
- 1992-01-23 KR KR1019920000893A patent/KR960000679B1/en not_active IP Right Cessation
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4837747A (en) * | 1986-11-29 | 1989-06-06 | Mitsubishi Denki Kabushiki Kaisha | Redundary circuit with a spare main decoder responsive to an address of a defective cell in a selected cell block |
JPS63206998A (en) * | 1987-02-24 | 1988-08-26 | Oki Electric Ind Co Ltd | Semiconductor storage device |
Non-Patent Citations (2)
Title |
---|
IBM TECHNICAL DISCLOSURE BULLETIN. vol. 31, no. 12, May 1989, NEW YORK US pages 170 - 171 , XP110908 'Word Line Redundancy with Improved Circuit and Wiring Density' * |
PATENT ABSTRACTS OF JAPAN vol. 012, no. 497 (P-806)26 December 1988 & JP-A-63 206 998 ( OKI ELECTRIC IND CO LTD ) 26 August 1988 * |
Cited By (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6563738B2 (en) | 1992-12-03 | 2003-05-13 | Fujitsu Limited | Nonvolatile semiconductor memory device having electrically and collectively erasable characteristics |
EP0600151A3 (en) * | 1992-12-03 | 1998-11-11 | Fujitsu Limited | Nonvolatile semiconductor memory device having electrically and collectively erasable characteristics |
US6288945B1 (en) | 1992-12-03 | 2001-09-11 | Fujitsu Limited | Nonvolatile semiconductor memory device having electrically and collectively erasable characteristics |
US6414874B2 (en) | 1992-12-03 | 2002-07-02 | Fujitsu Limited | Nonvolatile semiconductor memory device having electrically and collectively erasable characteristics |
EP0600151A2 (en) * | 1992-12-03 | 1994-06-08 | Fujitsu Limited | Nonvolatile semiconductor memory device having electrically and collectively erasable characteristics |
US6611464B2 (en) * | 1992-12-03 | 2003-08-26 | Fujitsu Limited | Nonvolatile semiconductor memory device having electrically and collectively erasable characteristics |
US6618288B2 (en) | 1992-12-03 | 2003-09-09 | Fujitsu Limited | Nonvolatile semiconductor memory device having electrically and collectively erasable characteristics |
US6646920B2 (en) | 1992-12-03 | 2003-11-11 | Fujitsu Limited | Nonvolatile semiconductor memory device having electrically and collectively erasable characteristics |
DE19754471C1 (en) * | 1997-11-26 | 1998-11-19 | Siemens Ag | Manufacturing method e.g. for extruded multi-filament superconductors |
EP0945802A2 (en) * | 1998-03-25 | 1999-09-29 | Nec Corporation | Semiconductor memory device with redundancy |
EP0945802A3 (en) * | 1998-03-25 | 2000-04-19 | Nec Corporation | Semiconductor memory device with redundancy |
US6175527B1 (en) | 1998-03-25 | 2001-01-16 | Nec Corporation | Semiconductor memory device having reduced component count and lower wiring density |
US6337815B1 (en) * | 1998-07-30 | 2002-01-08 | Oki Electric Industry Co., Ltd. | Semiconductor memory device having redundant circuit |
Also Published As
Publication number | Publication date |
---|---|
US5224073A (en) | 1993-06-29 |
KR960000679B1 (en) | 1996-01-11 |
DE69214850T2 (en) | 1997-05-28 |
KR920015384A (en) | 1992-08-26 |
EP0496282B1 (en) | 1996-10-30 |
JPH04252500A (en) | 1992-09-08 |
JP2629463B2 (en) | 1997-07-09 |
DE69214850D1 (en) | 1996-12-05 |
EP0496282A3 (en) | 1993-05-12 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5224073A (en) | Redundant random access memory device equipped with encoder coupled between programming circuits and redundant word line driving circuits | |
KR0119888B1 (en) | Defect reliefering method and circuit of semiconductor memory device | |
US6229742B1 (en) | Spare address decoder | |
US6310806B1 (en) | Semiconductor memory device with redundant circuit | |
US5287310A (en) | Memory with I/O mappable redundant columns | |
US5548225A (en) | Block specific spare circuit | |
EP0836142B1 (en) | Semiconductor memory capable of mapping bad blocks | |
US5461587A (en) | Row redundancy circuit and method for a semiconductor memory device with a double row decoder | |
US5502674A (en) | Method and apparatus for repair of memory by redundancy | |
US5485424A (en) | Semiconductor memory and redundant-address writing method | |
JPH0817197A (en) | Semiconductor storage | |
JPS63220500A (en) | Redundancy circuit for semiconductor memory device | |
US6704226B2 (en) | Semiconductor memory device having row repair circuitry | |
EP0472209B1 (en) | Semiconductor memory device having redundant circuit | |
EP0503100B1 (en) | Semiconductor memory | |
US6498756B2 (en) | Semiconductor memory device having row repair circuitry | |
US5581509A (en) | Double-row address decoding and selection circuitry for an electrically erasable and programmable non-volatile memory device with redundancy, particularly for flash EEPROM devices | |
US4987560A (en) | Semiconductor memory device | |
US5371697A (en) | Associative memory device equipped with associative memory cells implemented by pairs of electrically erasable and programmable memory transistors | |
EP0419760B1 (en) | Zero standby power, radiation hardened, memory redundancy circuit | |
US6694448B2 (en) | SRAM row redundancy | |
US6529420B2 (en) | Redundant decoder circuit | |
US5479371A (en) | Semiconductor memory device | |
US6545920B2 (en) | Defective address storage scheme for memory device | |
US5349557A (en) | Semiconductor memory device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 19920116 |
|
AK | Designated contracting states |
Kind code of ref document: A2 Designated state(s): DE FR GB |
|
PUAL | Search report despatched |
Free format text: ORIGINAL CODE: 0009013 |
|
AK | Designated contracting states |
Kind code of ref document: A3 Designated state(s): DE FR GB |
|
17Q | First examination report despatched |
Effective date: 19951201 |
|
GRAH | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOS IGRA |
|
GRAH | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOS IGRA |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): DE FR GB |
|
REF | Corresponds to: |
Ref document number: 69214850 Country of ref document: DE Date of ref document: 19961205 |
|
ET | Fr: translation filed | ||
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
26N | No opposition filed | ||
REG | Reference to a national code |
Ref country code: GB Ref legal event code: IF02 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: FR Payment date: 20020110 Year of fee payment: 11 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: GB Payment date: 20020116 Year of fee payment: 11 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: DE Payment date: 20020212 Year of fee payment: 11 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: GB Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20030116 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: DE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20030801 |
|
GBPC | Gb: european patent ceased through non-payment of renewal fee | ||
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: FR Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20030930 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: ST |