EP0031834A1 - Dwell circuitry for an ingnition control system. - Google Patents

Dwell circuitry for an ingnition control system.

Info

Publication number
EP0031834A1
EP0031834A1 EP80901351A EP80901351A EP0031834A1 EP 0031834 A1 EP0031834 A1 EP 0031834A1 EP 80901351 A EP80901351 A EP 80901351A EP 80901351 A EP80901351 A EP 80901351A EP 0031834 A1 EP0031834 A1 EP 0031834A1
Authority
EP
European Patent Office
Prior art keywords
count
dwell
terminal
counter
signal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
EP80901351A
Other languages
German (de)
French (fr)
Other versions
EP0031834A4 (en
EP0031834B1 (en
Inventor
Rupin Jayant Javeri
Adelore Francis Petrie
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Motorola Solutions Inc
Original Assignee
Motorola Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US06/049,014 external-priority patent/US4300518A/en
Priority claimed from US06/049,013 external-priority patent/US4329959A/en
Application filed by Motorola Inc filed Critical Motorola Inc
Publication of EP0031834A1 publication Critical patent/EP0031834A1/en
Publication of EP0031834A4 publication Critical patent/EP0031834A4/en
Application granted granted Critical
Publication of EP0031834B1 publication Critical patent/EP0031834B1/en
Expired legal-status Critical Current

Links

Classifications

    • FMECHANICAL ENGINEERING; LIGHTING; HEATING; WEAPONS; BLASTING
    • F02COMBUSTION ENGINES; HOT-GAS OR COMBUSTION-PRODUCT ENGINE PLANTS
    • F02PIGNITION, OTHER THAN COMPRESSION IGNITION, FOR INTERNAL-COMBUSTION ENGINES; TESTING OF IGNITION TIMING IN COMPRESSION-IGNITION ENGINES
    • F02P3/00Other installations
    • F02P3/02Other installations having inductive energy storage, e.g. arrangements of induction coils
    • F02P3/04Layout of circuits
    • F02P3/045Layout of circuits for control of the dwell or anti dwell time
    • F02P3/0453Opening or closing the primary coil circuit with semiconductor devices
    • F02P3/0456Opening or closing the primary coil circuit with semiconductor devices using digital techniques
    • FMECHANICAL ENGINEERING; LIGHTING; HEATING; WEAPONS; BLASTING
    • F02COMBUSTION ENGINES; HOT-GAS OR COMBUSTION-PRODUCT ENGINE PLANTS
    • F02PIGNITION, OTHER THAN COMPRESSION IGNITION, FOR INTERNAL-COMBUSTION ENGINES; TESTING OF IGNITION TIMING IN COMPRESSION-IGNITION ENGINES
    • F02P5/00Advancing or retarding ignition; Control therefor
    • F02P5/04Advancing or retarding ignition; Control therefor automatically, as a function of the working conditions of the engine or vehicle or of the atmospheric conditions

Definitions

  • the present invention relates generally to the field of digital signal processing circuitry, and more particu- larly to the field of digital electronic dwell circuits used in ignition control systems which control spark and dwell occurrence.
  • OMPI evidently produce accurate digital dwell control signals, generally they are not economically adaptable to operate in conjunction with digital spark timing circuits in which the spark timing is to be a function of engine speed and other additional engine variables. This is because generally prior art dwell circuits utilize cir ⁇ cuitry which is separate from the spark timing calcula ⁇ tion circuitry. Thus the dwell calculation is accom ⁇ plished without the utilization of the majority of the spark calculation circuitry, thus increasing the cost of the total ignition control system.
  • prior art dwell circuits such as U.S. Patent 4,018,202 utilize a complex and costly cam struc ⁇ ture having an extremely large number of individual teeth projections in order to produce a series of high resolu ⁇ tion crankshaft position pulses, typically one pulse being produced for every one degree of crankshaft rota ⁇ tion...
  • the construction of these cams is costly and their utilization would tend to inhibit utilization of the same cam to produce other crankshaft position pulses which would occur at other than one degree increments of crank ⁇ shaft rotation.
  • this deficiency can be over ⁇ come by utilizing additional cams and additional crank ⁇ shaft position sensors, but then the cost of the ignition control system would be increased. While the one degree pulses can be electronically realized by dividing up large angular crankshaft pulses, this would also add to the cost of an ignition control system.
  • the one ⁇ egree crankshaft position pulses produced by the prior art dwell circuits represent speed dependent crankshaft position pulses and enable the prior art circuits to readily calculate ignition dwell as a fixed number of degrees of crankshaft rotation.
  • these circuits have prouie s in realizing a constant dwell time, rather tnan constant; awe11 angle, which is desired for some engine operative conditions.
  • prior dwell circuits such as U.S. Patent 4,018,202 require complex feedback circuits having marginal stability.
  • Some dwell circuits suqh as those in U.S. Patent 3,908,616 utilize speed independent pulses in order to calculate ignition dwell. While these circuits have eliminated the need for a multi-tooth crankshaft cam or its electronic equivalent for producing high resolution crankshaft position pulses, the disclosed circuit designs cannot produce large dwell angles which are required at high engine speeds.
  • the dwell circuit in patent 3,908,616 contemplates adjusting count thresholds in order to adjust the dwell occurrence and/or contem ⁇ plates adjusting the rate at which pulse counting takes place. In order to implement either of these two func ⁇ tions, relatively complex and costly control structures are required.
  • An object of the present invention is to provide an improved and simplified digital sign'al processing circuit which overcomes the aforementioned deficiencies and initiates a signal at a predetermined time prior to the occurrence of periodic variable rate signal transitions.
  • a more particular object of the present invention is to provide an improved digital dwell circuit for an igni ⁇ tion control system which overcomes the aforementioned deficiencies .
  • improved circuitry for receiving a signal comprising periodic pulse transitions and producing indicative signals com ⁇ mencing at predetermined times prior to the occurrence of the periodic pulse transitions.
  • the cir ⁇ cuitry comprises: means for producing a periodic signal comprising periodic signal transitions occurring at a predetermined variable rate; means for receiving said periodic signal and for periodically developing a running count by counting pulses occurring at a predetermined rate, independent of said variable rate, between first and second predetermined time occurrences directly corre ⁇ sponding to the occurrence of sequential first and second pulse transitions of said periodic signal, and for pro- viding at said second time occurrences maximum running counts related to the time duration between said first and second pulse transitions; means for periodically receiving said maximum counts and effectively subtracting a predetermined number of counts therefrom to obtain a resultant subtracted count, said subtraction being com ⁇ pleted at substantially said second time occurrences; and means for periodically using said resultant subtracted counts to initiate an indicative signal after said second time occurrences
  • an improved digital dv/ell circuit is provided whicn utilizes the circuitry recited in the pre ⁇ ceding paragraph.
  • the dv/ell circuit utilizes crankshaft position sensor means to create said periodic signal (S j _) having periodic pulse transitions.
  • Tn is corresponds to the periodic signal producing means providing signal transitions occurring at a variable (engine speed deter- mined) rate.
  • SSp spark occurrence signal
  • a counter means essentially receives the periodic signal and at a first predetermined time occurrence (tiD) directly relat- ed to a first pulse transition, the counter commences counting signal pulses (Ci) which occur at a speed inde ⁇ pendent rate.
  • tiD predetermined time occurrence
  • t]_ second subsequent predetermined time occurrences directly related to a second subsequent pulse transition a maximum running count is obtained which is related to the time duration that exists between the first and second pulse transitions.
  • a subtraction means then effectively subtracts a predetermined number of pulses from this maximum pulse count, wherein the sub ⁇ traction is essentially instantaneously accomplished at the second time occurrences.
  • This subtracted count is then utilized to initiate a signal at a predetermined time prior to the next pulse transition of said periodic signal which occurs after the transitions directly relat ⁇ ed second time occurrences t ⁇ .
  • the present invention contemplates utilizing a down counter to accomplish the subtraction, and a count com ⁇ parator is utilized to compare the resultant subtracted count with tne next subsequently created running count such that when the subtracted count equals the subsequent running count dwell will be initiated at a predetermined number of counts prior to the occurrence of the maximum running count.
  • the present invention is capable of producing up to almost 100% dwell if necessary since tne nu ⁇ ;.oer of subtracted counts can De any arDi- trarily large number and thus dwell can be initiated at any time after the second transition and before the next transition. It is contemplated that preferably the pulse transitions all have the same polarity.
  • the present invention also readily enables initiating dwell at a fixed speed independent time prior to the pulse transi ⁇ tions of the periodic signal, since the initiation of dwell will occur at a time prior to a pulse transition equal to a predetermined number of the counts of the speed independent signal C- .
  • improved digital circuitry for receiving a signal com ⁇ prising periodic pulse transitions and producing indica ⁇ tive signals commencing at predetermined times prior to the occurrence of the periodic pulse transitions.
  • the circuitry comprises: means for producing a periodic signal comprising periodic signal pulse transi ⁇ tions occurring at a predetermined variable rate; means for receiving said periodic signal and for periodically developing a running count by counting pulses occurring at a predetermined rate, independent of said variable rate, between first and second predetermined time occur ⁇ rences directly corresponding to the occurrence of sequential first and second pulse transitions of said periodic signal, and for providing at said second time occurrences maximum running counts related to the time duration between said first and second pulse transitions; means for periodically receiving said maximum counts and effectively subtracting a predetermined number of counts therefrom to obtain a resultant subtracted count, said subtraction being completed at substantially said second time occurrences; wherein the improvement comprises means counting down from said resultant subtracted count at a rate which is independent of said variable rate and no more than the
  • This embodiment contemplates utilizing a down counter to accomplish the subtraction, and the same down counter receives the next subsequently created running count such that when a zero count is obtained a signal is produced at the counter overflow terminal and dwell will be initiated at a predetermined number of counts prior to the occurrence of the maximum running count.
  • the dwell circuit of the present invention is contemplated as being utilized in an ignition dwell and spark control system in which the cir ⁇ cuitry which produced the running count also is utilized to determine spark occurrence. This double utilization of the running count by both the dwell and spark timing circuits of an ignition control system reduces the cost of the ignition control system.
  • Figure 1 is a combination block and schematic diagram illustrating an engine ignition control system for an internal combustion engine
  • Figure 2 is a schematic diagram illustrating a typi ⁇ cal configuration for a dwell circuit illustrated in Figure 1;
  • Figure 3 is a schematic diagram illustrating a typi cal configuration for a pulse width modulator circuit shown in Figure 1;
  • Figure 4 is a schematic diagram illustrating typica circuit configurations for several of the block compon ⁇ ents shown in Figure 1;
  • Figure 5 is a schematic diagram illustrating a typi cal configuration for a select decoder illustrated in Figure 1;
  • Figure 6 is a schematic diagram illustrating a typi cal configuration for a slow speed decoder shown in Figure 1;
  • Figure 7 is a schematic diagram illustrating a typi cal configuration for a spark logic circuit shown in Figure 1;
  • Figure 8 is a schematic diagram of another typical embodiment for a dwell circuit shown in Figure 1;
  • Figure 9 is a graph which shows the desired spark timing versus engine speed characteristic provided by th circuit in Figure 1;
  • Figures 10A tnrough 10Q are a series of graphs which illustrate electrical signals and pulse count accumulations as functions of time for the system shown in Figure 1.
  • FIG. 1 illustrates an electronic ignition control system 10 for a two cylinder internal combustion engine (not shown) .
  • the control system 10 receives sensor input signals and develops control signals that determine the spark timing and dwell (coil excitation time) for a distributorless inductive ignition system.
  • Tne term "distributorless" contemplates the fact that no rotating mechanical distributor will be utilized, and that instead sparks will be created in each of the two cylinders simultaneously but at different times with respect to the compression cycle of each cylinder.
  • the control system 10 includes a rotating cam 11 synchronously rotatable with a crankshaft of a two cylin ⁇ der engine, the crankshaft being shown schematically as an axis of rotation 12.
  • the cam 11 has a peripheral projection 13 spaced from the axis 12 and the cam 11 is contemplated as rotating in a clockwise direction.
  • An advance sensor 15 is contemplated as having a sensing probe 16 positioned at a fixed location with respect to the rotating cam 11, and a reference sensor 17 is contemplated as having a sensing probe 18 similarly positioned with the probes 16 and 18 being spaced apart by 35 degrees of angular rotation of the cam 11 (which corresponds to 35 degrees of engine crankshaft rotation) .
  • the probes 16 and 18 produce crankshaft angular position pulses as the projection 13 rotates by these probes with the produced position sensing pulses initially occurring in response to the passage of a leading edge 13a of the projection passing by the sensing probes and the position pulses terminating after a trailing edge 13b has pass ⁇ ed by the probes 16 and 18.
  • Ti e advance sensors 15 and 17 receive input signals from tneir corresponding sensing probes and produce digital pulse outputs in correspond ⁇ ence thereto at output terminals 19 and 20, respectively.
  • the positioning of the sens ⁇ ing probes 16 and 18 with respect to the rotating cam 11 and its projection 13 is not totally arbitrary and that it is contemplated that the probe 16 is positioned such that it defines the maximum possible advance (earliest possible spark ignition occurrence for a cylinder com ⁇ pression cycle) fbr the ignition system 10 while the probe 18 defines the minimum possible advance (generally corresponding to top dead center of cylinder position which is generally termed zero or reference advance).
  • the positioning of the probes 16 and 18 define the earliest and latest possible occurrences of spark igni ⁇ tion, respectively, for the ignition control system 10. The significance of this will be demonstrated subse- quently.
  • the advance and reference output terminals 19 and 20 are eoupled as inputs to advance and reference buffers 21 and 22, respectively, which impedance isolate the sensors from subsequently circuitry and insure the production of precise-, uniform magnitude corresponding digital pulses at the output terminals 23 and 24, respectively.
  • Figures 10A and 10B illustrate the sensing pulses produced at the terminals 23 and 24, respectively, and illustrate that these pulses occur periodically at times t ⁇ and .t ⁇ corre- sponding to the passage of the leading edge 13a past the sensing probes 16 and 18.
  • the control system 10 includes a master clock oscil ⁇ lator 25 which produces clock timing pulses C p at an output terminal 26 wherein the frequency of the clock oscillator is preferably 149.25 KHz.
  • the clock pulses Cp are illustrated schematically in Figure IOC on a greatly expanded horizontal time scale and are continuously pro ⁇ quizd by the oscillator 25 regardless of the angular position of the crankshaft of the engine.
  • a prescaler 27 is shown as being integral with the clock oscillator 25 and producing output signals C_ through C4 at the output terminals 28 through 31, respectively.
  • the prescaler essentially comprises a series of counters which receive the clock signals C p and produce related lower frequency signals by essentially counting and thereby frequency dividing down the oscillator signal pulses C p .
  • the c ⁇ signal produced at the terminal 28 has an operative frequency of 1.16 KHz, C2 has a frequency of 9.33 KHz, the frequency for C3 is 49.75 KHz and the frequency of C4 is 74.6 KHz. All of the signals Cp and C -C4 have repetition rates independent of the speed of crankshaft rotation.
  • the prescaler 27 has a reset terminal 32 which causes resetting of the counters internal to the prescal ⁇ er 27.
  • the signals developed by the clock oscillator 25 and prescaler 27 at the terminals 26 and 28 through 31 essentially determine the operation of the ignition con- trol system 10 in conjunction with the pulses sensed by tne advance and reference probes 16 and 18.
  • the signals produced at the terminals 28 through 31 are essentially used in various counters included in the ignition control system 10 and therefore tne provision for resetting the internal counters in tne prescaler 27 via the reset term- inal 32 is required to insure that the counters receiving their inputs in accordance with the signals at the term- inals 28- through 31 will be synchronized with the advance sensor signal S ⁇ described below.
  • a pulse synchronizer 33 receives an advance signal input from " Sine ⁇ terminal 23 and the clock pulse signal C p from the terminal 26.
  • the pulse synchronizer produces a synchronized advance pulse Si at an output terminal 34.
  • the synchronizer 33 insures that a . pulse Si is produced at the terminal 34 at a time ti which corre ⁇ sponds to the first clock pulse C p that occurs after the time t ⁇ .
  • the signal Sj_ (shown in Figure 10D) represents an advance pulse which is synchronized with the occurrence of the clock pulses C p .
  • the pulse synchronizer 33 also receives an input at a terminal D from an output terminal 35 of an inhibit circuit 36.
  • the inhibit circuit 36 produces a 4 millisecond delay pulse at the terminal 35 in response to the occurrence of the spark ignition and this delay or inhibit signal at the terminal 35 prevents the pulse synchronizer from producing an output at the term ⁇ inal 34 for 4 milliseconds after the occurrence of spark ignition.
  • the reason for this is to quiet the output of the synchronizer 33 such that additional sparks will not be initiated by the synchronizer 33 until at least 4 mil ⁇ liseconds has elapsed since the last spark occurrence.
  • a pulse synchronizer 37 is similar to the synchron ⁇ izer 33 and receives inputs from the reference sensor terminal 24 and the clock pulse terminal 26 and produces a synchronized reference pulse signal S2 at an output terminal 38.
  • the synchronizer 37 merely insures that a reference signal S2 has an initial time occurrence which precisely corresponds to the occurrence of one of the clock pulses C p . Since it is contemplated that the
  • the reference signal S2 is illustrated in Figure 10E as comprising periodic pulses which occur at the times t2 « It should be remembered that the duration of time between the occurrence of the advance pulses Sj_ at t _ and the reference pulses S2 at the times t2 corresponds to 35 degrees of engine crankshaft rotation. Of course the actual time duration between ti and t2 will vary directly as a function of engine speed.
  • a delay circuit 39 receives the signal S along with the clock pulses C p and produces a delayed output signal
  • the delay circuit 39 receives the synchronized signal S , delays this signal by one full period of the clock pulse signal C p and produces this delayed signal Sj_D at the terminal 40.
  • Figure 10F illustrates this delay advance signal SiD which has a time occurrence at tiD that is one clock pulse period later than tne time occurrence t ] _ .
  • the rea ⁇ son for creating the delayed advance signal SiD is that in many cases the control system 10 will transfer accumu ⁇ lated counts at the times t]_ in response to the pulses ⁇ , and subsequently the accumulated counts are to be reset. Obviously the transference and resetting cannot occur simultaneously, thus tne present system provides for delaying the resetting until after transference.
  • the ignition control system 10 essentially utilizes a main up-counter 41 to linearly count up C pulses occurring at the terminal 28 in between the occurrence of
  • O PI WiPO delayed advance signal pulses S ⁇ D This is accomplished by having the main up-counter 41 receive its counter input from the terminal 28 while its reset terminal is directly connected to the terminal 40.
  • the counter 41 therefore periodically linearly accumulates a speed inde ⁇ pendent running count which has a maximum value directly related to engine speed since the counting occurs during the times tiD which occur every 360 degrees of crankshaft rotation.
  • Figure 10H illustrates a waveform representative of the linearly incremented running count of the counter 41. It should be noted that individual counting steps have not been illustrated in Figure 10H since these steps occur at the relatively high frequency of the signal Ci produced by the prescaler 27.
  • Figure ION does illustrate the count in the main counter 41 on a very expanded horizontal time scale, and this figure clearly illustrates the incremental nature of the accumulated count in the counter 41.
  • the accumulated count of counter 41 is produced at 6 output terminals 42 through 47 with terminal 42 corre ⁇ sponding to the least significant bit and terminal 47 corresponding to the most significant bit.
  • the main up-counte.r 41 represents a 6 bit binary counter. Such counters are well known and readily available.
  • the electronic ignition control sys ⁇ tem 10 utilizes the maximum accumulated count obtained by the counter 41 as an indication of engine speed
  • the ignition system 10 also utilizes each incremental count produced ⁇ the counter 41 at its output terminals 43 through 47 as control signal inputs to spark time occur ⁇ rence circuitry within the system 10, and these incre ⁇ mental counts are utilized to produce a desired non ⁇ linear spark occurrence versus engine speed characteris- tic. The manner m which this is accomplished will now be discussed.
  • Each of the output terminals 43 through 47 of the main up-counter 41 are coupled as inputs to a read only memory (ROM) device 48 which has 4 output terminals 49 through 52 which are coupled as control signal inputs to a rate multiplier device 53.
  • the rate multiplier 53 receives a continuous stream of input clock pulses C2 via a direct connection to the terminal 29 and produces a corresponding output pulse stream at an output terminal 54 in accordance with the control signals received from the terminals 49 through 52.
  • the rate multiplier device 53 is set by the pulse S which is received via a direct connection from the terminal 34, and this reinitiates the operation of the rate multiplier 53.
  • the rate multiplier essentially functions as a controllable frequency divider which multiplies (actual divides) the frequency of the input pulse stream by predetermined integers which are determined by the control signals received from the ROM. Rate multipliers are well known and are readily avail ⁇ able.
  • the pulse stream produced at the output terminal 54 is subsequently accumulated in an accumulator means which develops a count related to the number of pulses produced at the terminal 54.
  • This total accumulated count, which occurs between the pulses Si is then subsequently utilized by the ignition control system 10 to determine the occurrence of spark ignition.
  • the above described spark timing technique of utilizing a rate multiplier which is controlled by a read only memory circuit that receives incrementally controlled inputs related to engine speed is essentially described in copending U.S. Patent application Serial No. 779,974, filed March 22, 1977, and assigned to the same assignee as the present invention, now U.S. Patent 4,168,682.
  • the ROM 48 functions as a table look-up device which produces different control signals at the terminals 49 through 52 that control the frequency multi ⁇ plication (division) provided by the rate multiplier 53.
  • the end result is that the output pulse count produced at the terminal 54 is a non-linear function of engine speed such that a desired spark ignition occurrence versus engine speed characteristic can be obtained.
  • the accumu ⁇ lator means effectively integrates or accumulates the pulse count at the terminal 54 and determines, between S pulses, a maximum pulse count non-linearly related to engine speed. This maximum pulse count is then utilized to determine spark ignition.
  • U.S. Patent 4,104,997 illustrates an analog system in which a desired non-linear spark occurrence versus engine speed characteristic is produced by con ⁇ trolling the rates of charging and discharging a capaci ⁇ tor.
  • the ROM 48 and rate multi ⁇ plier 53 digitally implement an equivalent function for controlling the rate of pulses produced at the terminal 54, and an accumulator means integrates these pulses to produce the desired result.
  • Figure 9 illustrates the desired advance angle (spark timing occurrence) versus engine speed characteristic which is desired by issued ' U.S. Patent. 4,104,997 and which is a typical characteris ⁇ tic also desired by the present system.
  • Patent 4,168,682 explains how the slope changes of the cnaracteristics snown in Figure 9 can be digitally imple- mented by use of a rate multiplier and ROM without having the ROM store every individual point of the composite characteristics shown in Figure 9.
  • the curve N.V represents the desired spark occurrence characteristic for no vacuum being sensed by an ignition control system whereas the curve V represents the desired characteristic for a predetermined amount of vacuum being sensed by an engine control system.
  • the present system contemplates providing the-read only memory 48 with an additional input signal at an input terminal 55 wherein this additional signal repre ⁇ sents the output of a pulse width modulator circuit 56 having its output terminal 57 directly connected ' to the terminal 55.
  • the pulse -width modulator 56 receives an analog signal at an input terminal 58 wherein the magni ⁇ tude of this analog signal is related " to a predetermined engine condition, in the present case related to the magnitude of sensed engine vacuum pressure.
  • the pulse width modulator 56 will then produce a periodic digital two state signal which has a duty cycle (ratio of one logic state to the other during one cycle period) which is related to the magnitude of this analog signal.
  • the control signals at the terminals 49 through 52 determine the rate multiplication of the rate multiplier 53, and since the output of the rate multiplier is effectively integrated by a following accumulator means r the effect of applying a pulse width modulation signal as an input at the terminal 55 of the read only memory 48 results in providing a continuous interpolation capability between the two extreme control output produced at the terminals 49 through 52 in response to the terminal 55 having a high or low logic state.
  • the ROM 48 need only store a maximum and minimum output corresponding to whether the signal at the terminal 55 is either high or low.
  • these maximum and minimum outputs correspond to the sensed vacuum pressure being above or below a predeter ⁇ mined vacuum pressure.
  • the actual outputs produced at the terminals 49 through 52 are then made to represent a value more directly indicative of the magnitude of the analog voltage at the terminal 58 by first producing a digital two stage signal whose duty cycle varies in accordance with the analog signal magnitude and then by applying this signal to the input terminal 55.
  • the read only memory output will be switched back and forth between these two extreme outputs such that the average output of the read only memory will represent any output value in between these two extreme outputs which are stored in the read only memory.
  • the read only memory of the present system need only store two output limits in response to any desired engine condition and an average ROM output corre ⁇ sponding to any magnitude between these two output limits can be obtained merely by using a duty cycle pulse width modulated input signal to the read only memory.
  • the vacuum sensor 59 is contemplated as comprising a two position vacuum sensing switch 60 with a wiper arm terminal coupled to ground and the wiper varying between a first terminal 61 when sensed engine vacuum pressure is below a predetermined threshold value and a second terminal 62 when the sensed vacuum pressure is above this predetermined value.
  • the terminal 62 is coupled to a B+ terminal through a resistor 63 and is coupled to the terminal 58 through a resistor 64.
  • a capacitor 65 is coupled from the terminal 58 to ground.
  • the switch 60 will short the terminal 62 to ground resulting in slowly changing the voltage at the terminal 58 from a high voltage to a low voltage. Preferably this voltage change occurs at a relatively slow 0.5 second time con ⁇ stant.
  • the signal at the terminal 58 represents an analog signal which has a magnitude related to the sensed engine vacuum pressure.
  • the pulse width modulator circuit 56 comprises a DC level comparator 66 having a negative input terminal coupled to the input terminal 58 through a resistor 67. Limiting diodes 68 and 69 are also connected to the nega ⁇ tive input terminal of the comparator 66 and essentially limit the signals received by the comparator to magni ⁇ tudes either one diode drop above B+ or one diode drop below ground.
  • the terminals 42 through 44 are received as inputs to a NAND gate 70 whose output is coupled through an inverter 71 to a control terminal 76 of an FET gate 72.
  • An output terminal of the gate 72 is coupled to a positive input terminal 75 of the comparator 66 which is also coupled to B+ through a resistor 73 and to ground through a capacitor 74.
  • the output of the comparator 66 is directly coupled to the output terminal 57 of the pulse width modulator 56.
  • the signals at the terminals 42 through - 44 are converted by the NAND gate 70 into a relatively slow periodically occurring pulse signal which is used as the control siynal for the FET gate 72.
  • This control ' signal is illustrated in Figure 10K.
  • the positive input terminal (terminal 75) of the comparator 66 is shorted to. a positive reference voltage just above ground potential by the gate 72.
  • the FET gate 72 is open circuited until the next occurrence of a control pulse at its control terminal 76.
  • Figure 10K illustrates the control signals at the terminal 76 and Figure 10L illustrates the signal waveforms produced in response thereto at the positive input terminal 75 of the comparator 66.
  • Superimposed on the waveform shown in Figure 10L is a high first dashe ⁇ voltage level 77 corre- sponding to low vacuum pressure is being sensed by the sensor 59, a low second voltage level 78 corresponding to the low voltage eventually produced at the terminal 58 upon closure of the switch 60 in response to a high vacuum pressure being sensed, and an interim voltage level 79 corresponding to the voltage at the terminal 58 which would occur at some time after the closure of the switch 60 but before the attainment of the limit level 78.
  • Figure 10M shows the output signal of the comparator 66 produced in response to the signal shown in Figure 10L being created at the positive input terminal 75 while the negative terminal of the comparator 66 receives a transi- tional voltage corresponding to the dashed level 79 shown in Figure 10L.
  • Figure 10M illustrates that the output of the comparator 66 is a digital two state logic signal in which the duty cycle of this signal varies in accordance with the magnitude of the analog signal produced at the terminal 58. For a no vacuum condition corresponding to the level 77 present at the negative input terminal of the comparator 66, the output of the comparator 66 would remain at zero, and for a voltage at the negative input terminal corresponding to the level 78, the output of the comparator 66 would always be high.
  • Figure 10M illustrates that for interim values of vacuum (in the case of a continuous analog sensor being used instead of a two position vacuum sensing switch) or in the case of a slowly changing signal representing changing from vacuum to non-vacuum and back again (when a two position vacuum sensing switch is used), an analog signal is produced at the terminal 58 which results in a varying duty cycle signal being produced as the output of the comparator 66.
  • this varying duty cycle signal applied to the input of the ROM 48 allows the output of the ROM to vary, in a periodic step- wise manner, between two maximum limits and this produces an output whose average value will be directly related to the magnitude of the analog signal at the terminal 58.
  • an accumulator means essentially follows the rate multiplier 53 and effective ⁇ ly converts the pulse count at the terminal 54 into an integrated or accumulated maximum count. It is this accumulation step that results in effectively averaging tne different control signal outputs produced at the ROM output terminals 49 and 52 by use of the pulse width modulator 56 altering the duty cycle of the input ROM control signal at the terminal 55.
  • Figure ION represents the incremental count, incrementing at twice the fre-
  • the count of the main counter is incremented by counting Ci pulses such that the terminal 43 now indicates a new count as an input signal to the read only memory 48.
  • a differ ⁇ ent input control signal is now received by the read only memory 48 and the output terminals 49 through 52 of the ROM now are able to implement different rates of increase SL3 and SL4.
  • the rates of increase SL1-S 4 represent different fixed integers used by the rate multiplier for frequency division.
  • the ROM 48 can select either of two different rates of increase for the count processed by the rate multiplier 53 because for any main count received as an input by the RUM 48 from the counter 41, either a zero or one logic state can be produced by the pulse width modulator 56 at the input terminal 55.
  • Figure 10O illustrates the dif ⁇ ferent characteristics for rates of pulse count increase at terminal 54 that can be implemented by the rate multi ⁇ plier 53 in accordance with the control input signals received by the read only memory 48 which supplies con ⁇ trol inputs to the rate multiplier.
  • the present system contemplates selectively switching betv/een maximum rates of increase such as SLi and SL3 and minimum rates of increase such as SL2 and SL4 during the times tiD-tj and after tj, respectively, to obtain a composite (average) rate of increase which can be anywhere within the limits defined by the maximum and minimum rates of increase.
  • the output of the rate multiplier 53 at the output terminal 54 is effectively coupled to an accumulator means which accumulates a count related to the total pulse count produced at the output terminal 54.
  • This accumulator means essentially comprises a select decoder 80, a main advance up-down counter 81 and an auxiliary advance up counter 82.
  • the rate multiplier output term ⁇ inal 54 is coupled as an input to both the select decoder 80 and a count terminal (>) of the auxiliary advance up counter 82.
  • the auxiliary advance up counter 82 receives a reget signal by means of a direct connection to the terminal 34 at which the Sj pulses are produced.
  • the up counter 82 is a four bit binary counter and produces count outputs at terminals 83 through 86 which are cou ⁇ pled as inputs to preset terminals P _ through P4 or the main advance up-down counter 81.
  • the select decoder 80 receives three inputs in addition to the input from the rate multiplier output terminal 54 and produces a main output at a pulse terminal 87 and a latched advance out ⁇ put signal Sj_L at a terminal 88.
  • the select decoder 80 receives the delayed advance pulses SjD by means of a direct connection to the terminal 40, and the decoder also receives the pulses C3 from a direct input connec- tion to the terminal 30.
  • the select decoder 80 also receives an input signal termed SSp from a spark logic circuit 90.
  • the signal SSp is a signal produced by the spark logic circuit 90 at the desired time occurrence t x of spark ignition and this signal is very short in duration (one period of the high frequency clock pulse
  • the latched output signal S produced at this terminal is initiated in response to the delayed advance signal S j _D and is terminated at the time t x .
  • the output produced by the select decoder 80 at the main output terminal 87 essentially comprises the pulse signal C3 during the pulses ⁇ D (occurring at the times t D) until the time t x at which spark ignition occurs. After the times t x until times t j _D the decoder 80 direct ⁇ ly couples pulses at the rate multiplier output terminal 54 to the main terminal 87.
  • the terminal 88 of the select decoder 80 is directly coupled as an input to an up-down control terminal (U/D) of the main up-down advance counter 81.
  • the terminal 87 of the select decoder is directly coupled to an input clock terminal (>) of the advance counter 81.
  • a preset enable (PE) input terminal of the advance counter 81 directly receives the signal SSp by means of a direct connection to the output terminal 89 of the spark logic circuit 90.
  • An input reset terminal of the advance counter 81 receives a power on reset signal POR by means of a direct connection to a terminal 91.
  • This power on reset signal is merely utilized to initiate operation of the ignition control system 10 in response to the initial application of power to the ignition control system. This is accom ⁇ plished by means of a capacitor 92 coupled between the terminal 91 and a power on reset terminal 93 that receives positive power when power is applied to the ignition system control 10.
  • the terminal 91 is coupled to ground through a resistor 94.
  • the components 91 through 94 provide for a positive impulse at terminal 91 upon the first application of power to the power on reset terminal 93, and this is utilized to initiate the reset ⁇ ting of the advance counter 81.
  • the advance counter 81 produces an output at a zero detect terminal 94 and this output is produced whenever the advance counter counts down to or through a count of zero.
  • the auxiliary advance counter 82 is reset at the times t j _ by the S j _ pulses. The counter 82 then proceeds to count up in accordance with the pulses passed by the rate multiplier 53 and provided at ' the out ⁇ put terminal 54. This count is registered in the four bit binary output terminals 83 through 86.
  • the signal SSp produces a positive spike at the preset enable terminal of the main advance counter 81.
  • the advance counter 81 after the time t x , essentially acts as if it had continuously counted all of the pulses produced at the terminal 54 since tne initial time t . Tne reason that the counter 81 did not directly count all of the clock pulses at the terminal 54 from the time t j _ to tne time t x was because
  • the advance counter 81 continues to count up all of the pulses pro ⁇ cuted at the output terminal 54 of the rate multiplier 53.
  • a maximum count is obtained by the main advance counter 81 which is related to the actual time difference betv/een the periodic occurrence of synchronized advance sensor pulses Si at the times t ⁇ >
  • the maximum count obtained by the counter 81 is related to engine speed and that the ROM 48 and rate multiplier 53 control this relationship in a piece- wise linear manner to obtain the correct non-linear rela- tionship between the maximum count in the advance counter 81 and engine speed, as well as the relationship between the maximum count and the sensed engine vacuum pressure.
  • the select decoder 80 produces a latched signal S ⁇ at the terminal 88 which now instructs the advance counter 81 to count dov/n instead of up. Simultaneously, the select decoder 80 now channels the fixed frequency clock pulses C3 to its output terminal 87.
  • This count is essentially the non-linear pulse occurrences which occur at the out ⁇ put terminal 54 of the rate multiplier 53.
  • the count of this counter is directly transferred to the advance counter 81 by means of preset enable circuitry.
  • Preset enable cir- cuitry for counters is very well known and merely results in loading a counter with a preset count in response to an actuation pulse being received at a preset enable terminal.
  • Figure 10J illustrates the count in the main advance counter 81. This figure illustrates that at the times t ] _ a maximum count is obtained by the advance counter 81. Then technicallyat times t_D the counter 81 will count down at the fixed rate determined by the rate occurrence of the signal C3 , whereas the up counting of this counter was determined by the ROM 48 and rate multiplier 53 imple ⁇ menting a stepwise rate of increase of pulse counts.
  • U.S. Patent 4,104,997 clearly illustrates how such a stepwise increasing rate combined with a linear decreas ⁇ ing rate will result in accurately determining the spark time occurrence for internal combustion engines so that a proper advance versus engine speed relationship is developed.
  • This zero detect signal represents the desired spark timing occurrence
  • the spark logic circuit 90 utilizes -this signal to produce the signal SSp at the terminal 89 as well as produce a composite signal (dwell/spark) at an output terminal 100 which contains both dv/ell and spark timing information.
  • This composite signal at the terminal 100 is then coupled to an input terminal 101 of an output pre-driver 99 which supplies an output at a terminal 102 to a final driver stage 103, in an ignition coil power stage 98 (shown dashed) , that controls the excitation of the primary winding 104 of an ignition coil.
  • a high voltage second ⁇ ary winding 105 of the ignition coil is coupled to the spark gaps of a two cylinder engine to produce ignition pulses therein.
  • a primary ignition coil current sensing resistor 106 is contemplated as sensing the current through the pri ⁇ mary coil 104 and providing a feedback signal at a terminal 107 which is coupled as an input to the output pre-driver. This is utilized to maintain constant pri ⁇ mary ignition coil current excitation in a well known manner.
  • the output pre-driver 99 also receives an input at the terminal 109 related to actual battery voltage magnitude and another input at a terminal 110 related to whether or not an engine stall condition has occurred. If engine stall, abrupt slow crankshaft rotation, has been detected, then the current through the primary coil 104 will be slowly decreased so as to remove energization from this coil without generating a spark until the engine stall condition has been rectified.
  • the battery voltage magnitude signal at the terminal 109 is utilized to alter the ignition coil current driving signal to obtain constant energy spark ignition despite variations in battery voltage.
  • the output pre-driver 99 and the ignition coil power stage 98 are contemplated as compris- ing standard electronic ignition system components and therefore the details of these components will not be discussed since they do not form part of the present invention.
  • the spark logic circuit 90 which creates the dwell/ spark control signal at terminal 100 receives the master clock pulses C p from a direct connection to the terminal 26.
  • the circuit 90 also is directly connected to the terminals 34 and 38 for receiving the signals Si and ⁇ 2, respectively.
  • the spark logic circuit 90 receives the POR signal at a reset terminal for initiating the logic components contained in the circuit 90 in response to the initial application of power to the electronic ignition control system 10.
  • the circuit 90 also receives the zero detect signal produced at the terminal 94 of the main advance counter 81.
  • the spark logic 90 also receives a dwell initiation signal by means of a direct connection to an output terminal 120 of a dwell circuit 121, and the circuit 90 also receives a slow speed detect signal from an output terminal 122 of a slow speed decoder 123.
  • the spark logic_ circuit 90 produces the signal SSp at 'the terminal 89 wherein the SSp signal is a pulse at t x which exists for one clock pulse period of the pulses C p .
  • the circuit 90 will also create a combined dwell initiate and spark timing occurrence output signal at the output term ⁇ inal 100.
  • the logic circuit 90 will receive dwell initiate signals from the terminal 120 and spark timing occurrence signals from the terminal 94 for each cycle of cylinder compression. If for some reason a dwell initiating signal has not been received by the spark logic circuit 90 prior to the
  • the spark logic circuit 90 will initiate dwell at the times t j _ corresponding to the occurrence of the pulses S . Similarly, if for some reason a spark igni ⁇ tion has not occurred by the times t2 at v/hich the pulses ⁇ 2 occur, then the spark logic 90 will create a spark occurrence at these times.
  • the signal at the terminal 122 insures that dwell will be initiated at the times t]_ and that spark will occur at the times t2 « This provide a dwell equal to 35 degrees of crankshaft rotation for slow speed conditions and provides for spark ignition at essentially top dead center of the cylinder compression cycle.
  • the signal at the terminal 122 allows dwell to be initiated by the signal at the terminal 120 and spark to be determined by the zero detect provided at the terminal 94.
  • the signal produced at the terminal 100 is initiated in response to when dv/ell is desired to commence (t DW and is terminated in response to when the spark logic 90 determines spark ignition should occur (t x ) .
  • FIG. 7 A typical embodiment for the spark logic circuit 90 is illustrated in Figure 7.
  • the power on reset connec ⁇ tion has not been shown in Figure 7 in order to simplify the diagram. All of the components in E'igure 7 corre ⁇ spond to standard logic gate components and flip-flop devices.
  • the engine stall indicating signal produced at the terminal 110 is the output of an engine stall counter 125 which receives a reset input signal by a direct connec ⁇ tion to the terminal 34.
  • the counter 125 receives a counting clock input signal by means of an input direct connection to tne terminal 47 of the main up counter 41.
  • the stall counter 125 determines that between consecutive times ti at which the synchronized advance pulses S ] _ occur, the main up counter 41 has registered a predetermined number of changes in the most significant bit of the counter which is connected to the terminal 47, then the counter 125 will indicate that the count being registered by the main up counter 41 is too high. This indicates that the actual time elapsed between consecutive times t ] _ is too great thus indicating that the engine has stalled by virtue of the fact that the engine crankshaft is not rotating above a predeter ⁇ mined speed.
  • a stall indicating signal at the terminal 110 will be received by the output pre-driver 99 and result in appropriately modifying the output of the pre-driver to take into account this condi ⁇ tion.
  • the internal construction of the stall counter 125 mere-ly consists of a resettable pulse counter which develops an output whenever the pulse count is above a predetermined threshold. Readily available logic cir- cuits can implement such a function.
  • the slow speed decoder 123 essentially works on a similar principle to the stall counter 125.
  • the slow- speed decoder 123 determines when the count in the main up counter 41 exceeds a predetermined maximum count. This is accomplished oy coupling the terminals 43 through 47 as inputs to the slow speed decoder 123.
  • the decoder 123 is reset at times tj_D via a connection to terminal 40.
  • the decoder also receives the pulses Si via a direct conrfection to the terminal 34 and it receives a power on reset pulse via a direct connection to the terminal 91.
  • the decoder 123 pro ⁇ prises a slow speed detection at the terminal 122 at times t whenever the count of the main counter indicates tnat the actual time between the S D pulses exceeds a pre ⁇ e- teriuined maximum time. Whenever this occurs, this indi- cates that the engine speed is below a predetermined minimum speed, and the signal at the terminal 122 is received by the spark logic circuit 90 and results in initiating dwell at the times t j _ and causing spark igni- tion to occur at the times t2 «
  • the engine speed which actuates the stall counter 125 is an engine , speed much less than the predetermined engine speed which resulted in actuating the slow speed decoder 123.
  • Figure 6 illustrates a typical embodiment for the slow speed decoder 123 and the components in Figure 6 represent standard logic circuit components used for a typical implementation.
  • Figure 5 illustrates a typi ⁇ cal digital circuit implementation for the select decoder 80.
  • controllable gates 126 and 127 are illustrated. These gates operate as selective open or short circuits between their throughput terminals in response to the digital logic signals present at their respective control terminals 128 and 129.
  • Figure 4 illustrates a typical digital circuit implementation for the advance and reference buffers 21 and 22, the pulse synchronizers 33 and 37, the delay circuit 39 and the inhibit circuit 36.
  • the logic circuit implementations shown in Figure 4 comprise standard digi ⁇ tal logic circuits.
  • the inhibit circuit 36 besides producing a four millisecond delay pulse at the terminal 35 in response to receiving a spark ignition signal (SSp) and in response to the received C pulses provided as a timing duration input, also provides a two millisecond delay signal after spark ignition at an output terminal 130.
  • the terminal 130 is coupled to the dwell circuit 121 and the two millisecond signal serves to inhibit the operation of the dwell circuit until at least two milliseconds after the
  • the inhibit circuit 36 merely utilizes the signal (SSp) at the times t x to initiate two differ ⁇ ent monostable time periods which are provided at the terminals 35 and 130 to implement different delays for circuitry in the electronic spark ignition control system 10.
  • the detailed configuration of the inhibit circuit 36 will not be specifically recited since the embodiment in Figure 5 is a typical embodiment using standard compon- ents and many other embodiments could accomplish this desired function.
  • FIG. 2 A first such typical embodiment 121 is illustrated in Figure 2, and another embodiment 121' is illustrated in Figure 8.
  • Figure 8 prime notation is utilized to identify substan ⁇ tially similar corresponding components.
  • the dwell circuit 121 receives running count counter inputs from the main counter output term ⁇ inals 42 through 47 at preset input terminals Pi through Pg of a dv/ell down counter 131 (131 1 ).
  • the terminal 34 at which the S pulses are produced is directly coupled to a preset enable terminal of the dwell down counter and a counting clock pulse input terminal 132 (132') for the dwell down counter is provided.
  • the terminal 31 at which the pulses C4 are produced is coupled through a controllable gate 133 to tne terminal 132.
  • the terminal 132 is also coupled as a pulse counter input to an auxiliary dwell counter 134 which has a reset terminal directly coupled to the terminal 40 for receiving reset pulses at the times t D corresponding to the pulses S j _D.
  • the count output of the auxiliary dwell counter 134 is coupled to a maximum count logic circuit 135 which is intended to produce a low out ⁇ put signal at its output terminal 136 in response to the count in the auxiliary dwell counter reaching or exceed ⁇ ing a predetermined maximum count.
  • the terminal 136 is directly connected to a control terminal 137 of the through gate 133.
  • the auxiliary dwell counter 134 insures that after the reception of reset pulses S]_D, the through gate 133 will pass a precise num ⁇ ber of clock pulses as inputs to the input terminal 132 of the dwell down counter 131 and auxiliary counter 134.
  • the count of the dwell counter 131 is preset to the maximum running count obtained by the main counter 41, wherein this maximum count is directly linearly related to engine crankshaft speed.
  • the auxil- iary dwell counter 134 and controllable gate 133 effec ⁇ tively ' result in, subsequently at times t D, having the dv/ell down counter 131 rapidly count down a predetermined number of counts from the maximum speed related count obtained by the main counter 41. It should be noted that the rate of down counting occurs at the relatively high repetition frequency of the signal C4 , whereas the rate of up counting the main counter 41 occurs at the sub ⁇ stantially slower rate of occurrence of the pulses Cj_.
  • the terminals 42 through 47 of the main up counter 41 are also coupled as inputs to a count comparator 138 which also receives the output count of the dwell down counter 131.
  • the comparator 138 will produce a logic signal indicating this condition at an output terminal 139.
  • the terminal 139 is coupled to an input set terminal 140 of a latch device 141.
  • the output of the latch device 141 is coupled through a controllable gate 144 to the output terminal 120 of the dwell circuit 121 and a reset term ⁇ inal 142 of the latch 141 is directly coupled to the terminal 34 at which the ⁇ i signal is produced.
  • the tv/o millisecond inhibit signal produced at the terminal 130 is cpupled to a control terminal 143 of the controllable gate 144.
  • the dwell circuit shown in Figure 2 operates as follows. At the time occurrence tj_ of the synchronized advance pulses S j _ , the maximum running count in the main counter 41 is preset into the dwell down counter 131. At times tiD after the maximum count of the main counter 41 is loaded into the dwell down counter 131, the circuitry 132 through 137 has the down counter 131 rapidly count down a predetermined number of counts. Preferably this predetermi-ned number of counts which occur at the high fixed frequency of pulses C4 will be equivalent to 6 milliseconds of real time as measured by an equivalent number of pulse counts at the frequency of the signal pulses Ci .
  • the main up counter 41 is reset by the pulses Sj_ ⁇ .
  • the dwell down counter 131 will have completed its effective subtract- tion of a predetermined number of counts from the maximum count preset into the dwell down counter 131.
  • the comparator 138 just after the times tiD, will compare the subtracted output count of the dwell down counter 131 with the newly initiated running count of the main up counter 41.
  • the main counter 41 produces a running count by counting the pulses C which have an engine speed independent repetition rate.
  • a maximum running count related to engine crank ⁇ shaft rotational speed is loaded into the down counter 131.
  • the down counter then effectively subtracts a predetermined number of C4 pulse counts to arrive at a resultant subtracted count at substantially the time occurrence t j _ .
  • This resultant subtracted count is then utilized to produce dwell ignition occurrences, prefer ⁇ ably at a substantially fixed time duration prior to the next time occurrence of t j _ whicn corresponds to the next pulse transition of the periodic signal S]_.
  • crankshaft position sensor signal S ] _ as the periodic signal having periodic signal pulse transitions occurring at a predetermined variable (speed dependent) rate
  • the present invention also con ⁇ templates the use of the spark occurrence signal SSp as the periodic signal having pulse transitions which occur at a variable (speed dependent) rate. In this manner the present invention can implement dwell at a predetermined time prior to spark ignition occurrence rather than at a predetermined time prior to the occurrence of a specific engine crankshaft position.
  • minor modifications of the disclosed cir- cuitry are necessary and these modifications are within the capability of those of average skill in the art.
  • the count of the dwell counter 131 is illustrated as a solid line whereas the count of the main up counter 41 is illustrated as a dashed line.
  • Figure 10P illustrates at the times ti a maximum count is preset into the dwell down counter 131 and then a predetermined number of counts is rapidly subtracted (at times t ⁇ D) from this number. Subsequently the dwell counter 131 maintains this subtracted count as its output.
  • the count in the main counter 41 is set to zero and this counter will commence up counting in response to the pulses Cj_ resulting in linear increment ⁇ ing of the count of the counter 41.
  • the count in the main counter 41 will equal the sub- tracted count being maintained by the dwell counter 131.
  • the comparator 138 will produce a logic signal that will set the latch 141 and thereby signal the initiation of the dwell by the signal produced at the latch output terminal 120.
  • the latch 141 will be reset upon the occurrence of the pulse signal S .
  • the present invention by utilizing substantially all of the time duration between identical polarity pulse transitions of tne crankshaft position sensor signal j _ to determine the maximum running count which is related to engine speec, has provided a maximum running count which is an extremely accurate indication of engine speed. Since this running count is updated for each engine crankshaft rotation of 360 degrees, the engine speed information is similarly updated for each crank- shaft revolution thus providing an up-to-date indication of engine speed.
  • the present invention is capable of producing large dwell angles which is something that has not been obtained by similar prior art circuits (U.S.
  • Patent 3,908,616 which illustrate utilizing a first portion of the crankshaft revolution cycle to calculate engine speed and a second portion of the same crankshaft revolution cycle to calculate dwell occurrence.
  • the prior art circuits limit dwell occurrence to this second portion of tne crankshaft revolution cycle.
  • the present invention implements dv/ell without adjusting count threshold levels of count comparators and without adjust ⁇ ing the various rates of count accumulating. While adjusting the rate of count accumulating was found to be necessary for the spark control circuitry disclosed herein, it is obvious that the rate adjustment circuitry is much more complex and costly than the dwell control circuitry.
  • the present invention is believed to be superior to prior dwell control circuits which require adjusting pulse accumulation rates or pulse count switch ⁇ ing threshold levels in order to implement a desired dwell excitation mode over a range of different engine soee ⁇ s.
  • the controllable gate 144 is utilized to insure that the dwell initiation signal at terminal 120 will not start until at least 2 milliseconds after the occurrence of spark ignition. This insures that 100 percent dwell will not be obtained, and that therefore the primary ignition coil winding 104 will not be constantly excited. This insures the occurrence of a spark for each cylinder when it is in its compression cycle, since if the primary winding always received current excitation no spark could be generated.
  • Figure 8 illustrates another embodiment 121' of the dwell circuit which is similar to the embodiment shown in Figure 2. Identical reference numbers are utilized for identical components and prime notation is'used for simi- lar components.
  • output count terminals 42 through 47 of the ..main counter 41 are connected to preset inputs P ⁇ through P6 of a dwell down counter 131' .
  • a preset enable terminal of the dwell counter 131' is directly coupled to the terminal 34 such that the counter will be preset in response to the pulses S ] _ .
  • a dwell counter overflow terminal is directly connected to a terminal 139' which is coupled to a terminal 140' that is directly connected to the set terminal of a latcn 141' having its output connected to the terminal 120 through a control ⁇ lable gate 144'.
  • a reset terminal of the latch 141' is directly connected to the terminal 34 thus providing for resetting the latch 141' in response to the signal S _.
  • the controllable gate 144' has a control terminal 143' v/hich is directly connected to the terminal 130 such that the controllable gate 144' will implement a minimum 2 millisecond delay after SSp for initiating a dwell signal at terminal 120.
  • the dwell down counter 131' has a clock input term- inal 132' which is coupled through a controllable gate 133' and an OR gate 160' to the terminal 31 at which the pulses C are present.
  • An auxiliary dwell counter 134' has a reset terminal directly connected to the terminal 40 and a clock signal input terminal directly connected to an output terminal 159 of gate 133'.
  • the output count of the auxiliary dv/ell counter 134' is coupled to a maxi ⁇ mum count logic circuit 135' which produces an output ⁇ signal at a terminal 137' whenever the auxiliary dwell counter count equals or exceeds a predetermined count.
  • controllable gate 133' is directly connected as a control input terminal to the controllable gate 133' , and this terminal is also coupled through an inverter stage to a control input terminal 150' of a controllable gate 151' coupled, together with OR gate 160', between the terminal 132' and the terminal 28 at which the pulses C are pres ⁇ ent.
  • the OR gate 160' permits pulses passed by either of the .controllable gates 133' or 151' to reach the terminal 132' .
  • the dwell circuit 121' illustrated in Figure 8 essentially illustrates the operation of the dwell circuit 121' by illustrating the count of the dwell down counter 131' as a function of time.
  • the dwell down counter 131' is preset with the maximum count obtained by the main up counter 41.
  • the count of the auxiliary dwell counter 134' is set to zero resulting in the controllable gate 133' passing a predetermined number of the rapidly occurring clock pulses C4.
  • the maximum count logic cir ⁇ cuit 135' will open the controllable gate 133' and result in closing the controllable gate 151'.
  • the dv/ell dov/n counter 131 has effectively, instantan-
  • the dwell down counter 131 ' will continue down counting at a rate determined by the occurrence of the pulses C . It should be noted that this occurrence rate is the same occurrence rate at which the main counter 41 is being linearly incremented up to its maximum count representative of engine crankshaft speed. At a subsequent time the count in the dwell down counter 131' will reach zero and on the next count an overflow indication will be produced at the terminal 139'. This will result in setting the latch 141 and providing a dv/ell initiation signal at the output terminal 120 assuming at least a two millisecond delay between spark occurrence and dwell initiation.
  • the dwell circuit in Figure 8 differs from that in Figure 2 in that the need for a complex count comparator such as the comparator 138 in Figure 2 is eliminated by the circuit configuration shown in Figure 8. This is accomplished by having the dwell dov/n counter 131' con ⁇ tinue to count down at a rate determined by the Ci pulses after effectively subtracting a predetermined number of counts occurring at the rapid frequency of the signal C4. In this manner, the output of the dwell down counter 131' will reach zero at predetermined times tpr ⁇ ahead of the predetermined times tj_. This occurs since if no counts were subtracted and engine speed remained the same, then the dwell down count would overflow exactly at times t j _.
  • the dwell circuits 121' and 121 insure that dv/ell initiation will occur at a predetermined time prior to the occurrence of the advance pulses ⁇ i at the times t «
  • the circuit 121' in Figure 8 accomplishes this end result without the use of the complex comparator 138 shown m Figure 2 and therefore is believed to oe more economical since fewer connecting lines and logic gates are required for the circuit 121'.

Landscapes

  • Engineering & Computer Science (AREA)
  • Chemical & Material Sciences (AREA)
  • Combustion & Propulsion (AREA)
  • Mechanical Engineering (AREA)
  • General Engineering & Computer Science (AREA)
  • Electrical Control Of Ignition Timing (AREA)
  • Combined Controls Of Internal Combustion Engines (AREA)
  • Ignition Installations For Internal Combustion Engines (AREA)

Abstract

Un circuit numerique de retard (121) pour un systeme de commande d'allumage (10). Des detecteurs d'avance maximum (15, 16) et de reference (17, 18) sont utilises pour produire des transitions d'impulsion (tA, tR) qui determinent les positions d'avance possible maximum et minimum de l'allumage par rapport a la position du vilebrequin du moteur. Pour chaque transition d'impulsion du detecteur d'avance maximum (tA), un compteur principal (41) commence un comptage de marche sequentielle d'impulsions d'horloge independantes de la vitesse (C1) ou le comptage maximum obtenu par le compteur est en relation avec la vitesse du vilebrequin du moteur. Les comptages de marche et maximum du compteur principal (41) sont utilises par le circuit retard (121) pour determiner le temps (tDW) anterieur a l'impulsion d'avance maximum suivante (tA) a laquelle devrait se produire l'excitation de la bobine d'induction. Le comptage de marche du compteur principal determine aussi plusieurs entrees sur un circuit (48) a memoire morte (ROM) dont la sortie commande un multiplicateur (53). Le multiplicateur (53) recoit des signaux d'horloge d'entree (C2), effectue la division selective de frequence de ces signaux d'horloge en accord avec la sortie (ROM), et la sortie du multiplicateur est accouplee a un accumulateur (80, 81, 82) dont le comptage accumule est utilise pour determiner quand a lieu l'allumage par etincelles en cessant l'excitation de la bobine d'induction.A digital delay circuit (121) for an ignition control system (10). Maximum advance (15, 16) and reference (17, 18) sensors are used to produce pulse transitions (tA, tR) which determine the maximum and minimum possible advance positions of the ignition relative to to the position of the engine crankshaft. For each pulse transition of the maximum advance detector (tA), a main counter (41) starts a sequential run count of clock pulses independent of the speed (C1) where the maximum count obtained by the counter is in relation to the speed of the engine crankshaft. The run and maximum counts of the main counter (41) are used by the delay circuit (121) to determine the time (tDW) before the next maximum advance pulse (tA) at which the excitation of the induction coil. The run count of the main counter also determines several inputs on a read only memory (ROM) circuit (48), the output of which controls a multiplier (53). The multiplier (53) receives input clock signals (C2), performs the selective frequency division of these clock signals in accordance with the output (ROM), and the output of the multiplier is coupled to an accumulator ( 80, 81, 82) whose accumulated count is used to determine when spark ignition occurs by ceasing the excitation of the induction coil.

Description

DWELL CIRCUITRY FOR AN IGNITION CONTROL SYSTEM
Cross Reference to Related Applications
The present invention is related to the inventions described and claimed in copending U.S. patent applica¬ tion Serial Number 049,016, filed June 15, 1979 entitled "Spark and Dwell Ignition Control System Using Digital Circuitry" by Robert S. Wrathall. The copending U.S. application referred to above is assigned to the same assignee as the present invention. Background of the Invention
- The present invention relates generally to the field of digital signal processing circuitry, and more particu- larly to the field of digital electronic dwell circuits used in ignition control systems which control spark and dwell occurrence.
In internal combustion engines the time occurrence at which a spark is produced to ignite a fuel and air mixture in a cylinder is a primary operational considera¬ tion. Similarly, producing an appropriate excitation signal (dwell) for an ignition coil immediately prior to the coil producing spark ignition is also a major design consideration. Mechanical spark control-ignition systems have been found not to be reliable over long periods of time thus necessitating frequent readjustment of the mechanical controls. Thus electronic dwell and spark control ignition systems having greater reliability have been developed. Electronic dwell circuits for ignition control sys¬ tems are known and U.S. Patents 3,908,616 and 4,018,202 illustrate digital circuits for determining a dwell con¬ trol signal. While the circuits shown in these patents
OMPI evidently produce accurate digital dwell control signals, generally they are not economically adaptable to operate in conjunction with digital spark timing circuits in which the spark timing is to be a function of engine speed and other additional engine variables. This is because generally prior art dwell circuits utilize cir¬ cuitry which is separate from the spark timing calcula¬ tion circuitry. Thus the dwell calculation is accom¬ plished without the utilization of the majority of the spark calculation circuitry, thus increasing the cost of the total ignition control system.
Generally, prior art dwell circuits such as U.S. Patent 4,018,202 utilize a complex and costly cam struc¬ ture having an extremely large number of individual teeth projections in order to produce a series of high resolu¬ tion crankshaft position pulses, typically one pulse being produced for every one degree of crankshaft rota¬ tion... The construction of these cams is costly and their utilization would tend to inhibit utilization of the same cam to produce other crankshaft position pulses which would occur at other than one degree increments of crank¬ shaft rotation. Of course this deficiency can be over¬ come by utilizing additional cams and additional crank¬ shaft position sensors, but then the cost of the ignition control system would be increased. While the one degree pulses can be electronically realized by dividing up large angular crankshaft pulses, this would also add to the cost of an ignition control system.
The one αegree crankshaft position pulses produced by the prior art dwell circuits represent speed dependent crankshaft position pulses and enable the prior art circuits to readily calculate ignition dwell as a fixed number of degrees of crankshaft rotation. However these circuits have prouie s in realizing a constant dwell time, rather tnan constant; awe11 angle, which is desired for some engine operative conditions. Also prior dwell circuits such as U.S. Patent 4,018,202 require complex feedback circuits having marginal stability.
Some dwell circuits suqh as those in U.S. Patent 3,908,616 utilize speed independent pulses in order to calculate ignition dwell. While these circuits have eliminated the need for a multi-tooth crankshaft cam or its electronic equivalent for producing high resolution crankshaft position pulses, the disclosed circuit designs cannot produce large dwell angles which are required at high engine speeds. In addition the dwell circuit in patent 3,908,616 contemplates adjusting count thresholds in order to adjust the dwell occurrence and/or contem¬ plates adjusting the rate at which pulse counting takes place. In order to implement either of these two func¬ tions, relatively complex and costly control structures are required.
Typically, digital signal processing circuits which intend to implement the function of producing a pulse occurrence a predetermined time prior to the known occur¬ rence of periodic signal pulse transitions having a vari¬ able occurrence rate have utilized circuit configurations corresponding to those shown in U.S. Patents 3,908,616 or 4,018,202. Therefore they have suffered from the same deficiencies described above. Summary of the Invention
An object of the present invention is to provide an improved and simplified digital sign'al processing circuit which overcomes the aforementioned deficiencies and initiates a signal at a predetermined time prior to the occurrence of periodic variable rate signal transitions. A more particular object of the present invention is to provide an improved digital dwell circuit for an igni¬ tion control system which overcomes the aforementioned deficiencies .
Q?. I In one embodiment of the present invention, improved circuitry for receiving a signal comprising periodic pulse transitions and producing indicative signals com¬ mencing at predetermined times prior to the occurrence of the periodic pulse transitions is provided. The cir¬ cuitry comprises: means for producing a periodic signal comprising periodic signal transitions occurring at a predetermined variable rate; means for receiving said periodic signal and for periodically developing a running count by counting pulses occurring at a predetermined rate, independent of said variable rate, between first and second predetermined time occurrences directly corre¬ sponding to the occurrence of sequential first and second pulse transitions of said periodic signal, and for pro- viding at said second time occurrences maximum running counts related to the time duration between said first and second pulse transitions; means for periodically receiving said maximum counts and effectively subtracting a predetermined number of counts therefrom to obtain a resultant subtracted count, said subtraction being com¬ pleted at substantially said second time occurrences; and means for periodically using said resultant subtracted counts to initiate an indicative signal after said second time occurrences at which said maximum running count was created that resulted in said subtracted resultant count and at a predetermined time prior to tne occurrence of the next of said pulse transitions of said periodic signal after said second time occurrences.
Essentially, an improved digital dv/ell circuit is provided whicn utilizes the circuitry recited in the pre¬ ceding paragraph. The dv/ell circuit utilizes crankshaft position sensor means to create said periodic signal (Sj_) having periodic pulse transitions. Tnis corresponds to the periodic signal producing means providing signal transitions occurring at a variable (engine speed deter- mined) rate. It should be noted that while the present specific embodiment illustrates utilizing crankshaft position sensor pulses directly as the periodic signal pulse transitions, the present invention also contem- plates utilizing a spark occurrence signal (SSp) as the periodic signal having periodic signal pulse transitions which occur at a predetermined variable rate. A counter means essentially receives the periodic signal and at a first predetermined time occurrence (tiD) directly relat- ed to a first pulse transition, the counter commences counting signal pulses (Ci) which occur at a speed inde¬ pendent rate. At second subsequent predetermined time occurrences (t]_) directly related to a second subsequent pulse transition a maximum running count is obtained which is related to the time duration that exists between the first and second pulse transitions. A subtraction means then effectively subtracts a predetermined number of pulses from this maximum pulse count, wherein the sub¬ traction is essentially instantaneously accomplished at the second time occurrences. This subtracted count is then utilized to initiate a signal at a predetermined time prior to the next pulse transition of said periodic signal which occurs after the transitions directly relat¬ ed second time occurrences t± . The present invention contemplates utilizing a down counter to accomplish the subtraction, and a count com¬ parator is utilized to compare the resultant subtracted count with tne next subsequently created running count such that when the subtracted count equals the subsequent running count dwell will be initiated at a predetermined number of counts prior to the occurrence of the maximum running count. In this manner the present invention is capable of producing up to almost 100% dwell if necessary since tne nuι;.oer of subtracted counts can De any arDi- trarily large number and thus dwell can be initiated at any time after the second transition and before the next transition. It is contemplated that preferably the pulse transitions all have the same polarity. The present invention also readily enables initiating dwell at a fixed speed independent time prior to the pulse transi¬ tions of the periodic signal, since the initiation of dwell will occur at a time prior to a pulse transition equal to a predetermined number of the counts of the speed independent signal C- . This is all accomplished without adjusting the rate at which pulse counting occurs and without adjusting the switching threshold of count comparator devices, since in the present invention the count comparator will have a fixed switching threshold correspon ing to when the subtracted count precisely equals the subsequently obtained running count.
In another embodiment of the present invention, improved digital circuitry for receiving a signal com¬ prising periodic pulse transitions and producing indica¬ tive signals commencing at predetermined times prior to the occurrence of the periodic pulse transitions is pro¬ vided. The circuitry comprises: means for producing a periodic signal comprising periodic signal pulse transi¬ tions occurring at a predetermined variable rate; means for receiving said periodic signal and for periodically developing a running count by counting pulses occurring at a predetermined rate, independent of said variable rate, between first and second predetermined time occur¬ rences directly corresponding to the occurrence of sequential first and second pulse transitions of said periodic signal, and for providing at said second time occurrences maximum running counts related to the time duration between said first and second pulse transitions; means for periodically receiving said maximum counts and effectively subtracting a predetermined number of counts therefrom to obtain a resultant subtracted count, said subtraction being completed at substantially said second time occurrences; wherein the improvement comprises means counting down from said resultant subtracted count at a rate which is independent of said variable rate and no more than the rate of said pulses creating said running count; and means for periodically initiating an indica¬ tive signal when the down count from said resultant subtracted count equals a predetermined threshold count subsequent to said second time occurrence and at a prede- ter ined time prior to the next of said periodic signal pulse transitions.
This embodiment contemplates utilizing a down counter to accomplish the subtraction, and the same down counter receives the next subsequently created running count such that when a zero count is obtained a signal is produced at the counter overflow terminal and dwell will be initiated at a predetermined number of counts prior to the occurrence of the maximum running count.
It should be noted that the dwell circuit of the present invention is contemplated as being utilized in an ignition dwell and spark control system in which the cir¬ cuitry which produced the running count also is utilized to determine spark occurrence. This double utilization of the running count by both the dwell and spark timing circuits of an ignition control system reduces the cost of the ignition control system. Brief Description of the Drawings
For a more complete understanding of the invention, reference should be made to the drawings, in which:
Figure 1, comprising drawings 1A, IB and 1C, is a combination block and schematic diagram illustrating an engine ignition control system for an internal combustion engine;
Figure 2 is a schematic diagram illustrating a typi¬ cal configuration for a dwell circuit illustrated in Figure 1; Figure 3 is a schematic diagram illustrating a typi cal configuration for a pulse width modulator circuit shown in Figure 1;
Figure 4 is a schematic diagram illustrating typica circuit configurations for several of the block compon¬ ents shown in Figure 1;
Figure 5 is a schematic diagram illustrating a typi cal configuration for a select decoder illustrated in Figure 1; Figure 6 is a schematic diagram illustrating a typi cal configuration for a slow speed decoder shown in Figure 1;
Figure 7 is a schematic diagram illustrating a typi cal configuration for a spark logic circuit shown in Figure 1;
— Figure 8 is a schematic diagram of another typical embodiment for a dwell circuit shown in Figure 1;
Figure 9 is a graph which shows the desired spark timing versus engine speed characteristic provided by th circuit in Figure 1; and
Figures 10A tnrough 10Q are a series of graphs which illustrate electrical signals and pulse count accumulations as functions of time for the system shown in Figure 1.
Description of the Preferred Embodiments Figure 1 illustrates an electronic ignition control system 10 for a two cylinder internal combustion engine (not shown) . Essentially the control system 10 receives sensor input signals and develops control signals that determine the spark timing and dwell (coil excitation time) for a distributorless inductive ignition system.
Tne term "distributorless" contemplates the fact that no rotating mechanical distributor will be utilized, and that instead sparks will be created in each of the two cylinders simultaneously but at different times with respect to the compression cycle of each cylinder. In
cr other words, when a spark is generated for cylinder 1 at the proper time of its compression cycle, a spark will also be generated in cylinder 2 but this spark will occur during the exhaust cycle of cylinder two and therefore will not result in igniting a fuel mixture. Distributor¬ less ignition systems are known and do not form an essen¬ tial part of the present invention.
The control system 10 illustrated in Figure 1 will now be described. For a better understanding of Figure 1, drawings 1A, IB and IC should be arranged with drawing IB located between drawings 1A and IC.
The control system 10 includes a rotating cam 11 synchronously rotatable with a crankshaft of a two cylin¬ der engine, the crankshaft being shown schematically as an axis of rotation 12. The cam 11 has a peripheral projection 13 spaced from the axis 12 and the cam 11 is contemplated as rotating in a clockwise direction.
An advance sensor 15 is contemplated as having a sensing probe 16 positioned at a fixed location with respect to the rotating cam 11, and a reference sensor 17 is contemplated as having a sensing probe 18 similarly positioned with the probes 16 and 18 being spaced apart by 35 degrees of angular rotation of the cam 11 (which corresponds to 35 degrees of engine crankshaft rotation) . The probes 16 and 18 produce crankshaft angular position pulses as the projection 13 rotates by these probes with the produced position sensing pulses initially occurring in response to the passage of a leading edge 13a of the projection passing by the sensing probes and the position pulses terminating after a trailing edge 13b has pass~ed by the probes 16 and 18. Ti e advance sensors 15 and 17 receive input signals from tneir corresponding sensing probes and produce digital pulse outputs in correspond¬ ence thereto at output terminals 19 and 20, respectively. It should be noted that the positioning of the sens¬ ing probes 16 and 18 with respect to the rotating cam 11 and its projection 13 is not totally arbitrary and that it is contemplated that the probe 16 is positioned such that it defines the maximum possible advance (earliest possible spark ignition occurrence for a cylinder com¬ pression cycle) fbr the ignition system 10 while the probe 18 defines the minimum possible advance (generally corresponding to top dead center of cylinder position which is generally termed zero or reference advance). Thus the positioning of the probes 16 and 18 define the earliest and latest possible occurrences of spark igni¬ tion, respectively, for the ignition control system 10. The significance of this will be demonstrated subse- quently.
The advance and reference output terminals 19 and 20 are eoupled as inputs to advance and reference buffers 21 and 22, respectively, which impedance isolate the sensors from subsequently circuitry and insure the production of precise-, uniform magnitude corresponding digital pulses at the output terminals 23 and 24, respectively. Figures 10A and 10B illustrate the sensing pulses produced at the terminals 23 and 24, respectively, and illustrate that these pulses occur periodically at times t^ and .t^ corre- sponding to the passage of the leading edge 13a past the sensing probes 16 and 18. The time occurrences t and t^ of the pulses at the terminals 23 and 24 are utilized by the ignition control system 10 to determine spark timing and dwell, and the manner in which this is accomplished will now be discussed with reference to the circuit schematics in Figures 1 through 8 and the graphs in Figures 9 and 1UA-Q. It snould oe noted tne horizontal axis in Figures 10A-Q is time and that Figures 10A, 10B, 10D-10J and 10P and are drawn having the same time axis scale, while Figures IOC and 10K through 10O are drawn with a greatly expanded time scale.
The control system 10 includes a master clock oscil¬ lator 25 which produces clock timing pulses Cp at an output terminal 26 wherein the frequency of the clock oscillator is preferably 149.25 KHz. The clock pulses Cp are illustrated schematically in Figure IOC on a greatly expanded horizontal time scale and are continuously pro¬ duced by the oscillator 25 regardless of the angular position of the crankshaft of the engine. A prescaler 27 is shown as being integral with the clock oscillator 25 and producing output signals C_ through C4 at the output terminals 28 through 31, respectively. The prescaler essentially comprises a series of counters which receive the clock signals Cp and produce related lower frequency signals by essentially counting and thereby frequency dividing down the oscillator signal pulses Cp. Such prescalers are very well known and thus the construction details of the prescaler 27 will not be discussed. The c^ signal produced at the terminal 28 has an operative frequency of 1.16 KHz, C2 has a frequency of 9.33 KHz, the frequency for C3 is 49.75 KHz and the frequency of C4 is 74.6 KHz. All of the signals Cp and C -C4 have repetition rates independent of the speed of crankshaft rotation. The prescaler 27 has a reset terminal 32 which causes resetting of the counters internal to the prescal¬ er 27. The signals developed by the clock oscillator 25 and prescaler 27 at the terminals 26 and 28 through 31 essentially determine the operation of the ignition con- trol system 10 in conjunction with the pulses sensed by tne advance and reference probes 16 and 18. The signals produced at the terminals 28 through 31 are essentially used in various counters included in the ignition control system 10 and therefore tne provision for resetting the internal counters in tne prescaler 27 via the reset term- inal 32 is required to insure that the counters receiving their inputs in accordance with the signals at the term- inals 28- through 31 will be synchronized with the advance sensor signal S^ described below. A pulse synchronizer 33 receives an advance signal input from "Sine ■ terminal 23 and the clock pulse signal Cp from the terminal 26. The pulse synchronizer produces a synchronized advance pulse Si at an output terminal 34. Essentially, the synchronizer 33 insures that a.pulse Si is produced at the terminal 34 at a time ti which corre¬ sponds to the first clock pulse Cp that occurs after the time t^. In this manner the signal Sj_ (shown in Figure 10D) represents an advance pulse which is synchronized with the occurrence of the clock pulses Cp. The pulse synchronizer 33 also receives an input at a terminal D from an output terminal 35 of an inhibit circuit 36. Essentially the inhibit circuit 36 produces a 4 millisecond delay pulse at the terminal 35 in response to the occurrence of the spark ignition and this delay or inhibit signal at the terminal 35 prevents the pulse synchronizer from producing an output at the term¬ inal 34 for 4 milliseconds after the occurrence of spark ignition. The reason for this is to quiet the output of the synchronizer 33 such that additional sparks will not be initiated by the synchronizer 33 until at least 4 mil¬ liseconds has elapsed since the last spark occurrence.
A pulse synchronizer 37 is similar to the synchron¬ izer 33 and receives inputs from the reference sensor terminal 24 and the clock pulse terminal 26 and produces a synchronized reference pulse signal S2 at an output terminal 38. The synchronizer 37 merely insures that a reference signal S2 has an initial time occurrence which precisely corresponds to the occurrence of one of the clock pulses Cp . Since it is contemplated that the
JP
, Λ 5JVΛ "IlP, frequency of occurrence of the clock pulse Cp is very high (higher than all other timing signals C1-C4) , this synchronization results in substantially no loss in accuracy for the present system, due to delaying advance and reference timing by one clock pulse, but does insure that the reference pulse S2 , as well as the advance pulse Sj_ , will occur in synchronism with the clock pulse Cp. This insures synchronized timing for the control system 10. The reference signal S2 is illustrated in Figure 10E as comprising periodic pulses which occur at the times t2« It should be remembered that the duration of time between the occurrence of the advance pulses Sj_ at t _ and the reference pulses S2 at the times t2 corresponds to 35 degrees of engine crankshaft rotation. Of course the actual time duration between ti and t2 will vary directly as a function of engine speed.
A delay circuit 39 receives the signal S along with the clock pulses Cp and produces a delayed output signal
Sj_D at an output terminal 40. Essentially, the delay circuit 39 receives the synchronized signal S , delays this signal by one full period of the clock pulse signal Cp and produces this delayed signal Sj_D at the terminal 40. Figure 10F illustrates this delay advance signal SiD which has a time occurrence at tiD that is one clock pulse period later than tne time occurrence t]_ . The rea¬ son for creating the delayed advance signal SiD is that in many cases the control system 10 will transfer accumu¬ lated counts at the times t]_ in response to the pulses ≤ , and subsequently the accumulated counts are to be reset. Obviously the transference and resetting cannot occur simultaneously, thus tne present system provides for delaying the resetting until after transference.
The ignition control system 10 essentially utilizes a main up-counter 41 to linearly count up C pulses occurring at the terminal 28 in between the occurrence of
O PI WiPO delayed advance signal pulses S^D. This is accomplished by having the main up-counter 41 receive its counter input from the terminal 28 while its reset terminal is directly connected to the terminal 40. The counter 41 therefore periodically linearly accumulates a speed inde¬ pendent running count which has a maximum value directly related to engine speed since the counting occurs during the times tiD which occur every 360 degrees of crankshaft rotation. Figure 10H illustrates a waveform representative of the linearly incremented running count of the counter 41. It should be noted that individual counting steps have not been illustrated in Figure 10H since these steps occur at the relatively high frequency of the signal Ci produced by the prescaler 27. However, Figure ION does illustrate the count in the main counter 41 on a very expanded horizontal time scale, and this figure clearly illustrates the incremental nature of the accumulated count in the counter 41. The accumulated count of counter 41 is produced at 6 output terminals 42 through 47 with terminal 42 corre¬ sponding to the least significant bit and terminal 47 corresponding to the most significant bit. Thus the main up-counte.r 41 represents a 6 bit binary counter. Such counters are well known and readily available. It should be noted that while the electronic ignition control sys¬ tem 10 utilizes the maximum accumulated count obtained by the counter 41 as an indication of engine speed, the ignition system 10 also utilizes each incremental count produced γ the counter 41 at its output terminals 43 through 47 as control signal inputs to spark time occur¬ rence circuitry within the system 10, and these incre¬ mental counts are utilized to produce a desired non¬ linear spark occurrence versus engine speed characteris- tic. The manner m which this is accomplished will now be discussed.
Each of the output terminals 43 through 47 of the main up-counter 41 are coupled as inputs to a read only memory (ROM) device 48 which has 4 output terminals 49 through 52 which are coupled as control signal inputs to a rate multiplier device 53. The rate multiplier 53 receives a continuous stream of input clock pulses C2 via a direct connection to the terminal 29 and produces a corresponding output pulse stream at an output terminal 54 in accordance with the control signals received from the terminals 49 through 52. The rate multiplier device 53 is set by the pulse S which is received via a direct connection from the terminal 34, and this reinitiates the operation of the rate multiplier 53. The rate multiplier essentially functions as a controllable frequency divider which multiplies (actual divides) the frequency of the input pulse stream by predetermined integers which are determined by the control signals received from the ROM. Rate multipliers are well known and are readily avail¬ able.
Essentially, the pulse stream produced at the output terminal 54 is subsequently accumulated in an accumulator means which develops a count related to the number of pulses produced at the terminal 54. The exact structure of the accumulator means which accomplishes this will be described subsequently. This total accumulated count, which occurs between the pulses Si, is then subsequently utilized by the ignition control system 10 to determine the occurrence of spark ignition. The above described spark timing technique of utilizing a rate multiplier which is controlled by a read only memory circuit that receives incrementally controlled inputs related to engine speed (it snould be remembered that in the present case the ROM inputs are the counts of the up-counter 41 which are related to engine speed) is essentially described in copending U.S. Patent application Serial No. 779,974, filed March 22, 1977, and assigned to the same assignee as the present invention, now U.S. Patent 4,168,682.
Essentially the ROM 48 functions as a table look-up device which produces different control signals at the terminals 49 through 52 that control the frequency multi¬ plication (division) provided by the rate multiplier 53. The end result is that the output pulse count produced at the terminal 54 is a non-linear function of engine speed such that a desired spark ignition occurrence versus engine speed characteristic can be obtained. The accumu¬ lator means effectively integrates or accumulates the pulse count at the terminal 54 and determines, between S pulses, a maximum pulse count non-linearly related to engine speed. This maximum pulse count is then utilized to determine spark ignition.
Issued U.S. Patent 4,104,997 illustrates an analog system in which a desired non-linear spark occurrence versus engine speed characteristic is produced by con¬ trolling the rates of charging and discharging a capaci¬ tor. In the present system the ROM 48 and rate multi¬ plier 53 digitally implement an equivalent function for controlling the rate of pulses produced at the terminal 54, and an accumulator means integrates these pulses to produce the desired result. Figure 9 illustrates the desired advance angle (spark timing occurrence) versus engine speed characteristic which is desired by issued' U.S. Patent. 4,104,997 and which is a typical characteris¬ tic also desired by the present system. The above refer¬ red to copending U.S. application 779,974 (now U.S. Patent 4,168,682) explains how the slope changes of the cnaracteristics snown in Figure 9 can be digitally imple- mented by use of a rate multiplier and ROM without having the ROM store every individual point of the composite characteristics shown in Figure 9. In should be noted that in Figure 9, the curve N.V represents the desired spark occurrence characteristic for no vacuum being sensed by an ignition control system whereas the curve V represents the desired characteristic for a predetermined amount of vacuum being sensed by an engine control system.
The present system contemplates providing the-read only memory 48 with an additional input signal at an input terminal 55 wherein this additional signal repre¬ sents the output of a pulse width modulator circuit 56 having its output terminal 57 directly connected 'to the terminal 55. The pulse -width modulator 56 receives an analog signal at an input terminal 58 wherein the magni¬ tude of this analog signal is related "to a predetermined engine condition, in the present case related to the magnitude of sensed engine vacuum pressure. The pulse width modulator 56 will then produce a periodic digital two state signal which has a duty cycle (ratio of one logic state to the other during one cycle period) which is related to the magnitude of this analog signal. By coupling this digital two state signal produced at the terminal 57 as an input to the read only memory, the result is that the control signals at the output term¬ inals 49 through 52 of the ROM are now made a function of this analog signal and effectively the ROM control outputs will be switched between two different sets of outputs, one corresponding to a low digital' signal at the terminal 55 and another corresponding to a high logic digital signal at tbe terminal 55. Since the percentage of time (cuty cycle) of the logic states of the signal at the terminal 55 is controlled in response to the magni¬ tude of tne analog signal at the terminal 58, this results in having output control signals at the terminals 49 through 52 switched back and forth between two extreme values with the average of these control signals being related to the magnitude of the analog signal at the terminal 58. Since the control signals at the terminals 49 through 52 determine the rate multiplication of the rate multiplier 53, and since the output of the rate multiplier is effectively integrated by a following accumulator meansr the effect of applying a pulse width modulation signal as an input at the terminal 55 of the read only memory 48 results in providing a continuous interpolation capability between the two extreme control output produced at the terminals 49 through 52 in response to the terminal 55 having a high or low logic state. For any one set of speed dependent control inputs received from the terminals 43 through 47 of the main counter 41, the ROM 48 need only store a maximum and minimum output corresponding to whether the signal at the terminal 55 is either high or low. In the present case these maximum and minimum outputs correspond to the sensed vacuum pressure being above or below a predeter¬ mined vacuum pressure. The actual outputs produced at the terminals 49 through 52 are then made to represent a value more directly indicative of the magnitude of the analog voltage at the terminal 58 by first producing a digital two stage signal whose duty cycle varies in accordance with the analog signal magnitude and then by applying this signal to the input terminal 55.
The improved result obtained by the present system should be contrasted with tne prior art technique of pro¬ viding a different digital output signal for each analog magnitude increment for which resolution of the output signal is desired. In other words, previously if you wanted a read only memory to produce different output signals in response to three different magnitudes (for example) of an analog input signal, then three memory storage spaces within the read only memory would be required wherein three different memory address inputs would address any one of three different desired outputs. In the present system only two input addresses and two desired outputs are required, and by pulse width modulat¬ ing a digital signal so that its duty cycle is related to an analog signal magnitude, the read only memory output will be switched back and forth between these two extreme outputs such that the average output of the read only memory will represent any output value in between these two extreme outputs which are stored in the read only memory. Thus the read only memory of the present system need only store two output limits in response to any desired engine condition and an average ROM output corre¬ sponding to any magnitude between these two output limits can be obtained merely by using a duty cycle pulse width modulated input signal to the read only memory. This permits saving an enormous amount of read only memory storage space while still enabling the output of the read only memory to have a high resolution correspondence with respect to the magnitude of the input analog signal. To obtain an equivalent resolution by any of the prior art references could not be digitally accomplished unless an extremely large read only memory capacity was utilized. The present system minimizes the read only memory capac¬ ity and therefore implements this function with a sub¬ stantial cost savings.
The operation of the pulse width modulator and the accumulator means which follows the rate multiplier 53 will now be described in detail. The combination of these elements are claimed in copending U.S. Patent Application, Serial Number 049,016, filed June 15, 1979, entitled "Spark and Dwell Ignition Control System Using Digital Circuitry" by Robert S. Wrathall. The present system contemplates an engine vacuum pressure sensor 59 supplying an analog signal to the input terminal 58 of the pulse width modulator 56. The analog signal magnitude is representative of the state of engine vacuum pressure. Terminals 42 through 44 of the main counter 41 are also received by the pulse width modulator 56 which produces an output at terminal 57. Figure 3 illustrates typical embodiments for the vacuum sensor 59 and the pulse width modulator 56 both shown dashed in Figure 3. The vacuum sensor 59 is contemplated as comprising a two position vacuum sensing switch 60 with a wiper arm terminal coupled to ground and the wiper varying between a first terminal 61 when sensed engine vacuum pressure is below a predetermined threshold value and a second terminal 62 when the sensed vacuum pressure is above this predetermined value. The terminal 62 is coupled to a B+ terminal through a resistor 63 and is coupled to the terminal 58 through a resistor 64. A capacitor 65 is coupled from the terminal 58 to ground. In response to sensing an engine vacuum pressure change from below to above the predetermined threshold, the switch 60 will short the terminal 62 to ground resulting in slowly changing the voltage at the terminal 58 from a high voltage to a low voltage. Preferably this voltage change occurs at a relatively slow 0.5 second time con¬ stant. Thus the signal at the terminal 58 represents an analog signal which has a magnitude related to the sensed engine vacuum pressure.
While in the pseseαt embodiment an analog signal which varies between two voltage magnitudes which direct¬ ly correspond to two discrete states of vacuum pressure is illustrated, the present system certainly contemplates other embodiments whicn provide an analog signal at the terminal 58 whicn is continuously and directly related to the instantaneous value of engine vacuum pressure rather
"BUR£
OMP «7 than the opening or closing of a two position engine vacuum sensor switch.
The pulse width modulator circuit 56 comprises a DC level comparator 66 having a negative input terminal coupled to the input terminal 58 through a resistor 67. Limiting diodes 68 and 69 are also connected to the nega¬ tive input terminal of the comparator 66 and essentially limit the signals received by the comparator to magni¬ tudes either one diode drop above B+ or one diode drop below ground. The terminals 42 through 44 are received as inputs to a NAND gate 70 whose output is coupled through an inverter 71 to a control terminal 76 of an FET gate 72. An output terminal of the gate 72 is coupled to a positive input terminal 75 of the comparator 66 which is also coupled to B+ through a resistor 73 and to ground through a capacitor 74. The output of the comparator 66 is directly coupled to the output terminal 57 of the pulse width modulator 56.
Essentially the signals at the terminals 42 through - 44 are converted by the NAND gate 70 into a relatively slow periodically occurring pulse signal which is used as the control siynal for the FET gate 72. This control' signal is illustrated in Figure 10K. In response to each periodic pulse produced at the control gate of the FET 72, the positive input terminal (terminal 75) of the comparator 66 is shorted to. a positive reference voltage just above ground potential by the gate 72. After set¬ ting the terminal 75 to just above ground, the FET gate 72 is open circuited until the next occurrence of a control pulse at its control terminal 76. Figure 10K illustrates the control signals at the terminal 76 and Figure 10L illustrates the signal waveforms produced in response thereto at the positive input terminal 75 of the comparator 66. Superimposed on the waveform shown in Figure 10L is a high first dasheα voltage level 77 corre- sponding to low vacuum pressure is being sensed by the sensor 59, a low second voltage level 78 corresponding to the low voltage eventually produced at the terminal 58 upon closure of the switch 60 in response to a high vacuum pressure being sensed, and an interim voltage level 79 corresponding to the voltage at the terminal 58 which would occur at some time after the closure of the switch 60 but before the attainment of the limit level 78. It should be noted that the waveforms in Figures 10K and 10L are all commenced at the times tj_ , and that the horizontal time axes in Figures 10K through 10O are shown with greatly expanded time scales as compared with the other graphs in Figures 10A-10Q. The time scales for graphs 10K-10M are identical, but the time scales for graphs ION and 10O are even more expanded.
Figure 10M shows the output signal of the comparator 66 produced in response to the signal shown in Figure 10L being created at the positive input terminal 75 while the negative terminal of the comparator 66 receives a transi- tional voltage corresponding to the dashed level 79 shown in Figure 10L. Figure 10M illustrates that the output of the comparator 66 is a digital two state logic signal in which the duty cycle of this signal varies in accordance with the magnitude of the analog signal produced at the terminal 58. For a no vacuum condition corresponding to the level 77 present at the negative input terminal of the comparator 66, the output of the comparator 66 would remain at zero, and for a voltage at the negative input terminal corresponding to the level 78, the output of the comparator 66 would always be high.
Figure 10M illustrates that for interim values of vacuum (in the case of a continuous analog sensor being used instead of a two position vacuum sensing switch) or in the case of a slowly changing signal representing changing from vacuum to non-vacuum and back again (when a two position vacuum sensing switch is used), an analog signal is produced at the terminal 58 which results in a varying duty cycle signal being produced as the output of the comparator 66. As was previously discussed, applying this varying duty cycle signal to the input of the ROM 48 allows the output of the ROM to vary, in a periodic step- wise manner, between two maximum limits and this produces an output whose average value will be directly related to the magnitude of the analog signal at the terminal 58. In the present situation, it was found that rapidly switching from a vacuum spark advance determination to a no vacuum spark determination would disrupt the operation of the ignition control system 10. Thus it was necessary to slowly implement the change between vacuum and non- vacuum spark calculations by the system 10. In order to accomplish this, the output of the ROM 48 must be able to represent interim output values between the vacuum and no vacuum conditions corresponding to the levels 78 and 77, respectively. The present system accomplishes this desired result without any increase in the storage space required by the ROM 48.
As was previously mentioned, an accumulator means essentially follows the rate multiplier 53 and effective¬ ly converts the pulse count at the terminal 54 into an integrated or accumulated maximum count. It is this accumulation step that results in effectively averaging tne different control signal outputs produced at the ROM output terminals 49 and 52 by use of the pulse width modulator 56 altering the duty cycle of the input ROM control signal at the terminal 55.
Before -describing the accumulator means coupled to the rate multiplier output terminal 54, a better under¬ standing of the present invention will be obtained by referring to Figures ION and 10O. Figure ION represents the incremental count, incrementing at twice the fre-
OMPI
/., WIFO „ quency of the clock pulse signal Ci , commenced at the times tjD by the main up-counter 41 on the control term¬ inals 43 through 47 coupled to the ROM 48. After the main counter 41 receives two Cj_ pulses the count of the main counter, as recorded on the output terminals 43 through 47, is incremented one count. In Figure ION the horizontal axis represents an expanded time scale whereas the vertical axis represents the stepped count stored by the terminals 43 through 47. Figure 10O represents maximum and minimum rates of increase S i and SL2 deter¬ mined by the output terminals 49 through 52 of the read only memory 48. At a subsequent time tj, the count of the main counter is incremented by counting Ci pulses such that the terminal 43 now indicates a new count as an input signal to the read only memory 48. Thus a differ¬ ent input control signal is now received by the read only memory 48 and the output terminals 49 through 52 of the ROM now are able to implement different rates of increase SL3 and SL4. The rates of increase SL1-S 4 represent different fixed integers used by the rate multiplier for frequency division.
For each different count increment on lines 43-47 the ROM 48 can select either of two different rates of increase for the count processed by the rate multiplier 53 because for any main count received as an input by the RUM 48 from the counter 41, either a zero or one logic state can be produced by the pulse width modulator 56 at the input terminal 55. Figure 10O illustrates the dif¬ ferent characteristics for rates of pulse count increase at terminal 54 that can be implemented by the rate multi¬ plier 53 in accordance with the control input signals received by the read only memory 48 which supplies con¬ trol inputs to the rate multiplier. By applying a pulse width modulation signal to the input terminal 55, the present system contemplates selectively switching betv/een maximum rates of increase such as SLi and SL3 and minimum rates of increase such as SL2 and SL4 during the times tiD-tj and after tj, respectively, to obtain a composite (average) rate of increase which can be anywhere within the limits defined by the maximum and minimum rates of increase.
The previously referred to copending U.S. patent application serial number 779,974, filed March 22, 1977 (now U.S. Patent 4,168,682) , points out how controlling ROM and rate multiplier in accordance with pulse counts related to engine speed can result in determining break points for the composite spark timing advance versus engine speed characteristics illustrated in Figure 9. Issued U.S. Patent 4,104,997 demonstrates how controlling the rate of increase of an effective integrator means can be utilized to accurately determine desired spark timing relationships as a function of engine speed. The present system combines these two techniques along with providing for pulse width modulation of an input to a read only memory in accordance with sensed engine vacuum pressure in order to minimize the ROM storage space required by an ignition spark timing control system responsive to engine speed and engine vacuum pressure.
From Figures ION and 10O, which are drawn with iden- tical horizontal time scales, it would appear that for optimum interpolation between the maximum and'minimum slopes, such as SL and L_2, a pulse width modulation frequency for the signal shown in Figure 10M as high as possible should be selected. In the preferred embodi- ment, this is not the case since the period of the signal in Figure 10M is equivalent to eight main counter incre¬ ments (at the frequency of C]_) while the period of the signal in Figure ION is equivalent to two main counter increments. This relationship was decided upon in order to permit the rate multiplier to pass enough of the divided down C„ pulses to the output terminal 54 to obtain an adequate number of pulse counts at terminal 54 which represents any of the rates S 1-SL4.
The structure of the effective pulse count accumula- tor means connected to the output terminal 54 of the rate multiplier 53 will now be described.
The output of the rate multiplier 53 at the output terminal 54 is effectively coupled to an accumulator means which accumulates a count related to the total pulse count produced at the output terminal 54. This accumulator means essentially comprises a select decoder 80, a main advance up-down counter 81 and an auxiliary advance up counter 82. The rate multiplier output term¬ inal 54 is coupled as an input to both the select decoder 80 and a count terminal (>) of the auxiliary advance up counter 82. The auxiliary advance up counter 82 receives a reget signal by means of a direct connection to the terminal 34 at which the Sj pulses are produced. The up counter 82 is a four bit binary counter and produces count outputs at terminals 83 through 86 which are cou¬ pled as inputs to preset terminals P _ through P4 or the main advance up-down counter 81. The select decoder 80 receives three inputs in addition to the input from the rate multiplier output terminal 54 and produces a main output at a pulse terminal 87 and a latched advance out¬ put signal Sj_L at a terminal 88. The select decoder 80 receives the delayed advance pulses SjD by means of a direct connection to the terminal 40, and the decoder also receives the pulses C3 from a direct input connec- tion to the terminal 30. In addition, the select decoder 80 also receives an input signal termed SSp from a spark logic circuit 90. The signal SSp is a signal produced by the spark logic circuit 90 at the desired time occurrence tx of spark ignition and this signal is very short in duration (one period of the high frequency clock pulse
CT /,. I signal Cp) . The manner in which the spark logic circuit 90 creates the signal SSp will be subsequently discussed. For the time being it is sufficient to note that this signal occurs at times tx which represents the time at which spark ignition will occur according to the ignition control system 10.
It should be noted that at the output terminal 88 of the select decoder 80 the latched output signal S produced at this terminal is initiated in response to the delayed advance signal Sj_D and is terminated at the time tx. The output produced by the select decoder 80 at the main output terminal 87 essentially comprises the pulse signal C3 during the pulses ^D (occurring at the times t D) until the time tx at which spark ignition occurs. After the times tx until times tj_D the decoder 80 direct¬ ly couples pulses at the rate multiplier output terminal 54 to the main terminal 87.
The terminal 88 of the select decoder 80 is directly coupled as an input to an up-down control terminal (U/D) of the main up-down advance counter 81. The terminal 87 of the select decoder is directly coupled to an input clock terminal (>) of the advance counter 81. A preset enable (PE) input terminal of the advance counter 81 directly receives the signal SSp by means of a direct connection to the output terminal 89 of the spark logic circuit 90.
An input reset terminal of the advance counter 81 receives a power on reset signal POR by means of a direct connection to a terminal 91. This power on reset signal is merely utilized to initiate operation of the ignition control system 10 in response to the initial application of power to the ignition control system. This is accom¬ plished by means of a capacitor 92 coupled between the terminal 91 and a power on reset terminal 93 that receives positive power when power is applied to the ignition system control 10. The terminal 91 is coupled to ground through a resistor 94. Thus the components 91 through 94 provide for a positive impulse at terminal 91 upon the first application of power to the power on reset terminal 93, and this is utilized to initiate the reset¬ ting of the advance counter 81. The advance counter 81 produces an output at a zero detect terminal 94 and this output is produced whenever the advance counter counts down to or through a count of zero. Essentially, the auxiliary advance counter 82 is reset at the times tj_ by the Sj_ pulses. The counter 82 then proceeds to count up in accordance with the pulses passed by the rate multiplier 53 and provided at' the out¬ put terminal 54. This count is registered in the four bit binary output terminals 83 through 86. At the time tx the signal SSp produces a positive spike at the preset enable terminal of the main advance counter 81. This results in instantaneously transferring the count at the output terminals 83 through 86 of the auxiliary advance counter 82 into the main advance counter 81 at the times tx . At this same time the latch signal at the terminal 88 (≤iL) is terminated resulting in the up-down control terminal of the advance counter 81 receiving a control input which tells it to count up any subsequently receiv- ed clock pulses at its clock input terminal. At the times tx , the select decoder 80 now channels the pulses produced at the output terminal 54 of the rate multiplier through the select decoder 80 and its output terminal 87 into the input clock terminal of the advance counter 81. The result of this is that the advance counter 81, after the time tx , essentially acts as if it had continuously counted all of the pulses produced at the terminal 54 since tne initial time t . Tne reason that the counter 81 did not directly count all of the clock pulses at the terminal 54 from the time tj_ to tne time tx was because
"BUR
OM 4 7A * WI the counter was engaged in a down counting operation at that time which determines the occurrence of spark igni¬ tion. This will now be explained in detail.
From the time tx until the next time tj_, the advance counter 81 continues to count up all of the pulses pro¬ duced at the output terminal 54 of the rate multiplier 53. Thus at the next time tj_ a maximum count is obtained by the main advance counter 81 which is related to the actual time difference betv/een the periodic occurrence of synchronized advance sensor pulses Si at the times tι>
This means that the maximum count obtained by the counter 81 is related to engine speed and that the ROM 48 and rate multiplier 53 control this relationship in a piece- wise linear manner to obtain the correct non-linear rela- tionship between the maximum count in the advance counter 81 and engine speed, as well as the relationship between the maximum count and the sensed engine vacuum pressure. At the time occurrences t D, which occur just after each of the synchronized advance pulses Si, the select decoder 80 produces a latched signal S^ at the terminal 88 which now instructs the advance counter 81 to count dov/n instead of up. Simultaneously, the select decoder 80 now channels the fixed frequency clock pulses C3 to its output terminal 87. The end result is that the main advance counter 81 will now count down at a fixed rate determined by the occurrence of the pulses C3 until a zero count is obtained and a zero detect signal is pro¬ duced at the terminal 94. At this time, this zero detect signal will be received by the spark logic circuit 90' and result in producing the spark occurrence signal SSp which will terminate further down counting, load the count of the auxiliary advance counter 82 into the main counter 81 and initiate the m in counter 81 up counting tne pulses produced at the terminal 54. The operation of the components 80 through 82 is probably best understood by referring to Figures 101 and 10J. Figure 101 represents the accumulated count in the auxiliary advance counter 82. This count is essentially the non-linear pulse occurrences which occur at the out¬ put terminal 54 of the rate multiplier 53. At the times tx at which the pulses SSp occur, the count of this counter is directly transferred to the advance counter 81 by means of preset enable circuitry. Preset enable cir- cuitry for counters is very well known and merely results in loading a counter with a preset count in response to an actuation pulse being received at a preset enable terminal.
Figure 10J illustrates the count in the main advance counter 81. This figure illustrates that at the times t]_ a maximum count is obtained by the advance counter 81. Then„at times t_D the counter 81 will count down at the fixed rate determined by the rate occurrence of the signal C3 , whereas the up counting of this counter was determined by the ROM 48 and rate multiplier 53 imple¬ menting a stepwise rate of increase of pulse counts. U.S. Patent 4,104,997 clearly illustrates how such a stepwise increasing rate combined with a linear decreas¬ ing rate will result in accurately determining the spark time occurrence for internal combustion engines so that a proper advance versus engine speed relationship is developed. Since the equations demonstrating this rela¬ tionship are contained in the referred to issued U.S. patent, they will not be repeated here. From the foregoing statements it should be evident that the decoder 80 and counters 81 and 82 effectively form an accuraulating means for the pulses produced at the output terminal 54 of the rate multiplier 53. At the times t]_D, this accumulated count is then linearly decreased at a fixed rate determined by the time occur¬ rence of the pulses C3 until a zero detect signal is
/ O produced at the terminal 94. This zero detect signal represents the desired spark timing occurrence, and the spark logic circuit 90 utilizes -this signal to produce the signal SSp at the terminal 89 as well as produce a composite signal (dwell/spark) at an output terminal 100 which contains both dv/ell and spark timing information. This composite signal at the terminal 100 is then coupled to an input terminal 101 of an output pre-driver 99 which supplies an output at a terminal 102 to a final driver stage 103, in an ignition coil power stage 98 (shown dashed) , that controls the excitation of the primary winding 104 of an ignition coil. A high voltage second¬ ary winding 105 of the ignition coil is coupled to the spark gaps of a two cylinder engine to produce ignition pulses therein.
A primary ignition coil current sensing resistor 106 is contemplated as sensing the current through the pri¬ mary coil 104 and providing a feedback signal at a terminal 107 which is coupled as an input to the output pre-driver. This is utilized to maintain constant pri¬ mary ignition coil current excitation in a well known manner. The output pre-driver 99 also receives an input at the terminal 109 related to actual battery voltage magnitude and another input at a terminal 110 related to whether or not an engine stall condition has occurred. If engine stall, abrupt slow crankshaft rotation, has been detected, then the current through the primary coil 104 will be slowly decreased so as to remove energization from this coil without generating a spark until the engine stall condition has been rectified. The battery voltage magnitude signal at the terminal 109 is utilized to alter the ignition coil current driving signal to obtain constant energy spark ignition despite variations in battery voltage. The output pre-driver 99 and the ignition coil power stage 98 are contemplated as compris- ing standard electronic ignition system components and therefore the details of these components will not be discussed since they do not form part of the present invention. The spark logic circuit 90 which creates the dwell/ spark control signal at terminal 100 receives the master clock pulses Cp from a direct connection to the terminal 26. The circuit 90 also is directly connected to the terminals 34 and 38 for receiving the signals Si and ≤2, respectively. The spark logic circuit 90 receives the POR signal at a reset terminal for initiating the logic components contained in the circuit 90 in response to the initial application of power to the electronic ignition control system 10. The circuit 90 also receives the zero detect signal produced at the terminal 94 of the main advance counter 81. In addition, the spark logic 90 also receives a dwell initiation signal by means of a direct connection to an output terminal 120 of a dwell circuit 121, and the circuit 90 also receives a slow speed detect signal from an output terminal 122 of a slow speed decoder 123. In response to all of these inputs the spark logic_ circuit 90 produces the signal SSp at 'the terminal 89 wherein the SSp signal is a pulse at tx which exists for one clock pulse period of the pulses Cp. The circuit 90 will also create a combined dwell initiate and spark timing occurrence output signal at the output term¬ inal 100.
Essentially, once the spark logic circuit 90 has been reset by the application of power to the electronic ignition control system 10 by the POR signal, the logic circuit 90 will receive dwell initiate signals from the terminal 120 and spark timing occurrence signals from the terminal 94 for each cycle of cylinder compression. If for some reason a dwell initiating signal has not been received by the spark logic circuit 90 prior to the
O FI occurrence of the pulse j_ which is generated at the maximum possible advance point of crankshaft rotation, then the spark logic circuit 90 will initiate dwell at the times tj_ corresponding to the occurrence of the pulses S . Similarly, if for some reason a spark igni¬ tion has not occurred by the times t2 at v/hich the pulses ≤2 occur, then the spark logic 90 will create a spark occurrence at these times. Actually, when the slow speed decoder 23 determines that engine rotating speed is below a predetermined minimum level, the signal at the terminal 122 insures that dwell will be initiated at the times t]_ and that spark will occur at the times t2« This provide a dwell equal to 35 degrees of crankshaft rotation for slow speed conditions and provides for spark ignition at essentially top dead center of the cylinder compression cycle. For engine speeds above this predetermined slow spee , the signal at the terminal 122 allows dwell to be initiated by the signal at the terminal 120 and spark to be determined by the zero detect provided at the terminal 94. The signal produced at the terminal 100 is initiated in response to when dv/ell is desired to commence (tDW and is terminated in response to when the spark logic 90 determines spark ignition should occur (tx) .
A typical embodiment for the spark logic circuit 90 is illustrated in Figure 7. The power on reset connec¬ tion has not been shown in Figure 7 in order to simplify the diagram. All of the components in E'igure 7 corre¬ spond to standard logic gate components and flip-flop devices. The engine stall indicating signal produced at the terminal 110 is the output of an engine stall counter 125 which receives a reset input signal by a direct connec¬ tion to the terminal 34. The counter 125 receives a counting clock input signal by means of an input direct connection to tne terminal 47 of the main up counter 41.
OV-PI
^∑ϊ:K!7ι\^ In this manner, if the stall counter 125 determines that between consecutive times ti at which the synchronized advance pulses S]_ occur, the main up counter 41 has registered a predetermined number of changes in the most significant bit of the counter which is connected to the terminal 47, then the counter 125 will indicate that the count being registered by the main up counter 41 is too high. This indicates that the actual time elapsed between consecutive times t]_ is too great thus indicating that the engine has stalled by virtue of the fact that the engine crankshaft is not rotating above a predeter¬ mined speed. When this is determined, a stall indicating signal at the terminal 110 will be received by the output pre-driver 99 and result in appropriately modifying the output of the pre-driver to take into account this condi¬ tion. The internal construction of the stall counter 125 mere-ly consists of a resettable pulse counter which develops an output whenever the pulse count is above a predetermined threshold. Readily available logic cir- cuits can implement such a function.
The slow speed decoder 123 essentially works on a similar principle to the stall counter 125. The slow- speed decoder 123 determines when the count in the main up counter 41 exceeds a predetermined maximum count. This is accomplished oy coupling the terminals 43 through 47 as inputs to the slow speed decoder 123. The decoder 123 is reset at times tj_D via a connection to terminal 40. The decoder also receives the pulses Si via a direct conrfection to the terminal 34 and it receives a power on reset pulse via a direct connection to the terminal 91. In response to all of these inputs the decoder 123 pro¬ duces a slow speed detection at the terminal 122 at times t whenever the count of the main counter indicates tnat the actual time between the S D pulses exceeds a preαe- teriuined maximum time. Whenever this occurs, this indi- cates that the engine speed is below a predetermined minimum speed, and the signal at the terminal 122 is received by the spark logic circuit 90 and results in initiating dwell at the times tj_ and causing spark igni- tion to occur at the times t2« Of course the engine speed which actuates the stall counter 125 is an engine, speed much less than the predetermined engine speed which resulted in actuating the slow speed decoder 123. Figure 6 illustrates a typical embodiment for the slow speed decoder 123 and the components in Figure 6 represent standard logic circuit components used for a typical implementation.
It should be noted that Figure 5 illustrates a typi¬ cal digital circuit implementation for the select decoder 80. In Figure 5 controllable gates 126 and 127 are illustrated. These gates operate as selective open or short circuits between their throughput terminals in response to the digital logic signals present at their respective control terminals 128 and 129. It should also be noted that Figure 4 illustrates a typical digital circuit implementation for the advance and reference buffers 21 and 22, the pulse synchronizers 33 and 37, the delay circuit 39 and the inhibit circuit 36. Again it should be noted that the logic circuit implementations shown in Figure 4 comprise standard digi¬ tal logic circuits.
The inhibit circuit 36, besides producing a four millisecond delay pulse at the terminal 35 in response to receiving a spark ignition signal (SSp) and in response to the received C pulses provided as a timing duration input, also provides a two millisecond delay signal after spark ignition at an output terminal 130. The terminal 130 is coupled to the dwell circuit 121 and the two millisecond signal serves to inhibit the operation of the dwell circuit until at least two milliseconds after the
O PI /,. WIFO occurrence of spark ignition. This is required in order to prevent 100 percent dwell from occurring at.very high engine speeds. If 100 percent dwell were to occur then no spark ignition would be permitted since current excit- ation for the ignition coil primary winding 104 would always be applied.
Essentially the inhibit circuit 36 merely utilizes the signal (SSp) at the times tx to initiate two differ¬ ent monostable time periods which are provided at the terminals 35 and 130 to implement different delays for circuitry in the electronic spark ignition control system 10. The detailed configuration of the inhibit circuit 36 will not be specifically recited since the embodiment in Figure 5 is a typical embodiment using standard compon- ents and many other embodiments could accomplish this desired function.
Typical embodiments for the dwell circuit 121 of the present invention will now be discussed. A first such typical embodiment 121 is illustrated in Figure 2, and another embodiment 121' is illustrated in Figure 8. In Figure 8 prime notation is utilized to identify substan¬ tially similar corresponding components.
In both of the dwell embodiments shov/n in Figures 2 and 8, the dwell circuit 121 (121') receives running count counter inputs from the main counter output term¬ inals 42 through 47 at preset input terminals Pi through Pg of a dv/ell down counter 131 (1311). The terminal 34 at which the S pulses are produced is directly coupled to a preset enable terminal of the dwell down counter and a counting clock pulse input terminal 132 (132') for the dwell down counter is provided.
For the dwell circuit embodiment illustrated in Figure 2, the terminal 31 at which the pulses C4 are produced is coupled through a controllable gate 133 to tne terminal 132. The terminal 132 is also coupled as a pulse counter input to an auxiliary dwell counter 134 which has a reset terminal directly coupled to the terminal 40 for receiving reset pulses at the times t D corresponding to the pulses Sj_D. The count output of the auxiliary dwell counter 134 is coupled to a maximum count logic circuit 135 which is intended to produce a low out¬ put signal at its output terminal 136 in response to the count in the auxiliary dwell counter reaching or exceed¬ ing a predetermined maximum count. The terminal 136 is directly connected to a control terminal 137 of the through gate 133. In this manner, the auxiliary dwell counter 134 insures that after the reception of reset pulses S]_D, the through gate 133 will pass a precise num¬ ber of clock pulses as inputs to the input terminal 132 of the dwell down counter 131 and auxiliary counter 134. At the times t]_ , the count of the dwell counter 131 is preset to the maximum running count obtained by the main counter 41, wherein this maximum count is directly linearly related to engine crankshaft speed. .The auxil- iary dwell counter 134 and controllable gate 133 effec¬ tively' result in, subsequently at times t D, having the dv/ell down counter 131 rapidly count down a predetermined number of counts from the maximum speed related count obtained by the main counter 41. It should be noted that the rate of down counting occurs at the relatively high repetition frequency of the signal C4 , whereas the rate of up counting the main counter 41 occurs at the sub¬ stantially slower rate of occurrence of the pulses Cj_. This results in the dwell down counter 131 effectively instantly subtracting (at times t ) the predetermined number of C4 pulses passed through the controllable gate 133 from the maximum count which was pre-set into the dwell cown counter 131 at the times tj_ uy tne synchron¬ ized pulses «
CΓIPI _ For the dwell circuit in Figure 2, the terminals 42 through 47 of the main up counter 41 are also coupled as inputs to a count comparator 138 which also receives the output count of the dwell down counter 131. When the count indicated by the terminals 42 through 47 equals or exceeds the count being held (after down counting has ceased) as the output count of the dwell down counter 131, the comparator 138 will produce a logic signal indicating this condition at an output terminal 139. The terminal 139 is coupled to an input set terminal 140 of a latch device 141. The output of the latch device 141 is coupled through a controllable gate 144 to the output terminal 120 of the dwell circuit 121 and a reset term¬ inal 142 of the latch 141 is directly coupled to the terminal 34 at which the ≤i signal is produced. The tv/o millisecond inhibit signal produced at the terminal 130 is cpupled to a control terminal 143 of the controllable gate 144.
The dwell circuit shown in Figure 2 operates as follows. At the time occurrence tj_ of the synchronized advance pulses Sj_ , the maximum running count in the main counter 41 is preset into the dwell down counter 131. At times tiD after the maximum count of the main counter 41 is loaded into the dwell down counter 131, the circuitry 132 through 137 has the down counter 131 rapidly count down a predetermined number of counts. Preferably this predetermi-ned number of counts which occur at the high fixed frequency of pulses C4 will be equivalent to 6 milliseconds of real time as measured by an equivalent number of pulse counts at the frequency of the signal pulses Ci .
At the times t^D after the pre-setting of the dwell down counter 131, the main up counter 41 is reset by the pulses Sj_ϋ. At approximately this time the dwell down counter 131 will have completed its effective subtract- tion of a predetermined number of counts from the maximum count preset into the dwell down counter 131. Thus the comparator 138, just after the times tiD, will compare the subtracted output count of the dwell down counter 131 with the newly initiated running count of the main up counter 41. Whenever the main up counter running count reaches or exceeds the held subtracted down count of the dwell counter 131, the comparator 138 will produce a high logic state at its output terminal 139 which v/ill result in setting the latch 141 whose output at the terminal 120 signals the desired initiation of the coil excitation (dwell). This mode of operation is essentially illus¬ trated in Figure 10P wherein the vertical axis represents the count being stored in the counter and the horizontal axis represents time.
Essentially between first and second time occur¬ rences tiD and ti (which directly correspond to identical polarity periodic signal pulse transitions of the vari¬ able rate occurrence signal Si) , the main counter 41 produces a running count by counting the pulses C which have an engine speed independent repetition rate. At times tj_ a maximum running count related to engine crank¬ shaft rotational speed is loaded into the down counter 131. The down counter then effectively subtracts a predetermined number of C4 pulse counts to arrive at a resultant subtracted count at substantially the time occurrence tj_ . This resultant subtracted count is then utilized to produce dwell ignition occurrences, prefer¬ ably at a substantially fixed time duration prior to the next time occurrence of tj_ whicn corresponds to the next pulse transition of the periodic signal S]_.
It snould be noted that while the present invention contemplates utilizing the crankshaft position sensor signal S]_ as the periodic signal having periodic signal pulse transitions occurring at a predetermined variable (speed dependent) rate, the present invention also con¬ templates the use of the spark occurrence signal SSp as the periodic signal having pulse transitions which occur at a variable (speed dependent) rate. In this manner the present invention can implement dwell at a predetermined time prior to spark ignition occurrence rather than at a predetermined time prior to the occurrence of a specific engine crankshaft position. In order to implement such a change only minor modifications of the disclosed cir- cuitry are necessary and these modifications are within the capability of those of average skill in the art.
In Figure 10P, the count of the dwell counter 131 is illustrated as a solid line whereas the count of the main up counter 41 is illustrated as a dashed line. Figure 10P illustrates at the times ti a maximum count is preset into the dwell down counter 131 and then a predetermined number of counts is rapidly subtracted (at times t^D) from this number. Subsequently the dwell counter 131 maintains this subtracted count as its output. At the times t]_D, the count in the main counter 41 is set to zero and this counter will commence up counting in response to the pulses Cj_ resulting in linear increment¬ ing of the count of the counter 41. At a subsequent time tow the count in the main counter 41 will equal the sub- tracted count being maintained by the dwell counter 131.
At this time t^r the comparator 138 will produce a logic signal that will set the latch 141 and thereby signal the initiation of the dwell by the signal produced at the latch output terminal 120. The latch 141 will be reset upon the occurrence of the pulse signal S .
The present invention by utilizing substantially all of the time duration between identical polarity pulse transitions of tne crankshaft position sensor signal j_ to determine the maximum running count which is related to engine speec, has provided a maximum running count which is an extremely accurate indication of engine speed. Since this running count is updated for each engine crankshaft rotation of 360 degrees, the engine speed information is similarly updated for each crank- shaft revolution thus providing an up-to-date indication of engine speed. By providing a maximum running count related to engine speed during one full cycle (between identical polarity transitions) of crankshaft revolution and utilizing this maximum running count to determine dwell initiation during the subsequent cycle of crank¬ shaft revolution, the present invention is capable of producing large dwell angles which is something that has not been obtained by similar prior art circuits (U.S. Patent 3,908,616) which illustrate utilizing a first portion of the crankshaft revolution cycle to calculate engine speed and a second portion of the same crankshaft revolution cycle to calculate dwell occurrence. Thus the prior art circuits limit dwell occurrence to this second portion of tne crankshaft revolution cycle. In addition to permitting the dwell circuit to implement large angles of dwell excitation, the present invention implements dv/ell without adjusting count threshold levels of count comparators and without adjust¬ ing the various rates of count accumulating. While adjusting the rate of count accumulating was found to be necessary for the spark control circuitry disclosed herein, it is obvious that the rate adjustment circuitry is much more complex and costly than the dwell control circuitry. Thus the present invention is believed to be superior to prior dwell control circuits which require adjusting pulse accumulation rates or pulse count switch¬ ing threshold levels in order to implement a desired dwell excitation mode over a range of different engine soeeαs. The controllable gate 144 is utilized to insure that the dwell initiation signal at terminal 120 will not start until at least 2 milliseconds after the occurrence of spark ignition. This insures that 100 percent dwell will not be obtained, and that therefore the primary ignition coil winding 104 will not be constantly excited. This insures the occurrence of a spark for each cylinder when it is in its compression cycle, since if the primary winding always received current excitation no spark could be generated.
Figure 8 illustrates another embodiment 121' of the dwell circuit which is similar to the embodiment shown in Figure 2. Identical reference numbers are utilized for identical components and prime notation is'used for simi- lar components.
In Figure 8, output count terminals 42 through 47 of the ..main counter 41 are connected to preset inputs P^ through P6 of a dwell down counter 131' . A preset enable terminal of the dwell counter 131' is directly coupled to the terminal 34 such that the counter will be preset in response to the pulses S]_ . In Figure 8, a dwell counter overflow terminal is directly connected to a terminal 139' which is coupled to a terminal 140' that is directly connected to the set terminal of a latcn 141' having its output connected to the terminal 120 through a control¬ lable gate 144'. A reset terminal of the latch 141' is directly connected to the terminal 34 thus providing for resetting the latch 141' in response to the signal S _. The controllable gate 144' has a control terminal 143' v/hich is directly connected to the terminal 130 such that the controllable gate 144' will implement a minimum 2 millisecond delay after SSp for initiating a dwell signal at terminal 120.
The dwell down counter 131' has a clock input term- inal 132' which is coupled through a controllable gate 133' and an OR gate 160' to the terminal 31 at which the pulses C are present. An auxiliary dwell counter 134' has a reset terminal directly connected to the terminal 40 and a clock signal input terminal directly connected to an output terminal 159 of gate 133'. The output count of the auxiliary dv/ell counter 134' is coupled to a maxi¬ mum count logic circuit 135' which produces an output^ signal at a terminal 137' whenever the auxiliary dwell counter count equals or exceeds a predetermined count. The terminal 137! is directly connected as a control input terminal to the controllable gate 133' , and this terminal is also coupled through an inverter stage to a control input terminal 150' of a controllable gate 151' coupled, together with OR gate 160', between the terminal 132' and the terminal 28 at which the pulses C are pres¬ ent. The OR gate 160' permits pulses passed by either of the .controllable gates 133' or 151' to reach the terminal 132' .
The operation of the dwell circuit 121' illustrated in Figure 8 will now be described with reference to the graph shown in Figure 10Q v/hich essentially illustrates the operation of the dwell circuit 121' by illustrating the count of the dwell down counter 131' as a function of time. At the times tj_ , the dwell down counter 131' is preset with the maximum count obtained by the main up counter 41. At tne subsequent times tiD, the count of the auxiliary dwell counter 134' is set to zero resulting in the controllable gate 133' passing a predetermined number of the rapidly occurring clock pulses C4. After the auxiliary dwell counter has counted this predeter¬ mined number of C4 pulses, the maximum count logic cir¬ cuit 135' will open the controllable gate 133' and result in closing the controllable gate 151'. During this time, the dv/ell dov/n counter 131 has effectively, instantan-
OM£ ^y/ eously subtracted this predetermined number of counts from the maximum count which was preset into the dv/ell counter 131'. Subsequent to this subtraction, the dwell down counter 131 ' will continue down counting at a rate determined by the occurrence of the pulses C . It should be noted that this occurrence rate is the same occurrence rate at which the main counter 41 is being linearly incremented up to its maximum count representative of engine crankshaft speed. At a subsequent time the count in the dwell down counter 131' will reach zero and on the next count an overflow indication will be produced at the terminal 139'. This will result in setting the latch 141 and providing a dv/ell initiation signal at the output terminal 120 assuming at least a two millisecond delay between spark occurrence and dwell initiation.
The dwell circuit in Figure 8 differs from that in Figure 2 in that the need for a complex count comparator such as the comparator 138 in Figure 2 is eliminated by the circuit configuration shown in Figure 8. This is accomplished by having the dwell dov/n counter 131' con¬ tinue to count down at a rate determined by the Ci pulses after effectively subtracting a predetermined number of counts occurring at the rapid frequency of the signal C4. In this manner, the output of the dwell down counter 131' will reach zero at predetermined times tprø ahead of the predetermined times tj_. This occurs since if no counts were subtracted and engine speed remained the same, then the dwell down count would overflow exactly at times tj_. Thus the dwell circuits 121' and 121 insure that dv/ell initiation will occur at a predetermined time prior to the occurrence of the advance pulses ≤i at the times t « The circuit 121' in Figure 8 accomplishes this end result without the use of the complex comparator 138 shown m Figure 2 and therefore is believed to oe more economical since fewer connecting lines and logic gates are required for the circuit 121'. I claim:

Claims

Claims
1. Circuitry for receiving a signal comprising per¬ iodic pulse transitions and producing indicative signals commencing at predetermined times prior to the occurrence of the periodic pulse, transitions, said circuitry com- prising: means for producing a periodic signal comprising periodic signal pulse transitions occurring at a prede¬ termined variable rate; means for receiving said periodic signal and for periodically developing a running count by counting pulses- occurring at a predetermined rate, independent of ' said variable rate, between first and second predeter¬ mined time occurrences directly corresponding to the occurrence of sequential first and second pulse transi- tions of said periodic signal, and for providing at said second time occurrences maximum running counts related to the time duration between said first and second pulse transitions; said circuitry including, means for periodically receiving said maximum counts and effectively subtracting a predetermined number of counts therefrom to obtain a resultant subtracted count, said subtraction being completed at substantially said second time occurrences; and means for periodically utilizing said resultant subtracted counts to initiate an indicative signal after said second time occurrence at which said maximum running count was created that resulted in said subtracted resultant count and at a predetermined time prior to the occurrence of the next of said pulse transitions of said periodic signal after said second time occurrences.
2. Circuitry according to claim 1 wherein utiliz¬ ing means comprises means counting down from said resultant sub¬ tracted count at a rate which is independent of said variable rate and no more than the rate of said pulses creating said running count; and means for periodically initiating an indicativ signal when the down count from said resultant subtracte count equals a predetermined threshold count subsequent to said second time occurrence and at a predetermined time prior to the next of said periodic signal pulse transitions.
"BUR ___
3. Dwell circuitry for an ignition control system of an internal combustion engine, said dwell circuitry comprising: means for periodically developing a running count by counting pulses occurring at a predetermined, engine speed-independent rate between first and second predetermined time occurrences directly corresponding to periodic signal pulse transitions having occurrences related to predetermined angular positions of rotation of an engine crankshaft, and for providing at said second time occurrences maximum running counts related to the rotational speed of the engine crankshaft; said dwell circuitry including, means for periodically receiving said maximum counts and effectively subtracting a predetermined number of counts therefrom to arrive at a resultant subtracted count said subtraction being completed at substantially sai3 second time occurrences; and means for periodically utilizing said resultant subtracted counts to initiate ignition dwell after said second time occurrence at which said maximum running count was created that resulted in said subtracted resultant count and at a predetermined time prior to the occurrence of the next of said periodic signal pulse transitions after said second time occurrences.
4. Dwell circuitry according to claim 3 wherein said utilizing means comprises means for incrementing a count at said engine speed-independent rate after said second time occurrence at which said resultant count was created and initiating dwell in response to said incre¬ mented count being at least equal to a threshold count (maximum running count; zero), whereby dwell is substan¬ tially initiated at a fixed predetermined time prior to the next occurrence of a maximum running count at said second time occurrence.
5. Dwell circuitry according to claim 3 wherein said subtraction means includes means for holding said resultant count after second time occurrences; and wherein said utilizing means comprises comparison means coupled to said running count means and said subtraction means for comparing said held resultant count with said running count occurring after said second time occurrences, said comparison means initiating dwell in response to said running count being at least equal to said held resultant count, whereby dwell is substantially initiated at a predetermined time prior to the next occurrence of a maximum running count at said second time occurrences.
6. Dwell circuitry according to claims 3, 4 or 5 wherein said engine speed-independent predetermined pulse rate for incrementing said running count is fixed, said predetermined number of counts subtracted from said maximum running counts by said subtraction means is fixed and said subtraction means comprises a down counter.
7. Dwell circuitry according to claim 6 wherein said subtraction means includes means for loading said maximum running counts into said down counter sub¬ stantially at said second time occurrences and for subsequently applying as an input to said down counter for down counting thereby, a predetermined number of pulses having an occurrence rate substantially exceeding said speed-independent rate of said pulses causing the incrementing of said running count.
8. Dwell circuitry according to claim 3 wherein said utilization means comprises: means counting down from said resultant sub¬ tracted count at an engine speed-independent rate no more than the rate of said engine speed-independent pulses creating said running count; and means for periodically indicating when the down count from said resultant subtracted count equals a predetermined threshold count and for initiating ignition dwell in response thereto subsequent to said second time occurrence and at a predetermined time prior to the next of aaid periodic signal pulse transitions.
9. Dwell circuitry according to claims 3 or 5 or 8 wherein said running counts and said maximum running counts developed oy said running count means are utilized by spark timing means for determining spark occurrences subsequent to dwell initiation.
10. Dwell circuitry according to claims 3 or 5 or 8 wherein said periodic signal pulse transitions have identical polarities.
11. Dwell circuitry according to claim 8 wherein said engine speed-independent predetermined pulse rate for incrementing said running count is fixed and wherein said down counting rate from said resultant subtracted count equal said running count rate.
12. Dwell circuitry according to claim 11 wherein said subtraction means and said down counting means both include a commonly used dov/n counter.
13. Dwell circuitry according to claim 12 wherein said subtraction means includes means for loading said maximum running count into said down counter substantial ly at said second time occurrences and for subsequently applying a predetermined number of pulses to said down counter for down counting thereby, wherein said predeter mined number of pulses has an occurrence rate substan¬ tially exceeding said speed-independent rate of said pulses causing incrementing of said running count.
14. Dwell circuitry according to claim 13 wherein said predetermined threshold count is a zero count of said down counter, and wherein said means for providing an indication of said down count equalling said predeter mined threshold count includes a count overflow indica- tion terminal of said down counter.
EP80901351A 1979-06-15 1980-06-09 Dwell circuitry for an ingnition control system Expired EP0031834B1 (en)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US49013 1979-06-15
US06/049,014 US4300518A (en) 1979-06-15 1979-06-15 Digital dwell circuit
US06/049,013 US4329959A (en) 1979-06-15 1979-06-15 Dwell circuitry for an ignition control system
US49014 1997-06-09

Publications (3)

Publication Number Publication Date
EP0031834A1 true EP0031834A1 (en) 1981-07-15
EP0031834A4 EP0031834A4 (en) 1981-10-27
EP0031834B1 EP0031834B1 (en) 1986-09-10

Family

ID=26726786

Family Applications (1)

Application Number Title Priority Date Filing Date
EP80901351A Expired EP0031834B1 (en) 1979-06-15 1980-06-09 Dwell circuitry for an ingnition control system

Country Status (6)

Country Link
EP (1) EP0031834B1 (en)
KR (2) KR840002246B1 (en)
BR (1) BR8008711A (en)
DE (1) DE3071748D1 (en)
MX (1) MX148469A (en)
WO (1) WO1980002862A1 (en)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2493412A1 (en) * 1980-11-04 1982-05-07 Renix Electronique Sa OPTIMAL CONDUCTION TIME CONTROL IGNITION COIL CONTROL DEVICE FOR EXPLOSION ENGINE
EP0094402A4 (en) * 1981-10-13 1984-04-06 Motorola Inc Ignition advance circuit with sensor inputs.
JPH0223268A (en) * 1988-07-13 1990-01-25 Toyota Motor Corp Ignition timing control device for internal combustion engine

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3532866A (en) * 1966-11-30 1970-10-06 Nasa Ripple add and ripple subtract binary counters
JPS5310216B2 (en) * 1972-12-18 1978-04-12
CH565946A5 (en) * 1973-07-23 1975-08-29 Hartig Gunter
IT1049544B (en) * 1974-07-31 1981-02-10 Ducellier & Cie AUTOMATIC IGNITION ADVANCE DEVICE ACCORDING TO THE SPEED QUOTE OF ROTATION OF AN INTERNAL COMBUSTION ENGINE
JPS51114535A (en) * 1975-03-31 1976-10-08 Nippon Denso Co Ltd Ignition system of internal combustion engine
US4018202A (en) * 1975-11-20 1977-04-19 Motorola, Inc. High energy adaptive ignition via digital control
US4052967A (en) * 1976-06-24 1977-10-11 General Motors Corporation Digital electronic ignition spark timing system
DE2655948C2 (en) * 1976-12-10 1982-09-16 Robert Bosch Gmbh, 7000 Stuttgart Ignition system for internal combustion engines
US4081995A (en) * 1977-02-22 1978-04-04 Rockwell International Corporation Apparatus and method for extrapolating the angular position of a rotating body
US4168682A (en) * 1977-03-22 1979-09-25 Motorola, Inc. Electronic ignition timing system using digital rate multiplication

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See references of WO8002862A1 *

Also Published As

Publication number Publication date
EP0031834A4 (en) 1981-10-27
BR8008711A (en) 1981-04-14
WO1980002862A1 (en) 1980-12-24
KR840002246B1 (en) 1984-12-07
DE3071748D1 (en) 1986-10-16
MX148469A (en) 1983-04-25
KR840002247B1 (en) 1984-12-07
EP0031834B1 (en) 1986-09-10

Similar Documents

Publication Publication Date Title
US4413508A (en) Adjusting system for crank angle sensor
US4104997A (en) Multiple slope ignition spark timing circuit
US3884203A (en) Engine RPM control system
SE424466B (en) ELECTRONIC IGNITION SYSTEM FOR MULTI-CYLINDRICAL COMBUSTION ENGINES
JP3443692B2 (en) Controllable ignition device
US5794574A (en) System for reversing 2 stroke engine
US4615318A (en) Ignition apparatus for internal combustion engine
US4300518A (en) Digital dwell circuit
US4174696A (en) Ignition system
US4329959A (en) Dwell circuitry for an ignition control system
US4168682A (en) Electronic ignition timing system using digital rate multiplication
US4284046A (en) Contactless ignition system for internal combustion engine
US4231332A (en) Spark and dwell ignition control system using digital circuitry
US4237835A (en) Speed-dependent ignition timing system for internal combustion engines
EP0031834A1 (en) Dwell circuitry for an ingnition control system.
US4150652A (en) Contactless ignition system for internal combustion engine
US4212280A (en) Ignition system for internal combustion engines
US4572151A (en) Ignition system for internal combustion engines
US4452206A (en) Ignition timing control system for internal combustion engines
JPS6050989B2 (en) Method and device for changing the interval between successive ignition control palaces generated by an ignition control palace generator
US4658788A (en) Ignition system for internal combustion engines
US4535464A (en) Digital circuitry for producing indicative signals at predetermined times prior to periodic pulses
US4387684A (en) Ignition advance circuit with sensor inputs
US4741319A (en) Ignition system for internal combustion engines
US3794002A (en) Pulse generator for controlling the valves of an internal combustion engine

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

AK Designated contracting states

Designated state(s): DE FR GB SE

17P Request for examination filed

Effective date: 19810514

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): DE FR GB SE

ET Fr: translation filed
REF Corresponds to:

Ref document number: 3071748

Country of ref document: DE

Date of ref document: 19861016

PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

26N No opposition filed
PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: GB

Effective date: 19880609

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: SE

Effective date: 19880610

GBPC Gb: european patent ceased through non-payment of renewal fee
PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: FR

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 19890228

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: DE

Effective date: 19890301

REG Reference to a national code

Ref country code: FR

Ref legal event code: ST

EUG Se: european patent has lapsed

Ref document number: 80901351.9

Effective date: 19890220