DE2964347D1 - Self-correcting and reconfigurable solid-state mass-memory organized in bits - Google Patents

Self-correcting and reconfigurable solid-state mass-memory organized in bits

Info

Publication number
DE2964347D1
DE2964347D1 DE7979101962T DE2964347T DE2964347D1 DE 2964347 D1 DE2964347 D1 DE 2964347D1 DE 7979101962 T DE7979101962 T DE 7979101962T DE 2964347 T DE2964347 T DE 2964347T DE 2964347 D1 DE2964347 D1 DE 2964347D1
Authority
DE
Germany
Prior art keywords
correcting
bits
self
state mass
memory organized
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
DE7979101962T
Other languages
English (en)
Inventor
Vincenzo Bernardini
Enzo Garetti
Renato Manfreddi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Telecom Italia SpA
Original Assignee
CSELT Centro Studi e Laboratori Telecomunicazioni SpA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by CSELT Centro Studi e Laboratori Telecomunicazioni SpA filed Critical CSELT Centro Studi e Laboratori Telecomunicazioni SpA
Application granted granted Critical
Publication of DE2964347D1 publication Critical patent/DE2964347D1/de
Expired legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/70Masking faults in memories by using spares or by reconfiguring
    • G11C29/78Masking faults in memories by using spares or by reconfiguring using programmable devices
    • G11C29/80Masking faults in memories by using spares or by reconfiguring using programmable devices with improved layout
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/08Error detection or correction by redundancy in data representation, e.g. by using checking codes
    • G06F11/10Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's
    • G06F11/1008Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's in individual solid state devices
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/08Error detection or correction by redundancy in data representation, e.g. by using checking codes
    • G06F11/10Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's
    • G06F11/1076Parity data used in redundant arrays of independent storages, e.g. in RAID systems
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/007Digital input from or digital output to memories of the shift register type
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C19/00Digital stores in which the information is moved stepwise, e.g. shift registers
    • G11C19/28Digital stores in which the information is moved stepwise, e.g. shift registers using semiconductor elements
    • G11C19/287Organisation of a multiplicity of shift registers

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Quality & Reliability (AREA)
  • Human Computer Interaction (AREA)
  • Techniques For Improving Reliability Of Storages (AREA)
  • Hardware Redundancy (AREA)
DE7979101962T 1978-06-28 1979-06-15 Self-correcting and reconfigurable solid-state mass-memory organized in bits Expired DE2964347D1 (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
IT68516/78A IT1109655B (it) 1978-06-28 1978-06-28 Memoria di massa allo stato solido organizzata a bit autocorrettiva e riconfigurabile per un sistema di controllo a programma registrato

Publications (1)

Publication Number Publication Date
DE2964347D1 true DE2964347D1 (en) 1983-01-27

Family

ID=11309675

Family Applications (1)

Application Number Title Priority Date Filing Date
DE7979101962T Expired DE2964347D1 (en) 1978-06-28 1979-06-15 Self-correcting and reconfigurable solid-state mass-memory organized in bits

Country Status (7)

Country Link
US (1) US4345319A (de)
EP (1) EP0006550B1 (de)
JP (1) JPS5512597A (de)
BR (1) BR7903809A (de)
DE (1) DE2964347D1 (de)
IT (1) IT1109655B (de)
MX (1) MX146387A (de)

Families Citing this family (44)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4566102A (en) * 1983-04-18 1986-01-21 International Business Machines Corporation Parallel-shift error reconfiguration
CA1232355A (en) * 1983-09-02 1988-02-02 Wang Laboratories, Inc. Single in-line memory module
DE3432165A1 (de) * 1984-08-31 1986-03-06 Messerschmitt-Bölkow-Blohm GmbH, 8012 Ottobrunn Einrichtung zur automatischen rekonfiguration einer intakten geraetekombination
JPH0314016Y2 (de) * 1986-09-08 1991-03-28
US4979106A (en) * 1988-08-29 1990-12-18 Amdahl Corporation Customization of a system control program in response to initialization of a computer system
FR2643993B1 (fr) * 1989-03-03 1991-05-17 Bull Sa Procede pour remplacer des modules memoire dans un systeme informatique et systeme informatique pour la mise en oeuvre du procede
EP0675502B1 (de) 1989-04-13 2005-05-25 SanDisk Corporation EEPROM-System mit aus mehreren Chips bestehender Blocklöschung
US5392292A (en) * 1991-06-27 1995-02-21 Cray Research, Inc. Configurable spare memory chips
KR100459162B1 (ko) * 1999-01-23 2004-12-03 엘지전자 주식회사 광 기록 매체 및 광 기록매체의 포맷팅 방법
JP2000331494A (ja) * 1999-05-19 2000-11-30 Nec Corp 半導体記憶装置
US7003713B2 (en) * 2002-05-16 2006-02-21 Broadcom Corporation Variable Hamming error correction for a one-time-programmable-ROM
US10013371B2 (en) 2005-06-24 2018-07-03 Google Llc Configurable memory circuit system and method
US8081474B1 (en) 2007-12-18 2011-12-20 Google Inc. Embossed heat spreader
US8090897B2 (en) 2006-07-31 2012-01-03 Google Inc. System and method for simulating an aspect of a memory circuit
US20080028136A1 (en) 2006-07-31 2008-01-31 Schakel Keith R Method and apparatus for refresh management of memory modules
US7386656B2 (en) 2006-07-31 2008-06-10 Metaram, Inc. Interface circuit system and method for performing power management operations in conjunction with only a portion of a memory circuit
US8327104B2 (en) 2006-07-31 2012-12-04 Google Inc. Adjusting the timing of signals associated with a memory system
KR101377305B1 (ko) 2005-06-24 2014-03-25 구글 인코포레이티드 집적 메모리 코어 및 메모리 인터페이스 회로
US9507739B2 (en) 2005-06-24 2016-11-29 Google Inc. Configurable memory circuit system and method
US8130560B1 (en) 2006-11-13 2012-03-06 Google Inc. Multi-rank partial width memory modules
US8335894B1 (en) 2008-07-25 2012-12-18 Google Inc. Configurable memory system with interface circuit
US8796830B1 (en) 2006-09-01 2014-08-05 Google Inc. Stackable low-profile lead frame package
US8397013B1 (en) 2006-10-05 2013-03-12 Google Inc. Hybrid memory module
US8060774B2 (en) * 2005-06-24 2011-11-15 Google Inc. Memory systems and memory modules
US8111566B1 (en) 2007-11-16 2012-02-07 Google, Inc. Optimal channel design for memory devices for providing a high-speed memory interface
US8244971B2 (en) 2006-07-31 2012-08-14 Google Inc. Memory circuit system and method
US9171585B2 (en) 2005-06-24 2015-10-27 Google Inc. Configurable memory circuit system and method
US7609567B2 (en) 2005-06-24 2009-10-27 Metaram, Inc. System and method for simulating an aspect of a memory circuit
US8386722B1 (en) 2008-06-23 2013-02-26 Google Inc. Stacked DIMM memory interface
US9542352B2 (en) 2006-02-09 2017-01-10 Google Inc. System and method for reducing command scheduling constraints of memory circuits
US8041881B2 (en) 2006-07-31 2011-10-18 Google Inc. Memory device with emulated characteristics
US8169233B2 (en) 2009-06-09 2012-05-01 Google Inc. Programming of DIMM termination resistance values
US8359187B2 (en) 2005-06-24 2013-01-22 Google Inc. Simulating a different number of memory circuit devices
US8438328B2 (en) 2008-02-21 2013-05-07 Google Inc. Emulation of abstracted DIMMs using abstracted DRAMs
US8077535B2 (en) 2006-07-31 2011-12-13 Google Inc. Memory refresh apparatus and method
US8055833B2 (en) 2006-10-05 2011-11-08 Google Inc. System and method for increasing capacity, performance, and flexibility of flash storage
US8089795B2 (en) 2006-02-09 2012-01-03 Google Inc. Memory module with memory stack and interface with enhanced capabilities
US20080082763A1 (en) 2006-10-02 2008-04-03 Metaram, Inc. Apparatus and method for power management of memory circuits by a system or component thereof
GB2444663B (en) 2005-09-02 2011-12-07 Metaram Inc Methods and apparatus of stacking drams
US9632929B2 (en) 2006-02-09 2017-04-25 Google Inc. Translating an address associated with a command communicated between a system and memory circuits
US7724589B2 (en) 2006-07-31 2010-05-25 Google Inc. System and method for delaying a signal communicated from a system to at least one of a plurality of memory circuits
US8886892B2 (en) 2007-01-26 2014-11-11 Hewlett-Packard Development Company, L.P. Memory module and method employing a multiplexer to replace a memory device
US8209479B2 (en) 2007-07-18 2012-06-26 Google Inc. Memory circuit system and method
US8080874B1 (en) 2007-09-14 2011-12-20 Google Inc. Providing additional space between an integrated circuit and a circuit board for positioning a component therebetween

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3772658A (en) * 1971-02-05 1973-11-13 Us Army Electronic memory having a page swapping capability
US3735105A (en) * 1971-06-11 1973-05-22 Ibm Error correcting system and method for monolithic memories
US3763480A (en) * 1971-10-12 1973-10-02 Rca Corp Digital and analog data handling devices
US3737870A (en) * 1972-04-24 1973-06-05 Ibm Status switching arrangement
US3914748A (en) * 1974-04-29 1975-10-21 Texas Instruments Inc Isolation-element CCD serial-parallel-serial analog memory
IT1108375B (it) * 1978-03-09 1985-12-09 Cselt Centro Studi Lab Telecom Memoria di massa allo stato solido con autocorrezione e organizzata a parole per un sistema di controllo a programma registrato
US4198697A (en) * 1978-06-15 1980-04-15 Texas Instruments Incorporated Multiple dummy cell layout for MOS random access memory
US4247917A (en) * 1979-08-27 1981-01-27 Intel Corporation MOS Random-access memory

Also Published As

Publication number Publication date
MX146387A (es) 1982-06-17
US4345319A (en) 1982-08-17
EP0006550A2 (de) 1980-01-09
IT7868516A0 (it) 1978-06-28
JPS5512597A (en) 1980-01-29
IT1109655B (it) 1985-12-23
BR7903809A (pt) 1980-02-05
EP0006550B1 (de) 1982-12-22
EP0006550A3 (en) 1980-06-25

Similar Documents

Publication Publication Date Title
DE2964347D1 (en) Self-correcting and reconfigurable solid-state mass-memory organized in bits
EG14527A (en) Improvements in constructing initial-case supports
GB2120463B (en) Improvements in and relating to rotary actuators
PH30200A (en) Programmable logic cell and array
MY8100032A (en) Improvements in and relating to soft soldering
ES534446A0 (es) Perfeccionamientos en fonocardiografos y electrocardiografos
SG3489G (en) Improvements in and relating to cutlery
SG3786G (en) Improvements in and relating to cutlery
ZA76364B (en) Improvements in fencing and like applications
JPS55127070A (en) Electrically erasable and reprogrammable permanent memory cell
DE3169863D1 (en) Improvements in and relating to ear tags
DE2961763D1 (en) Improvements in odometer-tachometers
CS283679A2 (en) Elektronova tryska in line barevne televizni obrazovky
EP0027015A3 (en) Improvements in and relating to d.c. to d.c. converters
GB2147905B (en) Dye composition and use thereof
GR80411B (en) Improvements in and related to 2-mercaptopyrimido hexahydroquinolines and related compounds
HK24981A (en) Improvements in and relating to soft soldering
GB2133056B (en) Improvements in and/or relating to cribwalling
GB2122875B (en) Improvements in and relating to cutlery
SG7084G (en) Combined rinser and spindrier
HK69980A (en) Improvements in and relating to brushes
IL73001A0 (en) Improvements in and relating to 6-oxodecahydroquinolines
GB2129655B (en) Improvements in and relating to radio communications
JPS5789804A (en) Improvement in umbrella and large umbrella
JPS5458296A (en) Autooloading and unloading in double end lapping machine

Legal Events

Date Code Title Description
8339 Ceased/non-payment of the annual fee