CN216873286U - First image capturing device and second image capturing device - Google Patents

First image capturing device and second image capturing device Download PDF

Info

Publication number
CN216873286U
CN216873286U CN202220701461.1U CN202220701461U CN216873286U CN 216873286 U CN216873286 U CN 216873286U CN 202220701461 U CN202220701461 U CN 202220701461U CN 216873286 U CN216873286 U CN 216873286U
Authority
CN
China
Prior art keywords
control signal
signal
voltage
controller
power supply
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
CN202220701461.1U
Other languages
Chinese (zh)
Inventor
韩忠峰
董恩雪
刘玉洁
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Hisense Visual Technology Co Ltd
Original Assignee
Hisense Visual Technology Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hisense Visual Technology Co Ltd filed Critical Hisense Visual Technology Co Ltd
Priority to CN202220701461.1U priority Critical patent/CN216873286U/en
Application granted granted Critical
Publication of CN216873286U publication Critical patent/CN216873286U/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Landscapes

  • Studio Devices (AREA)

Abstract

The embodiment of the application provides a first image acquisition device and a second image acquisition device, wherein the first image acquisition device comprises a first controller and a level converter. The first controller is used for generating a first synchronous control signal, the level converter is used for performing level conversion on the first synchronous control signal to obtain a second synchronous control signal, the second synchronous control signal is sent to a voltage isolator of second image acquisition equipment, so that the voltage isolator generates a third synchronous control signal according to the second synchronous control signal in an isolation mode, and the third synchronous control signal is sent to a second controller of the second image acquisition equipment, so that the second controller controls the second image acquisition equipment to perform synchronous acquisition of information according to the third synchronous control signal. The first image acquisition device provided by the embodiment can realize the arbitrary setting of the number of the slave devices on the premise of ensuring the accuracy of acquisition synchronization control.

Description

First image capturing device and second image capturing device
Technical Field
The embodiment of the application relates to the technical field of data acquisition, in particular to a first image acquisition device and a second image acquisition device.
Background
With the development of information processing technology and diversification of people's requirements, the mode of adopting a plurality of collection equipment to carry out information acquisition is more and more widely applied. In order to comprehensively and accurately acquire information, accurate synchronous acquisition control of a plurality of acquisition devices is an important prerequisite.
In the related art, the first scheme is to generate a software synchronization control packet through a Host device and transmit the software synchronization control packet to a slave device slave at a remote end in a software manner through a bus. In the second scheme, optical coupling isolation synchronization can be adopted, and after a controller of the master device sends a synchronization control signal to a photoelectric isolation switch of the slave device through the photoelectric isolation switch, the photoelectric isolation switch of the slave device sends the synchronization control signal to a controller of the slave device. In the process, the control of one master device to a plurality of slave devices can be realized by connecting the input ends of the photoelectric isolating switches of the plurality of slave devices in parallel,
however, in the process of implementing the present application, the inventors found that at least the following problems exist in the related art: however, in the first scheme, since the implementation is in a software manner, the time difference is relatively large and the stability is poor due to the influence of the busy degree of the current task of the system, which affects the accuracy of the synchronization control. In the second scheme, because the photoelectric isolating switch is adopted for transmitting the control signal, the current is prevented from being overlarge, a current-limiting resistor is usually arranged, and under the limitation of the current-limiting resistor, when the master device transmits the synchronous signal to a plurality of slave devices connected in parallel, the signal driving capability can be weakened, so that the number of the slave devices which can be connected in parallel is limited.
SUMMERY OF THE UTILITY MODEL
The embodiment of the application provides a first image acquisition device and a second image acquisition device, so that the number of slave devices can be set arbitrarily on the premise of ensuring the accuracy of acquisition synchronous control.
In a first aspect, an embodiment of the present application provides a first image capturing apparatus, including:
a first controller connected with the level shifter, configured to generate a first synchronization control signal and transmit the first synchronization control signal to the level shifter;
and the level shifter is connected with the voltage isolator of the second image acquisition equipment and is configured to perform level shifting on the first synchronous control signal to obtain a second synchronous control signal, send the second synchronous control signal to the voltage isolator of the second image acquisition equipment so that the voltage isolator generates a third synchronous control signal according to the second synchronous control signal in an isolation mode, and send the third synchronous control signal to a second controller of the second image acquisition equipment so that the second controller controls the second image acquisition equipment to perform synchronous acquisition of information according to the third synchronous control signal.
In one possible design, the level shifter includes:
an input side power supply terminal connected to a first power supply voltage and configured to input the first power supply voltage to supply the input side circuit with the power supply voltage;
an output side power supply terminal connected with a second power supply voltage and configured to input the second power supply voltage to supply the output side circuit with the power supply voltage; the second supply voltage is greater than the first supply voltage;
a signal input connected to the first controller, configured to receive the first synchronization control signal;
and the signal output end is connected with the voltage isolator of the second image acquisition device and is configured to send the second synchronous control signal to the voltage isolator of the second image acquisition device.
In one possible design, the level shifter further includes:
and the enabling control terminal is connected with the first controller and is configured to receive an enabling signal sent by the first controller so as to output the second synchronous control signal under the control of the enabling signal.
In one possible design, the first image capturing device further includes:
the first interface component is connected with the level shifter, the first controller and the first terminal of the connecting component, and is configured to detect whether the first terminal is inserted, generate a first hardware detection signal according to a detection result, and send the first hardware detection signal to the first controller;
the first controller, when generating a first synchronization control signal, is specifically configured to generate a first synchronization control signal from the first hardware detection signal;
and a voltage isolator configured to receive the second synchronization control signal and transmit the second synchronization control signal to the first terminal to cause the connection assembly to transmit the second synchronization control signal to a second image capture device.
In one possible design, the first interface component is further configured to connect with the second supply voltage and send the second supply voltage to the first terminal, so that the connection component sends the second supply voltage to a voltage isolator of a second image capture device as the input-side supply voltage.
In one possible design, the first interface component includes:
the first interface unit is connected with a first end of the first voltage division unit, connected with a second power supply voltage and configured to short-circuit the first detection end and the second detection end through the first terminal when the first terminal is inserted;
the second end of the first voltage division unit is grounded, the output end of the first voltage division unit is connected with the first controller, and the first voltage division unit is configured to divide the second power voltage and send a generated voltage division signal to the first controller as a first hardware detection signal when the first detection end and the second detection end are in short circuit; and the first controller is further configured to send a ground signal as a first hardware detection signal to the first controller when the first detection terminal and the second detection terminal are disconnected.
In one possible design, the first voltage division unit includes:
the first end of the first resistor is connected with the first detection end of the first interface unit, the second end of the first resistor is connected with the first end of the second resistor and the first controller, and the second end of the second resistor is grounded.
In a second aspect, an embodiment of the present application provides a second image capturing apparatus, including:
the voltage isolator is connected with the level converter of the first image acquisition equipment, is configured to receive a second synchronous control signal sent by the level converter of the first image acquisition equipment, generates a third synchronous control signal according to the second synchronous control signal in an isolation mode, and sends the third synchronous control signal to the second controller;
and the second controller is connected with the voltage isolator and is configured to receive the third synchronous control signal and control the second image acquisition equipment to perform synchronous acquisition of information according to the third synchronous control signal.
In one possible design, the second image capturing device further includes:
the second interface component is connected with the voltage isolator and the second terminal of the connecting component, is configured to detect whether the second terminal is inserted or not, generates a second hardware detection signal according to a detection result, and sends the second hardware detection signal to the voltage isolator;
the voltage isolator is further configured to generate a third hardware detection signal according to the second hardware detection signal isolation and send the third hardware detection signal to the second controller;
the second interface component further configured to receive the second synchronization control signal and send the second synchronization control signal to the voltage isolator;
accordingly, the number of the first and second electrodes,
the voltage isolator is configured to receive the second synchronization control signal sent by the second interface component, generate a third synchronization control signal according to the second synchronization control signal in an isolation mode, and send the third synchronization control signal to a second controller.
In one possible design, the second interface component is further configured to receive a second supply voltage transmitted by a connection component and to transmit the second supply voltage to the voltage isolator as the input side supply voltage.
In one possible design, the voltage isolator includes:
an input side power supply terminal connected to a second power supply voltage, configured to input the second power supply voltage to supply the input side circuit with the power supply voltage;
an output side power supply terminal connected to a third power supply voltage, configured to input the third power supply voltage to supply the output side circuit with the power supply voltage; the third supply voltage is less than the second supply voltage;
an input side ground terminal connected to the first ground signal and configured to input the first ground signal to provide the ground signal to the input side circuit; the first ground signal is consistent with a ground signal of a first controller of the first acquisition device;
an output side ground terminal connected to the second ground signal and configured to input the second ground signal to provide a ground signal for the output side circuit; the second ground signal is coincident with a ground signal of the second controller.
In one possible design, the voltage isolator includes:
the voltage isolation unit is connected with the second interface component and the second voltage division unit, and is configured to generate a target voltage signal according to the second synchronous control signal in an isolation manner and send the target voltage signal to the second voltage division unit;
the second voltage division unit is connected with the second controller, and is configured to divide the target voltage signal, obtain the third synchronous control signal, and send the third synchronous control signal to the second controller.
In one possible design, the second voltage division unit includes:
the first end of the third resistor is connected with the voltage isolation unit, the second end of the third resistor is connected with the first end of the fourth resistor and the second controller, and the second end of the fourth resistor is grounded.
The present embodiment provides an image capturing apparatus including a first controller and a level shifter. The first controller is used for generating a first synchronous control signal and sending the first synchronous control signal to the level converter. The level shifter is used for performing level shifting on the first synchronous control signal to obtain a second synchronous control signal, sending the second synchronous control signal to a voltage isolator of second image acquisition equipment, so that the voltage isolator generates a third synchronous control signal according to the second synchronous control signal in an isolation mode, and sending the third synchronous control signal to a second controller of the second image acquisition equipment, so that the second controller controls the second image acquisition equipment to perform synchronous acquisition of information according to the third synchronous control signal. The first image acquisition device provided by this embodiment can transmit the synchronous control signal to the voltage isolator of the slave device in the voltage signal mode after the synchronous control signal is subjected to level conversion through the level converter as the master device, and then the synchronous control signal is transmitted to the controller of the slave device through the voltage isolator, so that the synchronous control signal can be transmitted in the voltage signal mode on the premise of ensuring isolation, the parallel connection quantity of the slave devices is not limited by the current-limiting resistor, the synchronous control can be arbitrarily set according to the user requirements, and the accuracy of the synchronous control is improved compared with the synchronous control in a software mode.
Drawings
In order to more clearly illustrate the technical solutions in the embodiments or related technologies of the present application, the drawings needed to be used in the description of the embodiments or related technologies are briefly introduced below, and it is obvious that the drawings in the following description are some embodiments of the present application, and for those skilled in the art, other drawings can be obtained according to these drawings without creative efforts.
FIG. 1 illustrates a schematic diagram of an application scenario of multiple capture devices, according to some embodiments;
fig. 2 illustrates a block diagram of a hardware configuration of a first image capturing device according to some embodiments;
fig. 3 is a block diagram illustrating a hardware configuration of a level shifter of a first image capturing apparatus according to some embodiments;
fig. 4 is a block diagram illustrating a hardware configuration of a level shifter of a first image pickup device according to some embodiments;
fig. 5 illustrates a block diagram of a hardware configuration of a first image acquisition device according to some embodiments;
fig. 6 is a block diagram illustrating a hardware configuration of a first interface component of a first image capturing device according to some embodiments;
a block diagram of a hardware configuration of a first interface component of a first image acquisition device according to some embodiments is illustrated in fig. 7;
a block diagram of a hardware configuration of a second image acquisition device according to some embodiments is illustrated in fig. 8;
fig. 9 is a block diagram illustrating a hardware configuration of a voltage isolator of the first image pickup device according to some embodiments;
fig. 10 is a block diagram illustrating a hardware configuration of a voltage isolator of a first image pickup device according to some embodiments;
fig. 11 is a block diagram illustrating a hardware configuration of a first image capturing device and a second image capturing device according to some embodiments;
fig. 12 is a block diagram illustrating a hardware configuration of an image capturing apparatus according to some embodiments;
fig. 13a illustrates an application scenario diagram of multiple capture devices according to some embodiments;
fig. 13b illustrates an application scenario diagram of multiple capture devices according to some embodiments;
fig. 14 is a block diagram illustrating a hardware configuration of an image capturing apparatus according to some embodiments;
fig. 15 is a block diagram illustrating a hardware configuration of a synchronization control input component of an image capturing apparatus according to some embodiments;
a block diagram of a hardware configuration of a synchronization control output component of an image acquisition device according to some embodiments is illustrated in fig. 16.
Detailed Description
In order to make the objects, technical solutions and advantages of the embodiments of the present application clearer, the technical solutions in the embodiments of the present application will be clearly and completely described below with reference to the drawings in the embodiments of the present application, and it is obvious that the described embodiments are some embodiments of the present application, but not all embodiments. All other embodiments, which can be derived by a person skilled in the art from the embodiments given herein without making any creative effort, shall fall within the protection scope of the present application.
All other embodiments, which can be derived by a person skilled in the art from the exemplary embodiments described herein without inventive step, are intended to be within the scope of the claims appended hereto. In addition, while the disclosure herein has been presented in terms of one or more exemplary examples, it should be appreciated that aspects of the disclosure may be implemented solely as a complete embodiment.
It should be noted that the brief descriptions of the terms in the present application are only for convenience of understanding of the embodiments described below, and are not intended to limit the embodiments of the present application. These terms should be understood in their ordinary and customary meaning unless otherwise indicated.
The terms "first," "second," "third," and the like in the description and claims of this application and in the above-described drawings are used for distinguishing between similar or analogous objects or entities and are not necessarily intended to limit the order or sequence of any particular one, Unless otherwise indicated. It is to be understood that the terms so used are interchangeable under appropriate circumstances such that the embodiments described herein are, for example, capable of operation in sequences other than those illustrated or otherwise described herein.
Furthermore, the terms "comprises" and "comprising," and any variations thereof, are intended to cover a non-exclusive inclusion, such that a product or device that comprises a list of elements is not necessarily limited to those elements explicitly listed, but may include other elements not expressly listed or inherent to such product or device.
The term "module," as used herein, refers to any known or later developed hardware, software, firmware, artificial intelligence, fuzzy logic, or combination of hardware and/or software code that is capable of performing the functionality associated with that element.
With the development of information processing technology and diversification of people's requirements, the mode of adopting a plurality of collection equipment to carry out information acquisition is more and more widely applied. In order to make the information acquisition comprehensive and accurate, the accurate synchronous acquisition control of a plurality of acquisition devices is an important premise. Taking image acquisition as an example, by adopting a plurality of cameras to acquire images, processing such as gesture recognition and 3D modeling can be performed. In the process of image acquisition by adopting the cameras, different cameras are required to be set to different shooting angles respectively, and synchronous shooting of the cameras is required to be ensured, namely, a plurality of cameras are required to realize synchronous work, and mutual independence between each camera system and hardware is required to be ensured.
In the related art, the first scheme is to generate a software synchronization control packet through a Host device and transmit the software synchronization control packet to a slave device slave through a bus in a software manner, however, because the software synchronization control packet is implemented in a software manner, the time difference is relatively large and the stability is poor due to the influence of the busy degree of the current task of the system, which affects the accuracy of synchronization control. In the second scheme, optical coupling isolation synchronization can be adopted, and after a controller of the master device sends a synchronization control signal to a photoelectric isolation switch of the slave device through the photoelectric isolation switch, the photoelectric isolation switch of the slave device sends the synchronization control signal to a controller of the slave device. In the process, the control of one master device to a plurality of slave devices can be realized in a mode of connecting the input ends of the photoelectric isolating switches of the plurality of slave devices in parallel, however, the photoelectric isolating switches are adopted for transmitting control signals, the current is prevented from being overlarge, a current limiting resistor is usually arranged, under the limitation of the current limiting resistor, when the master device transmits synchronous signals to the plurality of slave devices connected in parallel, the signal driving capability can be weakened, and the number of slave devices which can be connected in parallel is limited.
In order to solve the technical problem, the inventor researches and discovers that after level conversion is carried out on a synchronous control signal through a level converter, the synchronous control signal can be transmitted to a voltage isolator of slave equipment in a voltage signal mode by master equipment, and then the synchronous control signal is transmitted to a controller of the slave equipment through the voltage isolator, so that the synchronous control signal can be transmitted in the voltage signal mode on the premise of ensuring isolation, the parallel connection quantity of the slave equipment is not limited by a current-limiting resistor, the synchronous control signal can be set freely according to the requirements of users, and the accuracy of synchronous control is improved compared with the synchronous control in a software mode. Based on this, the embodiment of the application provides a first image acquisition device and a second image acquisition device, and on the premise of ensuring the accuracy of acquisition synchronization control, the number of slave devices can be set arbitrarily.
An application scenario diagram of multiple acquisition devices according to some embodiments is illustrated in fig. 1. As shown in fig. 1, the input terminals of the plurality of second image capturing apparatuses 200 are connected in parallel and are all connected to the first image capturing apparatus 100. The first image capturing device 100, as a master device, is configured to generate a synchronization control signal and send the synchronization control signal to a plurality of slave devices. And the second image acquisition device 200, as a slave device, is configured to receive the synchronization control signal sent by the master device and perform information synchronization acquisition based on the synchronization control signal. The first image capturing apparatus 100 includes a first controller and a level shifter. The second image pickup device 200 includes a second controller and a voltage isolator.
In a specific implementation process, the first controller of the first image capturing device 100 generates a first synchronization control signal and sends the first synchronization control signal to the level shifter, the level shifter of the first image capturing device 100 performs level shifting on the first synchronization control signal to obtain a second synchronization control signal, and sends the second synchronization control signal to the voltage isolators of the second image capturing devices 200, the voltage isolators of the second image capturing devices 200 generate a third synchronization control signal according to the second synchronization control signal, and send the third synchronization control signal to the second controller of the second image capturing devices 200, so that the second controller controls the second image capturing devices 200 to perform synchronous capturing of information according to the third synchronization control signal.
The collection equipment that this application embodiment provided, carry out level conversion with synchronous control signal through level shifter after, transmit the voltage isolator of slave unit with voltage signal's mode, rethread voltage isolator sends the controller for slave unit, can realize transmitting synchronous control signal with voltage signal's mode under the prerequisite of guaranteeing to keep apart, the parallelly connected quantity of slave unit need not to be restricted to current-limiting resistor, can set up wantonly according to the user's demand, and for, and carry out synchronous control for adopting the software mode, synchronous control's accuracy has been improved.
The technical solution of the present application will be described in detail below with specific examples. The following several specific embodiments may be combined with each other, and details of the same or similar concepts or processes may not be repeated in some embodiments.
Fig. 2 is a schematic structural diagram of a first image capturing apparatus 100 according to an embodiment of the present disclosure. As shown in fig. 2, the first image pickup apparatus 100 includes: a first controller 101 and a level shifter 102 connected to the first controller 101. The first controller 101 is configured to generate a first synchronization control signal and send the first synchronization control signal to the level shifter 102. The level shifter 102 is configured to be connected to the voltage isolator 202 of the second image capturing device 200, and further configured to perform level shifting on the first synchronization control signal to obtain a second synchronization control signal, and send the second synchronization control signal to the voltage isolator 202 of the second image capturing device 200, so that the voltage isolator 202 generates a third synchronization control signal according to the second synchronization control signal in an isolated manner, and send the third synchronization control signal to the second controller 201 of the second image capturing device 200, so that the second controller 201 controls the second image capturing device 200 to perform synchronous capturing of information according to the third synchronization control signal.
Alternatively, the level shifter 102 may be a MOS self-contained circuit, or may be an integrated level shifter 102 device, including but not limited to the above devices.
The acquisition equipment provided by the embodiment of the application carries out level conversion on the synchronous control signal through the level converter 102, and then transmits the synchronous control signal to the voltage isolator 202 of the slave equipment in a voltage signal mode, and then the voltage isolator 202 sends the synchronous control signal to the controller of the slave equipment, so that the synchronous control signal can be transmitted in the voltage signal mode on the premise of ensuring isolation, the parallel connection quantity of the slave equipment is not limited by a current-limiting resistor, the current-limiting resistor can be randomly set according to the requirements of users, and relative to the synchronous control carried out in a software mode, and the accuracy of the synchronous control is improved.
In some embodiments, the level shifter 102 may be a boost converter, which can enhance the driving capability and the interference rejection capability of the signal by boosting the signal. Specifically, as shown in fig. 3, the level shifter 102 may include: an input side power supply terminal, an output side power supply terminal, a signal input terminal and a signal output terminal. The input side power supply terminal is connected with the first power supply voltage VDD _ IO _ Host, and is used for inputting the first power supply voltage VDD _ IO _ Host so as to provide power supply voltage for the input side circuit. The output side power supply end is connected with a second power supply voltage VDD _ Vh _ Host and used for inputting the second power supply voltage VDD _ Vh _ Host so as to provide power supply voltage for the output side circuit; the second power supply voltage VDD _ Vh _ Host is greater than the first power supply voltage VDD _ IO _ Host. The signal input terminal is connected to the first controller 101, and is configured to receive the first synchronization control signal. The signal output terminal is configured to be connected to the voltage isolator 202 of the second image capturing device 200, and further configured to send the second synchronization control signal to the voltage isolator 202 of the second image capturing device 200.
Alternatively, the first power supply voltage VDD _ IO _ Host may have the same voltage value as the power supply voltage of the first controller 101.
In order to implement hardware control on the level shifter 102 and avoid that a software error of the controller and a synchronization control signal are sent out by mistake to affect normal operation of each acquisition device, as shown in fig. 4, in some embodiments, the level shifter 102 may further include: the control terminal is enabled. The enabling control end is connected with the first controller 101 so as to receive the enabling signal sent by the first controller 101 and output the second synchronous control signal under the control of the enabling signal, therefore, even if the controller software mistakenly sends the synchronous control signal, the controller software can control the level converter 102 not to be enabled through the enabling signal, intercept the transmission of the synchronous control signal and avoid influencing the acquisition work.
Specifically, the control logic of the level shifter 102 outputting the second synchronization control signal Sync _ out _ Vh based on the enable signal Sync _ out _ En and the first synchronization control signal Sync _ out may be as shown in table 1:
TABLE 1
Sync_out_EN Sync_out Sync_out_Vh
0 0 Vh
0 1 Vh
1 0 0
1 1 Vh
Where Vh is high, and may be equal to the second power supply voltage VDD _ Vh _ Host. It should be noted that a pull-up resistor may be disposed between the OUT terminal and the VDDB terminal of the level shifter 102, so as to pull up the OUT terminal to the second power voltage VDD _ Vh _ Host of VDDB when Sync _ OUT _ EN is 0.
As shown in fig. 5, in some embodiments, data transfer may occur with other acquisition devices through an interface component. The first image capturing apparatus 100 may further include: a first interface component 103. The first interface component 103 is connected to the level shifter 102, the first controller 101, and the first terminal of the connection component, and is configured to detect whether the first terminal is inserted, generate a first hardware detection signal according to a detection result, and send the first hardware detection signal to the first controller 101. When generating the first synchronization control signal, the first controller 101 is configured to generate the first synchronization control signal according to the first hardware detection signal, and is further configured to receive the second synchronization control signal and send the second synchronization control signal to the first terminal, so that the connection component sends the second synchronization control signal to the voltage isolator 202 of the second image capturing device 200.
Alternatively, the first interface component 103 may be a 3.5mm headphone jack, or a 2.5mm headphone jack, but is not limited to the above jacks.
In some embodiments, in order to transmit the second synchronization control signal and the second power supply voltage VDD _ Vh _ Host used to generate the signal to the second image capturing apparatus 200 in pairs, the second power supply low voltage may be transmitted to the second image capturing apparatus 200 together with the second synchronization control signal one through the first interface component 103, and in particular, the first interface component 103 may be further configured to be connected to the second power supply voltage VDD _ Vh _ Host and transmit the second power supply voltage VDD _ Vh _ Host to the first terminal, so that the connection component transmits the second power supply voltage VDD _ Vh _ Host to the voltage isolator 202 of the second image capturing apparatus 200 as the input side power supply voltage. The present embodiment can provide a voltage reference when processing the second synchronization control signal generated based on the second power supply voltage VDD _ Vh _ Host by transmitting the second power supply voltage VDD _ Vh _ Host to the second image pickup device 200.
In some embodiments, as shown in fig. 6, the first interface component 103 may include: a first interface unit 1031 and a first voltage division unit 1032, wherein a first detection end of the first interface unit 1031 is connected to a first end of the first voltage division unit 1032, a second detection end is connected to the second power voltage VDD _ Vh _ Host, and the first interface unit 1031 is configured to short-circuit the first detection end and the second detection end through the first terminal when the first terminal is inserted. The second end of the first voltage division unit 1032 is grounded, the output end of the first voltage division unit 1032 is connected to the first controller 101, and the first voltage division unit 1032 may be configured to divide the second power voltage VDD _ Vh _ Host when the first detection end and the second detection end are short-circuited, and send the generated divided voltage signal to the first controller 101 as a first hardware detection signal; and is further configured to send a ground signal as a first hardware detection signal to the first controller 101 when the first detection terminal and the second detection terminal are disconnected.
In some embodiments, as shown in fig. 7, the first voltage division unit 1032 may include: a first resistor R1 and a second resistor R2 connected in series. A first end of the first resistor R1 is connected to the first detection end of the first interface unit 1031, a second end of the first resistor R2 is connected to the first controller 101, and a second end of the second resistor R2 is grounded.
As shown in fig. 2, an embodiment of the present application further provides a second image capturing apparatus 200, including: a voltage isolator 202 and a second controller 201. The voltage isolator 202 is connected to the level shifter 102 of the first image capturing device 100, and is configured to receive a second synchronization control signal sent by the level shifter 102 of the first image capturing device 100, generate a third synchronization control signal according to the second synchronization control signal in an isolated manner, and send the third synchronization control signal to the second controller 201. The second controller 201 is connected to the voltage isolator 202, and is configured to receive the third synchronization control signal and control the second image capturing device 200 to perform synchronous capturing of information according to the third synchronization control signal.
In some embodiments, as shown in fig. 8, the second image capturing apparatus 200 further includes: a second interface component 203. The second interface component 203 is connected to the voltage isolator 202 and the second terminal of the connection component, and is configured to detect whether the second terminal is inserted, generate a second hardware detection signal according to a detection result, and send the second hardware detection signal to the voltage isolator 202. The voltage isolator 202 is configured to generate a third hardware detection signal according to the second hardware detection signal, and send the third hardware detection signal to the second controller 201. The second interface component 203 is further configured to receive the second synchronization control signal and send the second synchronization control signal to the voltage isolator 202. Correspondingly, the voltage isolator 202 is configured to receive the second synchronization control signal sent by the second interface component 203, generate a third synchronization control signal according to the second synchronization control signal in an isolated manner, and send the third synchronization control signal to the second controller 201.
Alternatively, the voltage isolator 202 refers to an isolator for isolating a voltage signal, and for example, a capacitive isolator may be employed.
Alternatively, voltage isolator 202 may be dual-channel, but not limited to dual-channel, and the initial state may be low, but not limited to low.
In the second image capturing device 200 provided in this embodiment, the second hardware detection signal is sent to the voltage isolator 202, and after the third hardware detection signal is obtained by processing of the voltage isolator 202, the third hardware detection signal is transmitted to the second controller 201, so that the condition of the whole path (the level shifter 102, the first interface component 103, the second interface component 203, and the voltage isolator 202) can be known through the condition of the third hardware detection signal.
In some embodiments, the second interface component 203 is further configured to receive the second power supply voltage VDD _ Vh _ Host transmitted by the connection component and transmit the second power supply voltage VDD _ Vh _ Host to the voltage isolator 202 as the input side power supply voltage.
In some embodiments, as shown in fig. 9, the voltage isolator 202 includes: an input side power supply terminal and an output side power supply terminal. The input side power supply terminal is connected to the second power supply voltage VDD _ Vh _ Host, and is used for inputting the second power supply voltage VDD _ Vh _ Host to supply a power supply voltage to the input side circuit. The output side power supply end is connected with a third power supply voltage VDD _ VI _ Slaver and used for inputting the third power supply voltage VDD _ VI _ Slaver so as to provide power supply voltage for the output side circuit; the third power supply voltage VDD _ VI _ slave is less than the second power supply voltage VDD _ Vh _ Host. And the input side grounding end is connected with the first ground signal GND _ Host and is used for inputting the first ground signal GND _ Host so as to provide a ground signal for the input side circuit. The first ground signal GND _ Host coincides with a ground signal of the first controller. And the output side ground terminal is connected with the second ground signal GND _ Slaver and used for inputting the second ground signal GND _ Slaver to provide a ground signal for the output side circuit, and the second ground signal GND _ Slaver is consistent with the ground signal of the second controller.
In some embodiments, as shown in fig. 10, the voltage isolator 202 may include: a voltage isolation unit 2021 and a second voltage division unit 2022. The first input end IN1 of the voltage isolation unit 2021 is connected to the second interface component 203 and the second voltage division unit 2022, and is configured to receive the second synchronization control signal, generate a target voltage signal according to the second synchronization control signal IN an isolated manner, and send the target voltage signal to the second voltage division unit 2022 through the first output port OUT 1. The second voltage dividing unit 2022 is connected to the second controller 201, and is configured to divide the target voltage signal to obtain the third synchronous control signal, and send the third synchronous control signal to the second controller 201. Optionally, the second input terminal IN2 of the voltage isolation unit 2021 is connected to the first detection terminal CHK1 of the second interface component 203 and the second voltage division unit 2022, for sending the second hardware detection signal to the voltage isolation unit 2021. The second detection terminal CHK2 of the second interface component 203 is connected to the second power voltage VDD _ Vh _ Host.
Optionally, the second voltage division unit 2022 may include: a third resistor R3 and a fourth resistor R4 connected in series. A first end of the third resistor R3 is connected to the first output end OUT1 of the voltage isolation unit 2021, a second end of the third resistor R3 is connected to a first end of the fourth resistor R4 and the second controller 201, and a second end of the fourth resistor R4 is connected to the second ground signal GND _ slave. The method can also comprise the following steps: a fifth resistor R5 and a sixth resistor R6 connected in series. A first end of the fifth resistor R5 is connected to the second output end OUT2 of the voltage isolation unit 2021, a second end of the fifth resistor R5 is connected to a first end of the sixth resistor R6 and the second controller 201, and a second end of the sixth resistor R6 is connected to the second ground signal GND _ slave.
The working principle of the first image capturing device 100 and the second image capturing device 200 provided in the embodiments of the present application is clearly illustrated. The operation principle of the first image capturing apparatus 100 and the second image capturing apparatus 200 is explained below with reference to fig. 11.
It is assumed that the first image capturing apparatus 100 is a master apparatus and is a Host camera, and the second image capturing apparatus 200 is a slave apparatus and is a slave camera. In a specific operation, the first controller 101 generates a low voltage signal, the first synchronization control signal Sync _ out, and outputs it to the level shifter 102. The first controller 101 also receives a first hardware detection signal Sync _ out _ DET generated by the first interface component 103. And generates a Sync _ out signal when the first hardware detect signal indicates that there is a hardware insertion at the first interface component 103.
The level shifter 102 receives the Sync _ out signal sent by the first controller 101, converts the Sync _ out signal into a high voltage signal, and transmits a second synchronization control signal Sync _ out _ Vh to the second interface module 203 of the second image capturing apparatus 200 through the first interface module 103, so that the second interface module 203 sends the second synchronization control signal to the voltage isolator 202 and transmits the second synchronization control signal to the second controller 201 through the voltage isolator 202.
The first interface component 103 and the second interface component 203 mainly complete the transmission of signals between the first image capturing apparatus 100 and the second image capturing apparatus 200. And each performs hardware insertion detection to generate a hardware detection signal, specifically, the first interface component 103 generates Sync _ out _ DET, and the second interface component 203 generates a second hardware detection signal Sync _ in _ DET.
Alternatively, in order to facilitate the processing of the second synchronization control signal, the second power voltage VDD _ Vh _ Host and the ground signal GND _ Host for generating the second synchronization control signal may be both transmitted to the second interface component 203 through the first interface component 103. The terminals of the connection assembly between the first interface assembly 103 and the second interface assembly 203 may be ring-shaped or pin-shaped, and may be specifically configured according to actual needs. Taking a ring-shaped male connector as an example, the ground signal GND _ Host can be connected with the outermost ring of the male connector, the second power voltage VDD _ Vh _ Host can be connected with the innermost ring of the male connector, Sync _ out _ Vh is a high voltage signal and can be connected with the second ring of the male connector, Sync _ out _ DET is an insertion detection signal, before the male connector is inserted, the first detection end and the second detection end belong to mutually independent ports, and after the male connector is inserted, the first detection end and the second detection end are short-circuited by the head of the male connector. Thus, the level detection state of Sync _ out _ DET can be referred to as the following table 2:
TABLE 2
Figure BDA0003570398450000131
Similarly, the second interface module 203 and the male connector can be correspondingly connected with reference to the connection mode of the first interface module 103 and the male connector, that is, the power is connected to the innermost ring of the male connector, the ground is connected to the outermost ring of the male connector, and the control signal is connected to the middle of the male connector. Before the male plug is inserted, the first detection terminal and the second detection terminal of the second interface component 203 belong to mutually independent ports, and after the male plug is inserted, the first detection terminal and the second detection terminal are shorted together by the head of the male plug, so that the level detection state of the second control signal FE _ Sync _ in _ DET generated by the second interface component 203 can refer to the following table 3:
TABLE 3
Whether the male head is inserted into Pin4 and Pin5 relationship FE _ Sync _ in _ DET voltage
Is not inserted into Disconnect Is suspended in the air
Insert into Short circuit Second power supply voltage VDD _ Vh _ Host
It should be noted that, as shown in table 3, FE _ Sync _ in _ DET has a floating state, and when floating, the level state is not certain, and may be high level or low level, and it is not suitable to directly transmit FE _ Sync _ in _ DET to the second controller 201, but FE _ Sync _ in _ DET is processed by the voltage isolator 202 to obtain a third hardware detection signal Sync _ in _ DET, and Sync _ in _ DET is sent to the second controller 201, so as to complete the detection of the connection state of the whole path. The level detection state of Sync _ in _ DET can be referred to as the following table 4:
TABLE 4
Figure BDA0003570398450000132
Figure BDA0003570398450000141
The level states of the second synchronization control signal Sync _ in _ Vh output by the second interface component 203 to the voltage isolator 202 and the third synchronization control signal Sync _ in generated by the voltage isolator 202 may refer to the following table 5:
TABLE 5
Whether Host is inserted or not Whether slave is inserted or not Sync_in_Vh Sync_in
Is not inserted into Is not inserted into Is suspended in the air L (Low level)
Insert into Is not inserted into Is suspended in the air L (Low level)
Is not inserted into Insert into Is suspended in the air L (Low level)
Insert into Insert into Is suspended in the air L (Low level)
Is not inserted into Is not inserted into L (Low level) L (Low level)
Insert into Is not inserted into L (Low level) L (Low level)
Is not inserted into Insert into L (Low level) L (Low level)
Insert into Insert into L (Low level) L (Low level)
Is not inserted into Is not inserted into H (high level) L (Low level)
Insert into Is not inserted into H (high level) L (Low level)
Is not inserted into Insert into H (high level) L (Low level)
Insert into Insert into H (high level) H (high level)
In the related art, as shown in fig. 1, one master device corresponds to a plurality of slave devices, and the input terminals of the plurality of slave devices are connected in parallel to transmit a synchronization control signal. However, in the above method, the roles of the master device and the slave device are fixed, and the flexibility of configuration is low when a plurality of acquisition devices are connected in a combined manner.
In order to solve the above problems, the inventors have found that both the input circuit and the output circuit of the synchronization control signal can be disposed on the acquisition device, so that the acquisition device can be used as both a master device and a slave device, as well as both the master device and the slave device, and can operate in a single machine, thereby improving the connection flexibility of the acquisition device in multi-device applications.
Based on this, as shown in fig. 12, an embodiment of the present application further provides an image capturing apparatus, including: a synchronization control input component 302, a synchronization control output component 303, and a controller 301. The synchronous control input assembly 302 is connected with the controller 301, and is configured to detect whether an input port IN of the synchronous control input assembly 302 is connected with a preceding stage image acquisition device, generate a first detection signal according to a detection result, and send the first detection signal to the controller 301; and is further configured to receive a first synchronization signal transmitted from a preceding-stage image capturing apparatus and transmit the first synchronization signal to the controller 301 when it is determined that the preceding-stage image capturing apparatus is connected. The synchronous control output component 303 is connected to the controller 301, and is configured to detect whether the output port OUT of the synchronous control output component 303 is connected to a subsequent stage image capturing device, generate a second detection signal according to a detection result, and send the second detection signal to the controller 301. The controller 301 is configured to generate a second synchronization signal according to the first detection signal and the first synchronization signal, perform information synchronization acquisition according to the second synchronization signal, and determine whether to send the second synchronization signal to the synchronization control output component 303 according to the second detection signal. The synchronization control output component 303 is further configured to send the second synchronization signal to a subsequent image capturing device after receiving the second synchronization signal, so that the subsequent image capturing device performs information synchronization capturing.
In this embodiment, the preceding stage image capture apparatus may be a capture apparatus that supports only as a master apparatus, for example, the first image capture apparatus 100 shown in fig. 2, or may be a capture apparatus that supports both as a master apparatus and as a slave apparatus, for example, the image capture apparatus 300. The latter-stage image capturing apparatus may be a capturing apparatus that supports only as a slave apparatus, for example, the second image capturing apparatus 200 as shown in fig. 2.
In this embodiment, the image capturing device may operate in a plurality of operating modes, for example: a stand-alone mode, a master device Host mode, a slave device slave mode, and a Host + slave mode. The truth tables corresponding to the first detection signal Sync _ out _ DET and the second detection signal Sync _ in _ DET may be referred to as the following table 6:
TABLE 6
Mode(s) Identification Sync _ in _ DET state Sync _ out _ DET state
Single machine mode M00 L L
Host mode M01 L H
Slave mode M10 H L
Host + slave mode M11 H H
Wherein:
l represents a low level, and terminal access for connection with other devices is not detected;
h represents high level and terminal access for connection with other devices is detected.
Optionally, in practical applications, the image capturing device may have a plurality of connection modes in the application.
In one implementation, as shown in fig. 13a, the image capturing device 300 at the beginning of the link is in the Host mode, the image capturing device 300 at the end of the link is in the slave mode, and the image capturing device 300 located in the middle of the link is in the Host + slave mode as both Host and slave.
In another implementation, as shown in fig. 13b, one image capturing device 300 operates in the Host mode, and the remaining input parallel image capturing devices 300 operate in the slave mode.
In addition to the above two modes and the single machine mode, there may also be a mixed mode, i.e., a mixture of the star mode and the daisy chain mode. In any case, since the mode in which the image pickup apparatus 300 operates is directly associated with the second synchronization signal Sync _ in _ Vh and the first synchronization signal Sync _ out _ Vh, Sync _ in _ Vh and Sync _ out _ Vh are associated with Sync _ in _ DET and Sync _ out _ DET. Therefore, different working states can be switched directly according to the different states of the Sync _ in _ DET and the Sync _ out _ DET;
in some embodiments, the controller 301, when generating the second synchronization signal according to the first detection signal and the first synchronization signal, is specifically configured to: if the first detection signal indicates that the synchronization control input module 302 is connected to the preceding stage image capturing apparatus 300, the first synchronization signal is determined as the second synchronization signal.
In some embodiments, in order to avoid that the image capturing apparatus 300 cannot determine the configuration information after switching, such as the capturing frequency, when the image capturing apparatus 300 is switched from the slave apparatus mode to the master apparatus mode or the stand-alone mode, the state storage 304 may be added to store the connection state of the image capturing apparatus 300 and the corresponding configuration information, so as to initialize the configuration of the image capturing apparatus 300 after the mode switching, and avoid the system from being disturbed, specifically, as shown in fig. 14, the image capturing apparatus 300 may further include: a state memory 304. The state memory 304 is connected to the controller 301, and is configured to store a target synchronization signal corresponding to a previous connection state; the connection state is determined based on the first detection signal and the second detection signal. The controller 301, when generating a second synchronization signal according to the first detection signal and the first synchronization signal, is configured to read the target synchronization signal from the state memory 304 when the first detection signal indicates that the synchronization control input module 302 is disconnected from the preceding stage image capture apparatus 300, and determine the target synchronization signal as the second synchronization signal.
In this embodiment, after the image capturing device 300 is switched from the other mode to the Host mode or the stand-alone mode, the second synchronization signal may be generated according to a control instruction of the server or the user. For example, after the image capturing apparatus 300 is switched from the other mode to the Host mode or the stand-alone mode, the configuration information of the previous state, such as the frame rate, is first read from the state memory 304, and the controller 301 may generate a new second synchronization signal based on the frame rate adjustment instruction input by the server or the user to operate based on the new frame rate.
The following illustrates an implementation procedure for switching between modes:
in the first case, the single-machine mode changes to the Host mode:
in the single machine mode, neither the input nor the output sync port is inserted. Therefore, both Sync _ out _ DET and Sync _ in _ DET are low, i.e.: [ Sync _ in _ DET, Sync _ out _ DET ] ═ 0, 0 ]. The controller 301 can confirm that the current operation mode is the single machine mode according to the two low states.
When the output port terminal is plugged in, Sync _ out _ DET changes to a high level, the input port is not plugged in, the Sync _ in _ DET state is not changed, and is still a low level, the controller 301 detects that the plugged state changes, that is, [ Sync _ in _ DET, Sync _ out _ DET ] ═ 0, 1], the controller 301 enters a Host mode operation, ensures the synchronization of the operation of the image capturing apparatus 300, and regenerates a synchronization signal Sync _ out _ Vh according to the operating state of the controller to transmit outwards.
Illustratively, the image capturing device 300, for example, the original frame rate of the camera is 30fps, the camera is provided with the state memory 304 in a single-machine mode, after the output port of the camera is inserted, the camera modifies the state memory 304 into a Host output mode, and except that the camera is ensured to output at 30fps normally, a periodic synchronization waveform of 30Hz with high level of effective signal is generated as a second synchronization signal to be transmitted to the connected device.
In the second case, the Host mode is converted into the single machine mode:
in the Host mode, the input Sync port is not inserted, and the output Sync port is inserted, [ Sync _ in _ DET, Sync _ out _ DET ] - [0, 1 ].
When the output Sync port is pulled out, the port detection terminal is disconnected, Sync _ out _ DET is changed to low level, [ Sync _ in _ DET, Sync _ out _ DET ] (0, 0) ], the controller 301 detects the insertion state change, the adjustment system enters the stand-alone mode operation, the information of the camera state memory 304 is not changed, and the camera still performs the stand-alone operation according to the Host configuration information.
In the third situation, the single mode is changed into the slave mode:
in the single mode, neither the input nor output sync port is plugged in. Thus, as described above, both Sync _ out _ DET and Sync _ in _ DET are low, i.e.: [ Sync _ in _ DET, Sync _ out _ DET ] ═ 0, 0], the controller can confirm that the current mode is the stand-alone mode according to two low states.
When the output port terminal is plugged in, Sync _ in _ DET changes to high level (the output port of the front camera is plugged in), the input port is not plugged in, the Sync _ out _ DET state is not changed, and is still low level, the controller 301 detects that the plugged-in state changes, that is, [ Sync _ in _ DET, Sync _ out _ DET ] < 1, 0], and the regulation system enters the slave mode operation.
Because the original work of the camera is operated according to a single machine, the frame rate information in the state memory 304 already exists, the camera works under the original frame rate f1, the slave camera needs to adjust according to the working state set by the host, that is, the Sync _ in _ Vh receives the PWM waveform with the period f2, and the slave camera updates the configuration information in the state memory 304 to f2 according to the received Sync _ in _ Vh signal information, so that the slave camera operates according to the new frame rate f 2.
In the fourth situation, the slave mode is changed into the single mode:
in the slave mode, [ Sync _ in _ DET, Sync _ out _ DET ] ═ 1, 0], configured in the camera state memory 304 is f2, with which the camera operates periodically;
the input port is disconnected and the controller 301 detects that the Sync _ in _ DET state changes from high to low, i.e., [ Sync _ in _ DET, Sync _ out _ DET ] changes to [0, 0 ].
The camera state storage 304 does not receive a new Sync _ in signal, the information in the state storage 304 is not changed, and the camera operates according to the operating state f2 indicated by the original host.
In the fifth case, the Host mode changes to the Host + slave mode:
in the Host mode, the input Sync port is not inserted, and the output Sync port is inserted, [ Sync _ in _ DET, Sync _ out _ DET ] ═ 0, 1.
When the output port terminal is turned on, Sync _ out _ DET changes to a high level, the Sync _ in _ DET state does not change, and is still the high level, the controller 301 detects that the insertion state changes, that is, [ Sync _ in _ DET, Sync _ out _ DET ] - [1, 1], adjusts the system to enter the Host + slave mode operation, ensures the synchronization of the operation of the camera, and regenerates a synchronization signal Sync _ out _ Vh according to the operation state thereof to transmit the synchronization signal Sync _ out _ Vh.
In the sixth case, the Host + slave mode changes to the Host mode:
in the Host + slave mode, the input synchronization port is on, the output synchronization port is on, and [ Sync _ in _ DET, Sync _ out _ DET ] ═ 1, 1.
The input port is disconnected, and the controller 301 detects that the Sync _ in _ DET state changes from high level to low level, i.e., [ Sync _ in _ DET, Sync _ out _ DET ] changes to [0, 1 ];
since the Sync _ in _ DET signal is off, the Sync _ in _ Vh signal is no longer present, and the camera is switched to the Host mode according to the saved state memory 304, and may be configured manually if desired.
In the seventh case, the slave mode converts the Host + slave mode:
in the slave mode, the input synchronous port is connected, and the output synchronous port is disconnected. Therefore, Sync _ out _ DET is low and Sync _ in _ DET is high, that is: [ Sync _ in _ DET, Sync _ out _ DET ] ═ 1, 0. The system has set the state memory 304f2 according to the Sync _ in _ Vh input PWM waveform.
When the output port terminal is turned on again, Sync _ out _ DET changes to high level, the input port is not inserted, the Sync _ in _ DET state is not changed, and is still low level, the controller 301 detects that the insertion state changes, that is, [ Sync _ in _ DET, Sync _ out _ DET ] ═ 1, 1], the regulation system enters the Host + slave mode operation, and the controller 301 transmits the synchronization signal Sync _ out _ Vh to the outside according to the information of the state memory 304.
The controller 301 also updates the Sync _ out _ Vh waveform according to the state memory 304 information if the state memory 304 changes.
In the eighth case, the Host + slave mode conversion slave mode:
in the Host + slave mode, the input synchronization port is on, the output synchronization port is on, and [ Sync _ in _ DET, Sync _ out _ DET ] ═ 1, 1.
When the output synchronization port is pulled out, the port detection terminal is disconnected, Sync _ out _ DET is changed to a low level, [ Sync _ in _ DET, Sync _ out _ DET ] [1, 0], the controller 301 detects a port state change, adjusts the system to enter the mode operation, the information of the camera state memory 304 is not changed, and the camera still realizes the slave mode operation based on the previous stage Host configuration information.
In some embodiments, as shown in fig. 15, the synchronization input component may include: a second interface component 203 and a voltage isolator 202. The second interface component 203 is connected to the terminal of the second connection component and the voltage isolator 202, and is configured to detect whether the terminal of the second connection component is inserted, generate a first detection signal according to a detection result, and send the first detection signal to the voltage isolator 202. The voltage isolator 202 is connected to the second interface component 203, and is configured to receive the first detection signal, generate a third detection signal according to the first detection signal in an isolated manner, and send the third detection signal to the controller 301; and is configured to receive a first synchronization signal transmitted from the preceding-stage image capture apparatus 300 when the terminal of the second connection assembly is inserted, and to generate a third synchronization signal in accordance with the first synchronization signal in an isolated manner, and to transmit the third synchronization signal to the controller 301. Correspondingly, the controller 301 is connected to the voltage isolator 202, and is configured to receive the third detection signal and the third synchronization signal, generate a second synchronization signal according to the first detection signal and the third synchronization signal, and control the image capturing device 300 to perform synchronous capturing of information according to the second synchronization signal.
In some embodiments, the second interface component 203 may be further configured to receive a second power voltage VDD _ Vh _ Host sent by a second connection component, and send the second power voltage VDD _ Vh _ Host to the voltage isolator 202 as an input-side power voltage; in some embodiments, where the first synchronization signal is generated based on the second power supply voltage VDD _ Vh _ Host, the voltage isolator 202 may include: an input side power supply terminal and an output side power supply terminal. And an input side power supply terminal connected to the second power supply voltage VDD _ Vh _ Host for receiving the second power supply voltage VDD _ Vh _ Host as a power supply voltage of the input side circuit. The output side power supply terminal is connected to the third power supply voltage VDD _ VI _ slave, and is used for inputting the third power supply voltage VDD _ VI _ slave as a power supply voltage of the output side circuit. The third power supply voltage VDD _ VI _ slave is less than the second power supply voltage VDD _ Vh _ Host. Specifically, reference may be made to the structure, implementation principle and effect of the voltage isolator 202 shown in fig. 12, 13a, 13b and 14, which are not described herein again.
In some embodiments, as shown in fig. 16, the synchronization output component may include: a first interface component 103 and a level shifter 102. The first interface component 103 is connected to the controller 301 and a terminal of the first connection component, and configured to detect whether the terminal of the first connection component is inserted, generate a second detection signal according to a detection result, and send the second detection signal to the controller 301. The level shifter 102 is connected to the first interface component 103, and configured to perform level shifting on the second synchronization signal after receiving the second synchronization signal, obtain a fourth synchronization signal, and send the fourth synchronization signal to the first interface component 103, so that the first interface component 103 sends the fourth synchronization signal to the subsequent image capturing device 300 through the first connection component, so that the subsequent image capturing device 300 performs synchronous information capturing according to the fourth synchronization signal.
In some embodiments, the level shifter 102 may include: an input side power supply terminal, an output side power supply terminal, a signal input terminal and a signal output terminal. Wherein the input side power supply terminal is connected to the first power supply voltage VDD _ IO _ Host, and configured to input the first power supply voltage VDD _ IO _ Host as a power supply voltage of the input side circuit. And an output-side power supply terminal connected to the second power supply voltage VDD _ Vh _ Host and configured to input the second power supply voltage VDD _ Vh _ Host as a power supply voltage of the output-side circuit. The second power supply voltage VDD _ Vh _ Host is greater than the first power supply voltage VDD _ IO _ Host. The signal input terminal is connected to the controller 301 for receiving the second synchronization signal. The signal output end is connected to the voltage isolator 202 of the subsequent image capturing device 300, and is configured to send the fourth synchronization signal to the voltage isolator 202 of the subsequent image capturing device 300. Specifically, reference may be made to the structure, implementation principle and effect of the level shifter 102 shown in fig. 3, which are not described herein again.
In some embodiments, the level shifter 102 may further include: the control terminal is enabled. The enable control terminal is connected to the controller 301, and is configured to receive an enable signal sent by the controller 301, so as to output the fourth synchronization signal under the control of the enable signal. Specifically, reference may be made to the structure, implementation principle and effect of the level shifter 102 shown in fig. 4, which are not described herein again.
In some embodiments, the first interface component 103 is further configured to connect with the second power supply voltage VDD _ Vh _ Host and send the second power supply voltage VDD _ Vh _ Host to a terminal of the first connection component, so that the first connection component sends the second power supply voltage VDD _ Vh _ Host to the voltage isolator 202 of the second image capturing device 300200 as the input side power supply voltage.
The embodiment of the present application further provides a synchronous acquisition control method, which is applied to the image acquisition device 300, and includes: the synchronization control input module 302 detects whether the synchronization control input module 302 is connected to the preceding image capturing apparatus 300, generates a first detection signal according to a detection result, transmits the first detection signal to the controller 301, receives a first synchronization signal transmitted by the preceding image capturing apparatus 300 when determining that the synchronization control input module 302 is connected to the preceding image capturing apparatus 300, and transmits the first synchronization signal to the controller 301. The synchronization control output component 303 detects whether the synchronization control output component 303 is connected to the post-stage image capturing device 300, generates a second detection signal according to a detection result, and sends the second detection signal to the controller 301. The controller 301 generates a second synchronization signal according to the first detection signal and the first synchronization signal, performs information synchronization acquisition according to the second synchronization signal, and determines whether to send the second synchronization signal to the synchronization control output component 303 according to the second detection signal. The synchronization control output component 303 receives the second synchronization signal, and sends the second synchronization signal to the post-stage image capturing device 300, so that the post-stage image capturing device 300 performs information synchronization capturing.
The synchronous acquisition control method provided in the embodiment of the present application can be applied to the above-mentioned embodiments of the image acquisition device 300, and the implementation principle and the technical effect are similar, which are not described herein again.
Finally, it should be noted that: the above embodiments are only used for illustrating the technical solutions of the present application, and not for limiting the same; although the present application has been described in detail with reference to the foregoing embodiments, it should be understood by those of ordinary skill in the art that: the technical solutions described in the foregoing embodiments may still be modified, or some or all of the technical features may be equivalently replaced; and the modifications or the substitutions do not make the essence of the corresponding technical solutions depart from the scope of the technical solutions of the embodiments of the present application.

Claims (13)

1. A first image capturing apparatus characterized by comprising:
a first controller connected with the level shifter, configured to generate a first synchronization control signal and transmit the first synchronization control signal to the level shifter;
and the level shifter is connected with the voltage isolator of the second image acquisition equipment and is configured to perform level shifting on the first synchronous control signal to obtain a second synchronous control signal, send the second synchronous control signal to the voltage isolator of the second image acquisition equipment so that the voltage isolator generates a third synchronous control signal according to the second synchronous control signal in an isolation mode, and send the third synchronous control signal to a second controller of the second image acquisition equipment so that the second controller controls the second image acquisition equipment to perform synchronous acquisition of information according to the third synchronous control signal.
2. The first image capturing device according to claim 1, wherein the level shifter includes:
an input side power supply terminal connected to a first power supply voltage and configured to input the first power supply voltage to supply the input side circuit with the power supply voltage;
an output side power supply terminal connected with a second power supply voltage and configured to input the second power supply voltage to supply the output side circuit with the power supply voltage; the second supply voltage is greater than the first supply voltage;
a signal input connected to the first controller, configured to receive the first synchronization control signal;
and the signal output end is connected with the voltage isolator of the second image acquisition device and is configured to send the second synchronous control signal to the voltage isolator of the second image acquisition device.
3. The first image capturing device according to claim 2, wherein the level shifter further comprises:
and the enabling control terminal is connected with the first controller and is configured to receive an enabling signal sent by the first controller so as to output the second synchronous control signal under the control of the enabling signal.
4. The first image capturing apparatus according to claim 2, characterized in that the first image capturing apparatus further comprises:
the first interface component is connected with the level shifter, the first controller and the first terminal of the connecting component, and is configured to detect whether the first terminal is inserted, generate a first hardware detection signal according to a detection result, and send the first hardware detection signal to the first controller;
the first controller, when generating a first synchronization control signal, is specifically configured to generate a first synchronization control signal from the first hardware detection signal;
and a voltage isolator configured to receive the second synchronization control signal and transmit the second synchronization control signal to the first terminal to cause the connection assembly to transmit the second synchronization control signal to a second image capture device.
5. The first image capture device of claim 4, wherein the first interface component is further configured to connect to the second supply voltage and transmit the second supply voltage to the first terminal such that the connection component transmits the second supply voltage to a voltage isolator of a second image capture device as the input side supply voltage.
6. The first image capture device of claim 4, wherein the first interface component comprises:
the first interface unit is connected with a first end of the first voltage division unit, connected with a second power supply voltage and configured to short-circuit the first detection end and the second detection end through the first terminal when the first terminal is inserted;
the second end of the first voltage division unit is grounded, the output end of the first voltage division unit is connected with the first controller, and the first voltage division unit is configured to divide the second power voltage and send a generated voltage division signal to the first controller as a first hardware detection signal when the first detection end and the second detection end are in short circuit; and the first controller is further configured to send a ground signal as a first hardware detection signal to the first controller when the first detection terminal and the second detection terminal are disconnected.
7. The first image capturing apparatus according to claim 6, wherein the first voltage dividing unit includes:
the first end of the first resistor is connected with the first detection end of the first interface unit, the second end of the first resistor is connected with the first end of the second resistor and the first controller, and the second end of the second resistor is grounded.
8. A second image capturing apparatus characterized by comprising:
the voltage isolator is connected with the level converter of the first image acquisition equipment, is configured to receive a second synchronous control signal sent by the level converter of the first image acquisition equipment, generates a third synchronous control signal according to the second synchronous control signal in an isolation mode, and sends the third synchronous control signal to the second controller;
and the second controller is connected with the voltage isolator and is configured to receive the third synchronous control signal and control the second image acquisition equipment to perform synchronous acquisition of information according to the third synchronous control signal.
9. The second image capturing apparatus according to claim 8, characterized in that the second image capturing apparatus further comprises:
the second interface component is connected with the voltage isolator and the second terminal of the connecting component, is configured to detect whether the second terminal is inserted or not, generates a second hardware detection signal according to a detection result, and sends the second hardware detection signal to the voltage isolator;
the voltage isolator is further configured to generate a third hardware detection signal according to the second hardware detection signal isolation and send the third hardware detection signal to the second controller;
the second interface component further configured to receive the second synchronization control signal and send the second synchronization control signal to the voltage isolator;
accordingly, the number of the first and second electrodes,
the voltage isolator is configured to receive the second synchronization control signal sent by the second interface component, generate a third synchronization control signal according to the second synchronization control signal in an isolation mode, and send the third synchronization control signal to a second controller.
10. The second image capture device of claim 9, wherein the second interface component is further configured to receive a second supply voltage sent by a connection component and send the second supply voltage to the voltage isolator as an input side supply voltage.
11. The second image capturing device of claim 9, wherein the voltage isolator comprises:
an input side power supply terminal connected to a second power supply voltage, configured to input the second power supply voltage to supply the input side circuit with the power supply voltage;
an output side power supply terminal connected to a third power supply voltage, configured to input the third power supply voltage to supply the output side circuit with the power supply voltage; the third supply voltage is less than the second supply voltage;
an input side ground terminal connected to the first ground signal and configured to input the first ground signal to provide the ground signal to the input side circuit; the first ground signal is consistent with a ground signal of a first controller of a first acquisition device;
an output side ground terminal connected to the second ground signal and configured to input the second ground signal to provide a ground signal for the output side circuit; the second ground signal is coincident with a ground signal of the second controller.
12. The second image capturing device of claim 9, wherein the voltage isolator comprises:
the voltage isolation unit is connected with the second interface component and the second voltage division unit, and is configured to generate a target voltage signal according to the second synchronous control signal in an isolation manner and send the target voltage signal to the second voltage division unit;
the second voltage division unit is connected with the second controller, and is configured to divide the target voltage signal, obtain the third synchronous control signal, and send the third synchronous control signal to the second controller.
13. The second image pickup device according to claim 12, wherein the second voltage dividing unit includes:
the first end of the third resistor is connected with the voltage isolation unit, the second end of the third resistor is connected with the first end of the fourth resistor and the second controller, and the second end of the fourth resistor is grounded.
CN202220701461.1U 2022-03-29 2022-03-29 First image capturing device and second image capturing device Active CN216873286U (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN202220701461.1U CN216873286U (en) 2022-03-29 2022-03-29 First image capturing device and second image capturing device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN202220701461.1U CN216873286U (en) 2022-03-29 2022-03-29 First image capturing device and second image capturing device

Publications (1)

Publication Number Publication Date
CN216873286U true CN216873286U (en) 2022-07-01

Family

ID=82124540

Family Applications (1)

Application Number Title Priority Date Filing Date
CN202220701461.1U Active CN216873286U (en) 2022-03-29 2022-03-29 First image capturing device and second image capturing device

Country Status (1)

Country Link
CN (1) CN216873286U (en)

Similar Documents

Publication Publication Date Title
EP2817932B1 (en) Transmitting multiple differential signals over a reduced number of physical channels
CN107493462B (en) Video processing apparatus
US20210314697A1 (en) Terminal device, adapter, and charging method
US11611221B2 (en) Electronic device and accessory with quick charging and audio transmission functions
CN106354591A (en) Detection circuit of universal serial bus
CN102739384B (en) Full duplex communication circuit and method therefor
US20240223271A1 (en) Communication system
CN102648459A (en) Communication converter for connecting an automation device to a computer and method for controlling the communication converter
US7787057B2 (en) Method and apparatus for DC restoration using feedback
CN216873286U (en) First image capturing device and second image capturing device
CN208424392U (en) A kind of the serial ports design circuit and active Ethernet equipment of active Ethernet equipment
US11121545B2 (en) Hot swapping protection device for power over ethernet and method thereof
CN114785940B (en) Image acquisition equipment and synchronous acquisition control method
US20220329449A1 (en) Filtering-Based Power Supply Apparatus, Power Sourcing Equipment, and Power Supply System
CN108829931A (en) A kind of BMC transceiver
JP2018067917A (en) Fault-tolerant power network
CN103118143A (en) Multiplex circuit of serial interface and Ethernet interface
TWI773403B (en) System for generating positive and negative plug signals to test interface and method thereof
CN216819835U (en) Single-wire isolated communication device and system
CN116521114B (en) Image processing module, device and system
CN117640870B (en) Interface anti-reverse-plug circuit, method and electronic equipment
CN217883623U (en) Interface circuit
WO2001035640A2 (en) Signal switching device and method
CN102281078A (en) Difference receiver circuit for preventing input short circuiting
CN204795376U (en) With monitoring arrangement of network line transmission video -information signal with electric power

Legal Events

Date Code Title Description
GR01 Patent grant
GR01 Patent grant