CN212256866U - Display substrate and display device - Google Patents

Display substrate and display device Download PDF

Info

Publication number
CN212256866U
CN212256866U CN202022172197.0U CN202022172197U CN212256866U CN 212256866 U CN212256866 U CN 212256866U CN 202022172197 U CN202022172197 U CN 202022172197U CN 212256866 U CN212256866 U CN 212256866U
Authority
CN
China
Prior art keywords
sub
pixel
pattern
transistor
substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
CN202022172197.0U
Other languages
Chinese (zh)
Inventor
杨慧娟
姜晓峰
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
BOE Technology Group Co Ltd
Chengdu BOE Optoelectronics Technology Co Ltd
Original Assignee
BOE Technology Group Co Ltd
Chengdu BOE Optoelectronics Technology Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by BOE Technology Group Co Ltd, Chengdu BOE Optoelectronics Technology Co Ltd filed Critical BOE Technology Group Co Ltd
Priority to CN202022172197.0U priority Critical patent/CN212256866U/en
Application granted granted Critical
Publication of CN212256866U publication Critical patent/CN212256866U/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Landscapes

  • Electroluminescent Light Sources (AREA)
  • Control Of Indicators Other Than Cathode Ray Tubes (AREA)

Abstract

The utility model provides a display substrates, display device relates to and shows technical field, for solving because the time that anode voltage reaches stable among the sub-pixel of different colours is inconsistent, leads to the problem of the bad phenomenon of screen scintillation to appear in the display. In the display substrate, each sub-pixel includes: a power supply signal line, a sub-pixel driving circuit and a shielding pattern; the sub-pixel driving circuit comprises a driving transistor and a compensation transistor with a double-grid structure; the shielding pattern is electrically connected with the power supply signal line in the sub-pixel adjacent along the second direction, and an overlapping area is formed between the orthographic projection of the shielding pattern on the substrate and the orthographic projection of the conductor pattern in the compensation transistor on the substrate; the display substrate comprises a plurality of first sub-pixels and a plurality of second sub-pixels, and the overlapping area of the first sub-pixels is larger than that of the second sub-pixels. The utility model provides a display substrates is used for showing.

Description

Display substrate and display device
Technical Field
The utility model relates to a show technical field, especially relate to a display substrate, display device.
Background
Compared with the conventional liquid crystal display, an Active Matrix Organic Light-Emitting Diode (AMOLED) display has the advantages of self-luminescence, wide color gamut, high contrast, lightness, thinness, and the like, and is widely applied to various fields in recent years.
The AMOLED display comprises a sub-pixel driving circuit, wherein the grid voltage of a driving transistor in the sub-pixel driving circuit is easily interfered by other transistors and is in an unstable state in a light-emitting stage. The unstable gate voltage of the driving transistor may cause the anode voltage of the light emitting element to change, so that the anode voltage of the light emitting element may undergo a process from changing to stabilizing, and the time for the anode voltage in the sub-pixels with different colors to reach stabilization is inconsistent, which causes the deviation of the displayed brightness and chromaticity of the sub-pixels in this period of time, thereby causing the bad phenomenon of screen flicker of the display.
SUMMERY OF THE UTILITY MODEL
An object of the utility model is to provide a display substrate, display device for solve because the positive pole voltage reaches stable time inconsistent in the sub-pixel of different colours, cause this sub-pixel to show luminance and colourity in this period of time and produce the deviation, and then lead to the problem of the bad phenomenon of screen scintillation to appear in the display.
In order to achieve the above object, the present invention provides the following technical solutions:
a first aspect of the present invention provides a display substrate, including: the display device comprises a substrate and a plurality of sub-pixels arranged on the substrate, wherein the plurality of sub-pixels are distributed in an array; each sub-pixel includes:
a power supply signal line at least a part of which extends in a first direction;
sub-pixel driving circuits each including a driving transistor and a compensation transistor of a dual gate structure, a first gate of the driving transistor being electrically connected to the power signal line, a first gate of the compensation transistor being electrically connected to a second gate of the driving transistor, a second gate of the compensation transistor being electrically connected to a gate of the driving transistor, an active layer of the compensation transistor including a first semiconductor pattern, a second semiconductor pattern, and a conductor pattern between the first semiconductor pattern and the second semiconductor pattern;
a shield pattern electrically connected to the power signal lines in the sub-pixels adjacent in the second direction, the shield pattern having an overlapping area between an orthographic projection of the shield pattern on the substrate and an orthographic projection of the conductor pattern on the substrate; the second direction intersects the first direction;
the plurality of sub-pixels include a plurality of first sub-pixels and a plurality of second sub-pixels, and the overlapping area in the first sub-pixels is larger than the overlapping area in the second sub-pixels.
Optionally, the plurality of sub-pixels further includes a plurality of third sub-pixels, and the overlapping area in the third sub-pixels is smaller than the overlapping area in the second sub-pixels.
Optionally, in each of the sub-pixels, the conductor patterns each include a corner portion, a first conductor portion and a second conductor portion; the first conductor portion is electrically connected to a first end of the corner portion, the second conductor portion is electrically connected to a second end of the corner portion, the first conductor portion extends in the first direction, and the second conductor portion extends in the second direction;
in the first sub-pixel, the mask pattern has a first overlapping area between an orthogonal projection of the corner portion on the substrate and an orthogonal projection of the mask pattern on the substrate; the shielding pattern has a second overlapping area between an orthographic projection of the shielding pattern on the substrate and an orthographic projection of the first conductor portion on the substrate;
in the second sub-pixel, the mask pattern has the first overlapping area between an orthogonal projection of the corner portion on the substrate and an orthogonal projection of the mask pattern on the substrate; the shielding pattern has a third overlapping area between an orthographic projection of the shielding pattern on the substrate and an orthographic projection of the first conductor portion on the substrate; the third overlapping area is smaller than the second overlapping area.
Optionally, in the third sub-pixel, the first overlap area is formed between an orthogonal projection of the mask pattern on the substrate and an orthogonal projection of the corner portion on the substrate; an orthographic projection of the shielding pattern on the substrate does not overlap with an orthographic projection of the first conductor portion on the substrate.
Optionally, in each of the sub-pixels, the shielding pattern includes a first sub-pattern, a second sub-pattern, and a third sub-pattern, at least a portion of the first sub-pattern extends along the first direction, the second sub-pattern extends along the second direction, the second sub-pattern is located between the first sub-pattern and the third sub-pattern, and the second sub-pattern is electrically connected to the first sub-pattern and the third sub-pattern, respectively; an orthographic projection of the first sub-pattern on the substrate overlaps with an orthographic projection of the power supply signal line on the substrate in a sub-pixel adjacent in a second direction, the first sub-pattern being electrically connected to the power supply signal line at the overlap; the orthographic projection of the third subpattern on the substrate and the orthographic projection of the conductor pattern on the substrate have an overlapping area;
the length of the third sub-pattern in the first direction in the first sub-pixel is greater than the length of the third sub-pattern in the second sub-pixel in the first direction.
Optionally, a length of the first conductor portion in the first direction in the first sub-pixel is greater than a length of the first conductor portion in the second sub-pixel in the first direction.
Optionally, a length of the third sub-pattern in the second sub-pixel in the first direction is greater than a length of the third sub-pattern in the third sub-pixel in the first direction.
Optionally, a length of the first conductor portion in the second sub-pixel in the first direction is greater than a length of the first conductor portion in the third sub-pixel in the first direction.
Optionally, the overlapping area in the first sub-pixel is three times larger than the overlapping area in the third sub-pixel.
Optionally, the overlapping area in the second sub-pixel is twice the overlapping area in the third sub-pixel.
Optionally, the first sub-pixel includes a green sub-pixel, the second sub-pixel includes a red sub-pixel, and the third sub-pixel includes a blue sub-pixel.
Optionally, the sub-pixel further includes: a light emitting element, a data line, an initialization signal line, a reset signal line, a gate line, and a light emission control signal line; at least a portion of the data line extends in the first direction; at least part of the initialization signal line pattern, at least part of the reset signal line pattern, at least part of the gate line pattern, and at least part of the emission control signal line pattern each extend in the second direction;
the sub-pixel driving circuit further includes: a first transistor, a fourth transistor, a fifth transistor, a sixth transistor, a seventh transistor, and a storage capacitor;
a gate of the first transistor is electrically connected to the reset signal line; a first pole of the first transistor is electrically connected with the initialization signal line, and a second pole of the first transistor is electrically connected with the grid electrode of the driving transistor;
the grid electrode of the compensation transistor is electrically connected with the grid line;
a gate electrode of the fourth transistor is electrically connected to the gate line; a first pole of the fourth transistor is electrically connected with the data line, and a second pole of the fourth transistor is electrically connected with the first pole of the driving transistor;
a first pole of the driving transistor is electrically connected to the power supply signal line through the fifth transistor, a gate of the fifth transistor is electrically connected to the emission control signal line, a first pole of the fifth transistor is electrically connected to the power supply signal line, and a second pole of the fifth transistor is electrically connected to the first pole of the driving transistor;
a gate of the sixth transistor is electrically connected to the emission control signal line, a first electrode of the sixth transistor is electrically connected to a second electrode of the driving transistor, and the second electrode of the sixth transistor is electrically connected to the light emitting element;
a gate of the seventh transistor is electrically connected to a reset signal line in a next sub-pixel adjacent in the first direction, a first pole of the seventh transistor is electrically connected to the initialization signal line in the next sub-pixel adjacent in the first direction, and a second pole of the seventh transistor is electrically connected to the light emitting element;
the first electrode plate of the storage capacitor is multiplexed as the grid electrode of the driving transistor, and the second electrode plate of the storage capacitor is electrically connected with the power signal line.
Based on above-mentioned display substrate's technical scheme, the utility model discloses a second aspect provides a display device, including above-mentioned display substrate.
In the technical solution provided by the present invention, by setting the overlapping area in the first sub-pixel to be larger than the overlapping area in the second sub-pixel, the capacitance value of the shielding capacitor Cap in the first sub-pixel is different from the capacitance value of the shielding capacitor Cap in the second sub-pixel; by arranging proper shielding capacitor Cap capacitance values in the first sub-pixel and the second sub-pixel, the leakage conditions of the compensation transistors in the light-emitting stage in the first sub-pixel and the second sub-pixel can be uniform, so that the voltage of an N4 node in the first sub-pixel and the second sub-pixel can be stabilized at the same time, the first sub-pixel and the second sub-pixel have the difference in brightness only when the voltage of an N4 node is unstable and stable, and the difference in chromaticity can not be generated, so that the bad phenomenon of screen flicker when the display substrate is applied to a display device is effectively improved, the improvement of the display image quality of the display device is realized, and the user experience feeling of the display device in application is greatly improved.
Drawings
The accompanying drawings, which are described herein, serve to provide a further understanding of the invention and constitute a part of this specification, and the exemplary embodiments and descriptions thereof are provided for explaining the invention without unduly limiting it. In the drawings:
fig. 1 is a circuit structure diagram of a sub-pixel driving circuit according to an embodiment of the present invention;
FIG. 2 is a corresponding work flow diagram of FIG. 1;
fig. 3 is a schematic layout diagram of three sub-pixels according to an embodiment of the present invention;
FIG. 4 is a schematic diagram illustrating the variation of the T2M node in the red sub-pixel within a frame when the blocking capacitor has different capacitance values;
FIG. 5 is a schematic diagram showing the variation of the node T2M in the green sub-pixel in one frame when the blocking capacitor has different capacitance values;
FIG. 6 is a schematic diagram showing the variation of the node T2M in the blue sub-pixel within one frame when the blocking capacitor has different capacitance values;
FIG. 7 is a diagram illustrating the variation of the node N1 in the red sub-pixel within a frame when the blocking capacitor has different capacitance values;
FIG. 8 is a schematic diagram showing the variation of the node N1 in the green sub-pixel within one frame when the blocking capacitor has different capacitance values;
FIG. 9 is a schematic diagram showing the variation of the node N1 in the blue sub-pixel within one frame when the blocking capacitor has different capacitance values;
FIG. 10 is a diagram illustrating the variation of the node N4 in the red sub-pixel within a frame when the blocking capacitor has different capacitance values;
FIG. 11 is a schematic diagram showing the variation of the node N4 in the green sub-pixel in one frame when the blocking capacitor has different capacitance values;
FIG. 12 is a schematic diagram showing the variation of the node N4 in the blue sub-pixel within one frame when the blocking capacitor has different capacitance values;
fig. 13 is a first schematic diagram illustrating a variation of an N4 node in three color sub-pixels of red, green and blue in a frame according to an embodiment of the present invention;
fig. 14 is a second schematic diagram illustrating a variation of the node N4 in three color sub-pixels of red, green and blue in a frame according to an embodiment of the present invention;
fig. 15a is a schematic diagram illustrating an overlapping of a third sub-pattern and a conductor pattern in a first sub-pixel according to an embodiment of the present invention;
fig. 15b is a schematic structural diagram of a shielding pattern in a first sub-pixel according to an embodiment of the present invention;
fig. 15c is a schematic structural diagram of a conductor pattern in a first sub-pixel according to an embodiment of the present invention;
fig. 16a is a schematic diagram illustrating an overlapping of a third sub-pattern and a conductor pattern in a second sub-pixel according to an embodiment of the present invention;
fig. 16b is a schematic structural diagram of a shielding pattern in a second sub-pixel according to an embodiment of the present invention;
fig. 16c is a schematic structural diagram of a conductor pattern in a second sub-pixel according to an embodiment of the present invention;
fig. 17a is a schematic diagram illustrating an overlapping of a third sub-pattern and a conductor pattern in a third sub-pixel according to an embodiment of the present invention;
fig. 17b is a schematic structural diagram of a shielding pattern in a third sub-pixel according to an embodiment of the present invention;
fig. 17c is a schematic structural diagram of a conductor pattern in a third sub-pixel according to an embodiment of the present invention.
Detailed Description
In order to further explain the display substrate and the display device provided by the embodiments of the present invention, the following description is made in detail with reference to the accompanying drawings.
As shown in fig. 1 and fig. 3, an embodiment of the present invention provides a display substrate, which includes a plurality of sub-pixels, each sub-pixel includes a sub-pixel driving circuit, and the plurality of sub-pixel driving circuits included in the plurality of sub-pixels are distributed in an array on a substrate of the display substrate. Each of the sub-pixel driving circuits includes first to seventh transistors T1 to T7, and a storage capacitor Cst. The second transistor T2 functions as a compensation transistor in the sub-pixel driving circuit, and the third transistor T3 functions as a driving transistor in the sub-pixel driving circuit. The compensation transistor is of a double-gate structure, a first pole of the compensation transistor is electrically connected with a first pole of the driving transistor, and a second pole of the compensation transistor is electrically connected with a grid electrode of the driving transistor. The second pole of the driving transistor is electrically connected with the anode of the light-emitting element in the sub-pixel.
When the sub-pixel driving circuit works, the voltage of the N1 node is unstable in a light emitting stage due to the leakage of the compensation transistor of the double-gate structure, the grid voltage of the driving transistor is always in a changing state, and the voltage of the N4 node is in a changing state.
As shown in fig. 1, fig. 3, and fig. 17a to fig. 17c, the compensation transistor is a dual gate structure, an active layer of the compensation transistor generally includes a first semiconductor pattern, a second semiconductor pattern, and a conductor pattern 20 located between the first semiconductor pattern and the second semiconductor pattern, and the conductor pattern 20 is respectively connected to the first semiconductor pattern and the second semiconductor pattern. Each of the sub-pixels further includes a shield pattern 10, and the shield pattern 10 is electrically connected to the power signal line VDD in the sub-pixel to make the shield pattern 10 have a stable potential. By arranging the orthographic projection of the shielding pattern 10 on the substrate to be overlapped with the orthographic projection of the conductor pattern 20 on the substrate, the shielding pattern 10 can shield the interference of the outside world on the conductor pattern 20, and the leakage condition of the compensation transistor is improved.
The plurality of sub-pixels include: for example, the red sub-pixel, the green sub-pixel and the blue sub-pixel are found through research:
a shielding capacitance Cap is formed between the shielding pattern 10 and the conductor pattern 20. As shown in fig. 4, fig. 4 illustrates the variation of the voltage at the node T2M (i.e. the voltage on the conductor pattern 20) in one frame when the shielding capacitor Cap of the red sub-pixel has different capacitance values. As shown in fig. 5, fig. 5 illustrates the voltage variation of the node T2M in one frame when the blocking capacitor Cap has different capacitance values for the green sub-pixel. As shown in fig. 6, fig. 6 illustrates the voltage variation of the node T2M in one frame when the shielding capacitor Cap of the blue sub-pixel has different capacitance values. As can be seen from fig. 4, 5, and 6, the larger the value of the shielding capacitor Cap is, the smaller the variation amplitude of the voltage of the T2M node in one frame is. The voltage change of the T2M node in the red sub-pixel, the green sub-pixel and the blue sub-pixel shows the same trend.
As shown in fig. 7, fig. 7 illustrates the voltage variation of the node N1 in one frame when the shielding capacitor Cap of the red sub-pixel has different capacitance values. As shown in fig. 8, fig. 8 illustrates the voltage variation of the node N1 in one frame when the blocking capacitor Cap has different capacitance values for the green sub-pixel. As shown in fig. 9, fig. 9 illustrates the voltage variation of the node N1 in one frame when the shielding capacitor Cap of the blue sub-pixel has different capacitance values. As can be seen from fig. 7, 8, and 9, the larger the value of the blocking capacitor Cap is, the shorter the time from the change to the stabilization of the voltage at the N1 node within one frame is. The voltage change of the N1 node in the red sub-pixel, the green sub-pixel and the blue sub-pixel shows the same trend. When the shielding capacitors Cap have the same capacitance value, the time from the change to the stabilization of the voltage of the N1 node in the blue sub-pixel in one frame is shortest, the time from the change to the stabilization of the voltage of the N1 node in the green sub-pixel in one frame is longest, and the time from the change to the stabilization of the voltage of the N1 node in the red sub-pixel in one frame is between the green sub-pixel and the blue sub-pixel.
As shown in fig. 10, fig. 10 illustrates the voltage variation of the node N4 in one frame when the shielding capacitor Cap of the red sub-pixel has different capacitance values. As shown in fig. 11, fig. 11 illustrates the voltage variation of the node N4 in one frame when the blocking capacitor Cap has different capacitance values for the green sub-pixel. As shown in fig. 12, fig. 12 illustrates the voltage variation of the node N4 in one frame when the shielding capacitor Cap of the blue sub-pixel has different capacitance values. As can be seen from fig. 10, 11, and 12, the larger the value of the blocking capacitor Cap is, the shorter the time from the change to the stabilization of the voltage at the N4 node within one frame is. The voltage change of the N4 node in the red sub-pixel, the green sub-pixel and the blue sub-pixel shows the same trend. When the shielding capacitors Cap have the same capacitance value, the time from the change to the stabilization of the voltage of the N4 node in the blue sub-pixel in one frame is shortest, the time from the change to the stabilization of the voltage of the N4 node in the green sub-pixel in one frame is longest, and the time from the change to the stabilization of the voltage of the N4 node in the red sub-pixel in one frame is between the green sub-pixel and the blue sub-pixel. Since the N4 node directly affects the display of the light emitting device, the voltage variation of the N4 node is particularly important.
Based on the above findings, the capacitance value of the shielding capacitor Cap has an influence on the voltage of the T2M node, the voltage of the N1 node, and the voltage of the N4 node. Moreover, when the shielding capacitors Cap in the sub-pixels with different colors are set to have the same capacitance value, the time for the node N4 in the sub-pixels with different colors to reach stable display is inconsistent. Specifically, as shown in fig. 13, when the shielding capacitors Cap in the red sub-pixel R, the green sub-pixel G and the blue sub-pixel B are set to have the same capacitance, the time for the node N4 in the red sub-pixel R, the green sub-pixel G and the blue sub-pixel B to reach the stable state is inconsistent, which causes the chromaticity and the luminance displayed by each sub-pixel in a time of approximately 50% in one frame to be not up to the standard, and causes the luminance and the chromaticity displayed by each sub-pixel in the time to be deviated, thereby causing the display to have the undesirable phenomenon of screen flicker.
Based on the above problem, the utility model provides a following technical scheme:
referring to fig. 1 and fig. 3, an embodiment of the present invention provides a display substrate, including: the display device comprises a substrate and a plurality of sub-pixels arranged on the substrate, wherein the plurality of sub-pixels are distributed in an array; each sub-pixel includes:
a power supply signal line VDD at least a portion of which extends in a first direction;
sub-pixel driving circuits each including a driving transistor having a first electrode electrically connected to the power signal line VDD, a compensation transistor having a first electrode electrically connected to a second electrode of the driving transistor, a second electrode electrically connected to a gate electrode of the driving transistor, and a semiconductor pattern 20 between the first and second semiconductor patterns;
a shield pattern 10, the shield pattern 10 being electrically connected to the power supply signal line VDD in a sub-pixel adjacent in the second direction, the shield pattern 10 having an overlapping area between an orthogonal projection on the substrate of the shield pattern 10 and an orthogonal projection on the substrate of the conductor pattern 20; the second direction intersects the first direction;
the plurality of sub-pixels include a plurality of first sub-pixels and a plurality of second sub-pixels, and the overlapping area in the first sub-pixels is larger than the overlapping area in the second sub-pixels.
Specifically, each of the sub-pixels includes a power supply signal line VDD, at least a portion of the power supply signal line VDD extends in a first direction, and in the sub-pixels located in the same column along the first direction, the power supply signal lines VDD included in the sub-pixels are electrically connected in sequence; illustratively, the power supply signal line VDD included in each sub-pixel is formed as an integral structure.
Each of the sub-pixels includes a sub-pixel driving circuit and a light emitting element, and the sub-pixel driving circuit is entirely located between the substrate and the light emitting element. Illustratively, the sub-pixel driving circuit comprises a driving transistor, the light emitting element comprises an anode and a cathode which are oppositely arranged, and an organic light emitting material layer which is positioned between the anode and the cathode, and a second electrode of the driving transistor is electrically connected with the anode and is used for providing a driving signal for the anode so as to drive the organic light emitting material layer to emit light.
The sub-pixel driving circuit further comprises a compensation transistor, wherein the compensation transistor is connected between the second pole and the grid of the driving transistor, and can write the threshold voltage of the driving transistor into the grid of the driving transistor in a compensation period so as to realize threshold voltage compensation of the driving transistor.
The compensation transistor has a double gate structure, and an active layer of the compensation transistor includes a first semiconductor pattern, a second semiconductor pattern, and a conductor pattern 20. The first semiconductor pattern and the second semiconductor pattern are both covered by a gate of the compensation transistor. The conductor pattern 20 is located between the first semiconductor pattern and the second semiconductor pattern, and the conductor pattern 20 is connected to the first semiconductor pattern and the second semiconductor pattern, respectively.
Each of the sub-pixels further includes a shield pattern 10, and exemplarily, an orthogonal projection of the shield pattern 10 on the substrate overlaps an orthogonal projection of the power signal line VDD in the sub-pixel adjacent in the second direction on the substrate, where the shield pattern 10 is electrically connected to the power signal line VDD in the adjacent sub-pixel, so that the shield pattern 10 has the same fixed potential as the power signal line VDD. Illustratively, the first direction includes a vertical direction and the second direction includes a horizontal direction.
The orthographic projection of the shielding pattern 10 on the substrate is overlapped with the orthographic projection of the conductor pattern 20 on the substrate, a shielding capacitor Cap is formed between the shielding pattern 10 and the conductor pattern 20, and the capacitance value of the shielding capacitor Cap is related to the overlapping area between the orthographic projection of the shielding pattern 10 on the substrate and the orthographic projection of the conductor pattern 20 on the substrate.
The display substrate comprises an active material layer, a first grid insulation layer, a first grid metal layer, a second grid insulation layer, a second grid metal layer, an interlayer insulation layer and a first source drain metal layer which are sequentially stacked in the direction away from the substrate. The active material layer can form an active layer in the compensation transistor, the second gate metal layer can form the shielding pattern 10, and the first source-drain metal layer can form the power signal line VDD.
The plurality of sub-pixels include a plurality of first sub-pixels and a plurality of second sub-pixels, and the light emission color of the first sub-pixels is different from the light emission color of the second sub-pixels. Illustratively, the first sub-pixel comprises a green sub-pixel and the second sub-pixel comprises a red sub-pixel.
According to the specific structure of the display substrate, the embodiment of the present invention provides a display substrate, wherein the overlapping area in the first sub-pixel is larger than the overlapping area in the second sub-pixel, so that the capacitance of the shielding capacitor Cap in the first sub-pixel is different from the capacitance of the shielding capacitor Cap in the second sub-pixel; by arranging proper shielding capacitor Cap capacitance values in the first sub-pixel and the second sub-pixel, the leakage conditions of the compensation transistors in the light-emitting stage in the first sub-pixel and the second sub-pixel can be uniform, so that the voltage of an N4 node in the first sub-pixel and the second sub-pixel can be stabilized at the same time, the first sub-pixel and the second sub-pixel have the difference in brightness only when the voltage of an N4 node is unstable and stable, and the difference in chromaticity can not be generated, so that the bad phenomenon of screen flicker when the display substrate is applied to a display device is effectively improved, the improvement of the display image quality of the display device is realized, and the user experience feeling of the display device in application is greatly improved.
In some embodiments, providing the plurality of sub-pixels further comprises providing a plurality of third sub-pixels, the overlapping area in the third sub-pixels being smaller than the overlapping area in the second sub-pixels.
Illustratively, the third sub-pixel comprises a blue sub-pixel.
The setting mode enables the capacitance value of the shielding capacitor Cap in the third sub-pixel to be different from the capacitance value of the shielding capacitor Cap in the second sub-pixel; and through setting proper values of the Cap capacitance of the shielding capacitor in the third sub-pixel and the second sub-pixel, the leakage of the compensation transistor in the light-emitting stage in the third sub-pixel and the second sub-pixel can be uniform, so that the voltage of the node N4 in the third sub-pixel and the second sub-pixel can be stabilized at the same time, the third sub-pixel and the second sub-pixel have the difference in brightness only when the voltage of the node N4 is unstable and stable, and the difference in chromaticity can not be generated, thereby effectively improving the bad phenomenon of screen flicker when the display substrate is applied to a display device. Finally, the display image quality of the display device is improved, and the user experience of the display device in application is greatly improved.
In addition, when the overlapping area in the first sub-pixel is set to be larger than the overlapping area in the second sub-pixel, and the overlapping area in the third sub-pixel is set to be smaller than the overlapping area in the second sub-pixel, by setting appropriate capacitance values of the shielding capacitor Cap in the first sub-pixel, the second sub-pixel and the third sub-pixel, the time required for the voltage at the N4 node to reach the stable state can be effectively shortened, so that the display quality of the display device is better improved when the display substrate is applied to the display device.
As shown in fig. 15a to 15c, and fig. 16a to 16c, in some embodiments, in each of the sub-pixels, the conductor patterns 20 each include a corner portion 201, a first conductor portion 202, and a second conductor portion 203; the first conductor portion 202 is electrically connected to a first end of the corner portion 201, the second conductor portion 203 is electrically connected to a second end of the corner portion 201, the first conductor portion 202 extends in the first direction, and the second conductor portion 203 extends in the second direction;
as shown in fig. 15a to 15c, in the first sub-pixel, a first overlap area is provided between an orthogonal projection of the mask pattern 10 on the substrate and an orthogonal projection of the corner portion 201 on the substrate; a second overlapping area is formed between an orthographic projection of the shielding pattern 10 on the substrate and an orthographic projection of the first conductor portion 202 on the substrate;
as shown in fig. 16a to 16c, in the second sub-pixel, the first overlapping area is provided between the orthogonal projection of the mask pattern 10 on the substrate and the orthogonal projection of the corner portion 201 on the substrate; a third overlapping area is formed between an orthographic projection of the shielding pattern 10 on the substrate and an orthographic projection of the first conductor portion 202 on the substrate; the third overlapping area is smaller than the second overlapping area.
Specifically, in each of the sub-pixels, the conductor pattern 20 includes the corner portion 201, the first conductor portion 202, and the second conductor portion 203, and the conductor pattern 20 is formed like a "structure".
In the first sub-pixel and the second sub-pixel, an orthogonal projection of the shield pattern 10 on the substrate and an orthogonal projection of the corner portion 201 on the substrate form the same first overlapping area. In the first sub-pixel, a second overlapping area is formed between an orthogonal projection of the shield pattern 10 on the substrate and an orthogonal projection of the first conductor portion 202 on the substrate; in the second sub-pixel, a third overlap area is formed between an orthogonal projection of the shield pattern 10 on the substrate and an orthogonal projection of the first conductor portion 202 on the substrate. By setting the third overlapping area to be smaller than the second overlapping area, a capacitance value of a shielding capacitance Cap formed in the second sub-pixel is made smaller than a capacitance value of a shielding capacitance Cap formed in the first sub-pixel.
In the display substrate provided by the above embodiment, by setting the appropriate second overlapping area and the appropriate third overlapping area, the blocking capacitor Cap in the first sub-pixel and the second sub-pixel can have an appropriate capacitance value, so that in the first sub-pixel and the second sub-pixel, the leakage condition of the compensation transistor in the light emitting stage is uniform, and the voltage of the N4 node can be stabilized at the same time.
As shown in fig. 17a to 17c, in some embodiments, in the third sub-pixel, the first overlap area is provided between an orthogonal projection of the shield pattern 10 on the substrate and an orthogonal projection of the corner portion 201 on the substrate; an orthogonal projection of the shield pattern 10 on the substrate does not overlap an orthogonal projection of the first conductor portion 202 on the substrate.
Specifically, in the first sub-pixel, the second sub-pixel, and the third sub-pixel, an orthogonal projection of the shield pattern 10 on the substrate and an orthogonal projection of the corner portion 201 on the substrate form the same first overlapping area.
By providing the orthographic projection of the shielding pattern 10 on the substrate and the orthographic projection of the first conductor part 202 on the substrate do not overlap, so that the capacitance value of the shielding capacitor Cap in the third sub-pixel is only related to the first overlapping area, and by providing the appropriate first overlapping area, second overlapping area and third overlapping area, the shielding capacitors Cap in the first sub-pixel, the second sub-pixel and the third sub-pixel can be made to have appropriate capacitance values, so that the leakage condition of the compensation transistor in the light emitting stage is uniform in the first sub-pixel, the second sub-pixel and the third sub-pixel, and the voltage of the N4 node can be stabilized at the same time.
As shown in fig. 15b, 16b and 17b, in some embodiments, in each of the sub-pixels, the shielding pattern 10 includes a first sub-pattern 101, a second sub-pattern 102 and a third sub-pattern 103, at least a portion of the first sub-pattern 101 extends along the first direction, the second sub-pattern 102 extends along the second direction, the second sub-pattern 102 is located between the first sub-pattern 101 and the third sub-pattern 103, and the second sub-pattern 102 is electrically connected to the first sub-pattern 101 and the third sub-pattern 103, respectively; as shown in fig. 3, an orthogonal projection of the first sub pattern 101 on the substrate overlaps an orthogonal projection of the power signal line VDD in a sub pixel adjacent in the second direction on the substrate, where the first sub pattern 101 is electrically connected to the power signal line VDD; as shown in fig. 15a, 16a and 17a, the third sub pattern 103 has an overlapping area between the orthographic projection of the conductor pattern 20 on the substrate and the orthographic projection of the substrate;
as shown in fig. 15b and 16b, the length of the third sub-pattern 103 in the first direction in the first sub-pixel is greater than the length of the third sub-pattern 103 in the second sub-pixel in the first direction.
Specifically, each of the shielding patterns 10 includes the first sub-pattern 101, the second sub-pattern 102, and the third sub-pattern 103, an orthogonal projection of the first sub-pattern 101 on the substrate overlaps an orthogonal projection of the power signal line VDD in a sub-pixel adjacent in the second direction on the substrate, and the first sub-pattern 101 and the power signal line VDD are electrically connected through a via at the overlap.
In each sub-pixel, the orthographic projections of the first sub-pattern 101 and the second sub-pattern 102 on the substrate do not overlap with the conductor pattern 20.
In the first sub-pixel and the second sub-pixel, an orthogonal projection of the third sub-pattern 103 on the substrate can overlap with an orthogonal projection of the corner portion 201 on the substrate and an orthogonal projection of the first conductor portion 202 on the substrate, respectively. In the third sub-pixel, an orthogonal projection of the third sub-pattern 103 on the substrate overlaps an orthogonal projection of the corner portion 201 on the substrate.
By setting the length of the third sub pattern 103 in the first direction in the first sub pixel to be larger than the length of the third sub pattern 103 in the second sub pixel in the first direction, the second overlapping area formed in the first sub pixel can be made larger than the third overlapping area formed in the second sub pixel.
By setting the length of the third sub-pattern 103 in the first direction in the first sub-pixel and the second sub-pixel, a proper second overlapping area and a proper third overlapping area can be realized, so that the shielding capacitor Cap in the first sub-pixel and the second sub-pixel has a proper capacitance value, thereby the leakage condition of the compensation transistor in the light-emitting stage is uniform in the first sub-pixel and the second sub-pixel, and the voltage of the N4 node can be stabilized at the same time.
As shown in fig. 15c and 16c, further, the length of the first conductor portion 202 in the first direction in the first sub-pixel is set to be greater than the length of the first conductor portion 202 in the first direction in the second sub-pixel.
The arrangement is such that the second overlapping area formed in the first sub-pixel is larger than the third overlapping area formed in the second sub-pixel.
As shown in fig. 16b and 17b, in some embodiments, the length of the third sub-pattern 103 in the first direction in the second sub-pixel is greater than the length of the third sub-pattern 103 in the first direction in the third sub-pixel.
By setting the lengths of the third sub-patterns 103 in the first direction in the first sub-pixel, the second sub-pixel and the third sub-pixel, a proper first overlapping area, a proper second overlapping area and a proper third overlapping area can be realized, so that the shielding capacitors Cap in the first sub-pixel, the second sub-pixel and the third sub-pixel have proper capacitance values, thereby the leakage condition of the compensation transistors in the light emitting stage is uniform in the first sub-pixel, the second sub-pixel and the third sub-pixel, and the voltage of the N4 node can be stabilized at the same time.
As shown in fig. 16c and 17c, further, the length of the first conductor portion 202 in the first direction in the second sub-pixel is greater than the length of the first conductor portion 202 in the first direction in the third sub-pixel.
In some embodiments, the overlapping area in the first sub-pixel is set to be three times the overlapping area in the third sub-pixel.
In some embodiments, the overlapping area in the second sub-pixel is set to be twice the overlapping area in the third sub-pixel.
Illustratively, the capacitance value of the blocking capacitor Cap in the first sub-pixel is 12fF, the capacitance value of the blocking capacitor Cap in the second sub-pixel is 8fF, and the capacitance value of the blocking capacitor Cap in the third sub-pixel is 4 fF.
As shown in fig. 14, by setting appropriate values of the Cap capacitance of the shielding capacitor in the first sub-pixel, the second sub-pixel and the third sub-pixel, the leakage of the compensation transistor in the light emitting stage in the first sub-pixel, the second sub-pixel and the third sub-pixel can be made uniform, so that the voltage of the node N4 in the first sub-pixel, the second sub-pixel and the third sub-pixel can be stabilized at the same time, thereby effectively improving the screen flicker phenomenon when the display substrate is applied to a display device. Finally, the display image quality of the display device is improved, and the user experience of the display device in application is greatly improved.
In addition, by setting appropriate capacitance values of the shielding capacitors Cap in the first sub-pixel, the second sub-pixel and the third sub-pixel, the time required for the voltage of the node N4 to reach stability can be effectively shortened, and therefore the display quality of the display device is better improved when the display substrate is applied to the display device.
In some embodiments, the first sub-pixel comprises a green sub-pixel, the second sub-pixel comprises a red sub-pixel, and the third sub-pixel comprises a blue sub-pixel.
As shown in fig. 1-3, in some embodiments, the sub-pixel further comprises: a light-emitting element EL, a data line DA, an initialization signal line Vinit, a reset signal line RES1, a gate line G1, and a light emission control signal line EM; at least a portion of the data line DA extends in the first direction; at least part of the initialization signal line Vinit pattern, at least part of the reset signal line RES1 pattern, at least part of the gate line G1 pattern, and at least part of the emission control signal line EM pattern each extend in the second direction;
the sub-pixel driving circuit further includes: a first transistor T1, a fourth transistor T4, a fifth transistor T5, a sixth transistor T6, a seventh transistor T7, and a storage capacitor Cst;
a gate of the first transistor T1 is electrically connected to the reset signal line RES 1; a first pole of the first transistor T1 is electrically connected to the initialization signal line Vinit, and a second pole of the first transistor T1 is electrically connected to the gate of the driving transistor (i.e., the third transistor T3);
the gate of the compensation transistor (i.e., the second transistor T2) is electrically connected to the gate line G1;
a gate electrode of the fourth transistor T4 is electrically connected to the gate line G1; a first pole of the fourth transistor T4 is electrically connected to the data line DA, and a second pole of the fourth transistor T4 is electrically connected to the first pole of the driving transistor;
a first pole of the driving transistor is electrically connected to the power source signal line VDD through the fifth transistor T5, a gate of the fifth transistor T5 is electrically connected to the emission control signal line EM, a first pole of the fifth transistor T5 is electrically connected to the power source signal line VDD, and a second pole of the fifth transistor T5 is electrically connected to the first pole of the driving transistor;
a gate of the sixth transistor T6 is electrically connected to the emission control signal line EM, a first pole of the sixth transistor T6 is electrically connected to the second pole of the driving transistor, and a second pole of the sixth transistor T6 is electrically connected to the light emitting element;
a gate of the seventh transistor T7 is electrically connected to the reset signal line RES2 in the next sub-pixel adjacent in the first direction, a first pole of the seventh transistor T7 is electrically connected to the initialization signal line Vinit in the next sub-pixel adjacent in the first direction, and a second pole of the seventh transistor T7 is electrically connected to the light emitting element;
the first plate of the storage capacitor Cst is reused as the gate of the driving transistor, and the second plate of the storage capacitor Cst is electrically connected to the power signal line VDD.
Illustratively, each transistor included in the sub-pixel driving circuit is a P-type transistor, a first pole of each transistor includes a source, and a second pole of each transistor includes a drain. It should be noted that the power signal transmitted on the power signal line VDD is a high-potential dc signal. The signal transmitted on the negative power signal line VDDVSS is a low-potential dc signal. The initialization signal transmitted on the initialization signal line Vinit is a low-potential direct-current signal.
As shown in fig. 2, the sub-pixel drive circuit of the above-described structure operates, and each duty cycle includes the reset period P1, the write compensation period P2, and the light emission period P3.
In the first reset period P1, the reset signal input from the reset signal line RES1 is at an active level, the first transistor T1 is turned on, and the initialization signal transmitted from the initialization signal line Vinit is input to the third transistor T3, so that the gate-source voltage Vgs held in the third transistor T3 for the previous frame is cleared, and the gate reset of the third transistor T3 is implemented.
In the write compensation period P2, the reset signal inputted from the reset signal line RES1 is at a non-active level, the first transistor T1 is turned off, the gate scan signal inputted from the gate line G1 is at an active level, the second transistor T2 and the fourth transistor T4 are controlled to be turned on, the data signal is written to the data line DA and transmitted to the source of the third transistor T3 through the fourth transistor T4, at the same time, the second transistor T2 and the fourth transistor T4 are turned on, so that the third transistor T3 is formed as a diode structure, therefore, by the cooperative operation of the second transistor T2, the third transistor T3 and the fourth transistor T4, the threshold voltage compensation for the third transistor T3 is achieved, when the time for the compensation is long enough, the gate potential of the third transistor T3 can be controlled to eventually reach Vdata + Vth, where Vdata represents a data signal voltage value and Vth represents a threshold voltage of the third transistor T3.
In the write compensation period P2, the reset signal inputted to the reset signal line RES2 in the next sub-pixel adjacent to the first direction is at an active level, the seventh transistor T7 is controlled to be turned on, the initialization signal transmitted from the initialization signal line Vinit is inputted to the anode of the light emitting element EL, and the light emitting element EL is controlled not to emit light.
In the light emission period P3, the light emission control signal written by the light emission control signal line EM is at an active level, and the fifth transistor T5 and the sixth transistor T6 are controlled to be turned on, so that the power supply signal transmitted by the power supply signal line VDD is input to the source of the third transistor T3, and at the same time, since the gate of the third transistor T3 is maintained at Vdata + Vth, so that the third transistor T3 is turned on, the gate-source voltage corresponding to the third transistor T3 is Vdata + Vth-VDD, where VDD is a voltage value corresponding to the power supply signal, and the drain current generated based on the gate-source voltage flows to the anode of the corresponding light emitting element EL, so as to drive the corresponding light emitting element EL to emit light.
The embodiment of the utility model provides a still provide a display device, including the display substrate that above-mentioned embodiment provided.
The display device may be: any product or component with a display function, such as a television, a display, a digital photo frame, a mobile phone, a tablet computer and the like.
In the display substrate provided in the above embodiment, by setting the overlapping area in the first sub-pixel to be larger than the overlapping area in the second sub-pixel, a capacitance value of the shielding capacitor Cap in the first sub-pixel is different from a capacitance value of the shielding capacitor Cap in the second sub-pixel; by arranging proper shielding capacitor Cap capacitance values in the first sub-pixel and the second sub-pixel, the leakage conditions of the compensation transistors in the light-emitting stage in the first sub-pixel and the second sub-pixel can be uniform, so that the voltage of an N4 node in the first sub-pixel and the second sub-pixel can be stabilized at the same time, the first sub-pixel and the second sub-pixel have the difference in brightness only when the voltage of an N4 node is unstable and stable, and the difference in chromaticity can not be generated, so that the bad phenomenon of screen flicker when the display substrate is applied to a display device is effectively improved, the improvement of the display image quality of the display device is realized, and the user experience feeling of the display device in application is greatly improved.
Therefore, the display device provided by the embodiment of the present invention has the above-mentioned beneficial effects when including the above-mentioned display substrate, and the description is omitted here.
A manufacturing method of a display substrate, which is used for manufacturing the display substrate provided in the foregoing embodiment, includes: a plurality of sub-pixels manufactured on a substrate, wherein the plurality of sub-pixels are distributed in an array; the step of manufacturing each sub-pixel specifically comprises:
manufacturing a power supply signal line VDD, wherein at least part of the power supply signal line VDD extends along a first direction;
manufacturing sub-pixel driving circuits, each of which includes a driving transistor and a compensation transistor of a dual gate structure, a first electrode of the driving transistor being electrically connected to the power signal line VDD, a first electrode of the compensation transistor being electrically connected to a second electrode of the driving transistor, a second electrode of the compensation transistor being electrically connected to a gate electrode of the driving transistor, an active layer of the compensation transistor including a first semiconductor pattern, a second semiconductor pattern, and a conductor pattern 20 between the first semiconductor pattern and the second semiconductor pattern;
making a shield pattern 10, the shield pattern 10 being electrically connected to the power signal line VDD in a sub-pixel adjacent in the second direction, an orthogonal projection of the shield pattern 10 on the substrate and an orthogonal projection of the conductor pattern 20 on the substrate having an overlapping area; the second direction intersects the first direction;
the plurality of sub-pixels include a plurality of first sub-pixels and a plurality of second sub-pixels, and the overlapping area in the first sub-pixels is larger than the overlapping area in the second sub-pixels.
In the display substrate manufactured by the manufacturing method, the overlapping area in the first sub-pixel is set to be larger than the overlapping area in the second sub-pixel, so that the capacitance value of the shielding capacitor Cap in the first sub-pixel is different from the capacitance value of the shielding capacitor Cap in the second sub-pixel; by arranging proper shielding capacitor Cap capacitance values in the first sub-pixel and the second sub-pixel, the leakage conditions of the compensation transistors in the light-emitting stage in the first sub-pixel and the second sub-pixel can be uniform, so that the voltage of an N4 node in the first sub-pixel and the second sub-pixel can be stabilized at the same time, the first sub-pixel and the second sub-pixel have the difference in brightness only when the voltage of an N4 node is unstable and stable, and the difference in chromaticity can not be generated, so that the bad phenomenon of screen flicker when the display substrate is applied to a display device is effectively improved, the improvement of the display image quality of the display device is realized, and the user experience feeling of the display device in application is greatly improved.
It should be noted that, in the present specification, all the embodiments are described in a progressive manner, and the same and similar parts among the embodiments are referred to each other, and each embodiment focuses on the differences from the other embodiments. In particular, as for the method embodiments, since they are substantially similar to the product embodiments, they are described simply, and reference may be made to the partial description of the product embodiments for relevant points.
Unless defined otherwise, technical or scientific terms used herein shall have the ordinary meaning as understood by those of ordinary skill in the art to which the invention belongs. The use of "first," "second," and similar terms in this disclosure is not intended to indicate any order, quantity, or importance, but rather is used to distinguish one element from another. The word "comprising" or "comprises", and the like, means that the element or item listed before the word covers the element or item listed after the word and its equivalents, but does not exclude other elements or items. The terms "connected," "coupled," or "connected," and the like, are not restricted to physical or mechanical connections, but may include electrical connections, whether direct or indirect. "upper", "lower", "left", "right", and the like are used merely to indicate relative positional relationships, and when the absolute position of the object being described is changed, the relative positional relationships may also be changed accordingly.
It will be understood that when an element such as a layer, film, region, or substrate is referred to as being "on" or "under" another element, it can be "directly on" or "under" the other element or intervening elements may be present.
In the foregoing description of embodiments, the particular features, structures, materials, or characteristics may be combined in any suitable manner in any one or more embodiments or examples.
The above description is only for the specific embodiments of the present invention, but the protection scope of the present invention is not limited thereto, and any person skilled in the art can easily think of the changes or substitutions within the technical scope of the present invention, and all should be covered within the protection scope of the present invention. Therefore, the protection scope of the present invention shall be subject to the protection scope of the claims.

Claims (13)

1. A display substrate, comprising: the display device comprises a substrate and a plurality of sub-pixels arranged on the substrate, wherein the plurality of sub-pixels are distributed in an array; each sub-pixel includes:
a power supply signal line at least a part of which extends in a first direction;
sub-pixel driving circuits each including a driving transistor and a compensation transistor of a dual gate structure, a first gate of the driving transistor being electrically connected to the power signal line, a first gate of the compensation transistor being electrically connected to a second gate of the driving transistor, a second gate of the compensation transistor being electrically connected to a gate of the driving transistor, an active layer of the compensation transistor including a first semiconductor pattern, a second semiconductor pattern, and a conductor pattern between the first semiconductor pattern and the second semiconductor pattern;
a shield pattern electrically connected to the power signal lines in the sub-pixels adjacent in the second direction, the shield pattern having an overlapping area between an orthographic projection of the shield pattern on the substrate and an orthographic projection of the conductor pattern on the substrate; the second direction intersects the first direction;
the plurality of sub-pixels include a plurality of first sub-pixels and a plurality of second sub-pixels, and the overlapping area in the first sub-pixels is larger than the overlapping area in the second sub-pixels.
2. The display substrate of claim 1, wherein the plurality of sub-pixels further comprises a plurality of third sub-pixels, and wherein the overlapping area in the third sub-pixels is smaller than the overlapping area in the second sub-pixels.
3. The display substrate according to claim 2, wherein in each of the sub-pixels, the conductor pattern includes a corner portion, a first conductor portion and a second conductor portion; the first conductor portion is electrically connected to a first end of the corner portion, the second conductor portion is electrically connected to a second end of the corner portion, the first conductor portion extends in the first direction, and the second conductor portion extends in the second direction;
in the first sub-pixel, the mask pattern has a first overlapping area between an orthogonal projection of the corner portion on the substrate and an orthogonal projection of the mask pattern on the substrate; the shielding pattern has a second overlapping area between an orthographic projection of the shielding pattern on the substrate and an orthographic projection of the first conductor portion on the substrate;
in the second sub-pixel, the mask pattern has the first overlapping area between an orthogonal projection of the corner portion on the substrate and an orthogonal projection of the mask pattern on the substrate; the shielding pattern has a third overlapping area between an orthographic projection of the shielding pattern on the substrate and an orthographic projection of the first conductor portion on the substrate; the third overlapping area is smaller than the second overlapping area.
4. The display substrate of claim 3,
in the third sub-pixel, the mask pattern has the first overlap area between an orthogonal projection of the corner portion on the substrate and an orthogonal projection of the mask pattern on the substrate; an orthographic projection of the shielding pattern on the substrate does not overlap with an orthographic projection of the first conductor portion on the substrate.
5. The display substrate of claim 3,
in each sub-pixel, each of the shielding patterns includes a first sub-pattern, a second sub-pattern, and a third sub-pattern, at least a portion of the first sub-pattern extends in the first direction, the second sub-pattern extends in the second direction, the second sub-pattern is located between the first sub-pattern and the third sub-pattern, and the second sub-pattern is electrically connected to the first sub-pattern and the third sub-pattern, respectively; an orthographic projection of the first sub-pattern on the substrate overlaps with an orthographic projection of the power supply signal line on the substrate in a sub-pixel adjacent in a second direction, the first sub-pattern being electrically connected to the power supply signal line at the overlap; the orthographic projection of the third subpattern on the substrate and the orthographic projection of the conductor pattern on the substrate have an overlapping area;
the length of the third sub-pattern in the first direction in the first sub-pixel is greater than the length of the third sub-pattern in the second sub-pixel in the first direction.
6. The display substrate of claim 5,
the length of the first conductor portion in the first direction in the first sub-pixel is larger than the length of the first conductor portion in the second sub-pixel in the first direction.
7. The display substrate of claim 5,
the length of the third sub-pattern in the second sub-pixel in the first direction is greater than the length of the third sub-pattern in the third sub-pixel in the first direction.
8. The display substrate according to claim 7, wherein a length of the first conductor portion in the first direction in the second subpixel is greater than a length of the first conductor portion in the first direction in the third subpixel.
9. A display substrate according to claim 2, wherein the overlapping area in the first sub-pixel is three times the overlapping area in the third sub-pixel.
10. The display substrate of claim 2, wherein the overlapping area in the second sub-pixel is twice the overlapping area in the third sub-pixel.
11. The display substrate of claim 2, wherein the first sub-pixel comprises a green sub-pixel, the second sub-pixel comprises a red sub-pixel, and the third sub-pixel comprises a blue sub-pixel.
12. The display substrate of claim 1, wherein the sub-pixel further comprises: a light emitting element, a data line, an initialization signal line, a reset signal line, a gate line, and a light emission control signal line; at least a portion of the data line extends in the first direction; at least part of the initialization signal line pattern, at least part of the reset signal line pattern, at least part of the gate line pattern, and at least part of the emission control signal line pattern each extend in the second direction;
the sub-pixel driving circuit further includes: a first transistor, a fourth transistor, a fifth transistor, a sixth transistor, a seventh transistor, and a storage capacitor;
a gate of the first transistor is electrically connected to the reset signal line; a first pole of the first transistor is electrically connected with the initialization signal line, and a second pole of the first transistor is electrically connected with the grid electrode of the driving transistor;
the grid electrode of the compensation transistor is electrically connected with the grid line;
a gate electrode of the fourth transistor is electrically connected to the gate line; a first pole of the fourth transistor is electrically connected with the data line, and a second pole of the fourth transistor is electrically connected with the first pole of the driving transistor;
a first pole of the driving transistor is electrically connected to the power supply signal line through the fifth transistor, a gate of the fifth transistor is electrically connected to the emission control signal line, a first pole of the fifth transistor is electrically connected to the power supply signal line, and a second pole of the fifth transistor is electrically connected to the first pole of the driving transistor;
a gate of the sixth transistor is electrically connected to the emission control signal line, a first electrode of the sixth transistor is electrically connected to a second electrode of the driving transistor, and the second electrode of the sixth transistor is electrically connected to the light emitting element;
a gate of the seventh transistor is electrically connected to a reset signal line in a next sub-pixel adjacent in the first direction, a first pole of the seventh transistor is electrically connected to the initialization signal line in the next sub-pixel adjacent in the first direction, and a second pole of the seventh transistor is electrically connected to the light emitting element;
the first electrode plate of the storage capacitor is multiplexed as the grid electrode of the driving transistor, and the second electrode plate of the storage capacitor is electrically connected with the power signal line.
13. A display device comprising the display substrate according to any one of claims 1 to 12.
CN202022172197.0U 2020-09-28 2020-09-28 Display substrate and display device Active CN212256866U (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN202022172197.0U CN212256866U (en) 2020-09-28 2020-09-28 Display substrate and display device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN202022172197.0U CN212256866U (en) 2020-09-28 2020-09-28 Display substrate and display device

Publications (1)

Publication Number Publication Date
CN212256866U true CN212256866U (en) 2020-12-29

Family

ID=73981409

Family Applications (1)

Application Number Title Priority Date Filing Date
CN202022172197.0U Active CN212256866U (en) 2020-09-28 2020-09-28 Display substrate and display device

Country Status (1)

Country Link
CN (1) CN212256866U (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN112017593A (en) * 2020-09-28 2020-12-01 京东方科技集团股份有限公司 Display substrate, manufacturing method thereof and display device
CN114927094A (en) * 2022-04-14 2022-08-19 武汉华星光电半导体显示技术有限公司 OLED display panel
WO2023130202A1 (en) * 2022-01-04 2023-07-13 Boe Technology Group Co., Ltd. Array substrate and display apparatus

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN112017593A (en) * 2020-09-28 2020-12-01 京东方科技集团股份有限公司 Display substrate, manufacturing method thereof and display device
WO2023130202A1 (en) * 2022-01-04 2023-07-13 Boe Technology Group Co., Ltd. Array substrate and display apparatus
CN114927094A (en) * 2022-04-14 2022-08-19 武汉华星光电半导体显示技术有限公司 OLED display panel

Similar Documents

Publication Publication Date Title
CN112017593A (en) Display substrate, manufacturing method thereof and display device
CN110610684B (en) Organic electroluminescent display panel and display device
US10573239B2 (en) Display apparatus
CN212256866U (en) Display substrate and display device
US9627454B2 (en) Organic light emitting display device having dummy sub-pixels
US10504427B2 (en) Pixel driving circuit and driving method thereof, and display panel
US8987760B2 (en) Organic EL display device and electronic apparatus
US9219087B2 (en) Display, display drive method, method of manufacturing display, and electronic apparatus
CN113853643B (en) Display substrate, manufacturing method thereof and display device
CN115691421A (en) Pixel circuit, driving method thereof, array substrate and display device
JP2009003401A (en) Organic electroluminescent display device
BR112015032775B1 (en) ORGANIC DIODE DISPLAY UNIT, DRIVE METHOD AND DISPLAY DEVICE
KR20120134222A (en) White organic light emitting diode display device
JP2009169070A (en) Color image display device, shadow mask and method of manufacturing color image display device using shadow mask
CN113540200A (en) Display panel and display device
US20120013590A1 (en) Organic electroluminescent display device, method of manufacturing organic electroluminescent display device, and electronic apparatus
JP2009111047A (en) Color image display device, shadow mask, and method of manufacturing color image display device using shadow mask
KR102182012B1 (en) Organic Light Emitting Display Device
US11551610B2 (en) Display and driving method
KR20090065740A (en) Organic light emitting display and method of driving the same
CN213277407U (en) Double-layer pixel compensation circuit
JP6082563B2 (en) Display device
WO2024050687A1 (en) Display substrate, display panel, and display apparatus
WO2023123237A1 (en) Pixel group, array substrate, and display panel
US20230343287A1 (en) Pixel circuitry and driving method thereof, array substrate and display panel

Legal Events

Date Code Title Description
GR01 Patent grant
GR01 Patent grant