CN114138581A - Mainboard test method and system - Google Patents

Mainboard test method and system Download PDF

Info

Publication number
CN114138581A
CN114138581A CN202111459464.5A CN202111459464A CN114138581A CN 114138581 A CN114138581 A CN 114138581A CN 202111459464 A CN202111459464 A CN 202111459464A CN 114138581 A CN114138581 A CN 114138581A
Authority
CN
China
Prior art keywords
test
target
function
mainboard
testing
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN202111459464.5A
Other languages
Chinese (zh)
Other versions
CN114138581B (en
Inventor
张鹏
刘琴
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Shenzhen Gaosuda Technology Co ltd
Original Assignee
Shenzhen Gaosuda Technology Co ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Shenzhen Gaosuda Technology Co ltd filed Critical Shenzhen Gaosuda Technology Co ltd
Priority to CN202111459464.5A priority Critical patent/CN114138581B/en
Publication of CN114138581A publication Critical patent/CN114138581A/en
Application granted granted Critical
Publication of CN114138581B publication Critical patent/CN114138581B/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/22Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing
    • G06F11/2205Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing using arrangements specific to the hardware being tested
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/22Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing
    • G06F11/2273Test methods
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/36Preventing errors by testing or debugging software
    • G06F11/3664Environments for testing or debugging software

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • General Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Quality & Reliability (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Test And Diagnosis Of Digital Computers (AREA)
  • Debugging And Monitoring (AREA)

Abstract

The invention discloses a mainboard test method and a system, wherein the method comprises the following steps: receiving a function test instruction of a preset server for a target mainboard; calling a corresponding target guide file from a preset database according to the function test instruction; constructing a test environment of a function test instruction corresponding to a target function through the target guide file; and testing the target function of the target mainboard by using the test environment, acquiring a test result, and determining the fault condition of the target mainboard according to the test result. By utilizing the target guide file to construct the virtual test environment, an external force device is not needed, the test flow is simplified, the test precision and efficiency are improved, the stability of the test environment is ensured, and the test efficiency is further improved.

Description

Mainboard test method and system
Technical Field
The invention relates to the technical field of electronic element testing, in particular to a mainboard testing method and system.
Background
When various electronic devices such as computers, televisions, POS machines and handheld communication devices (mobile phones, interphones and the like) are produced, key components on products need to be tested, such as signal testing, performance testing and the like, and components with unqualified quality are screened out through testing, so that the quality of the products is ensured. In all tests, the number of the test of the mainboard is large, the test points are many, and the test is basically performed by adopting a manual test method in the past. Because manual testing is time-consuming and labor-consuming, the efficiency is low, the cost is high, missing detection or error detection is caused, the product quality is influenced, and when the complicated and fine mainboard is involved, the mainboard is easy to damage.
At present, when a mainboard is tested, a test environment of the mainboard needs to be built, an external test device is usually developed, and the external test device is used as a bridge between the mainboard and a computer display. The test equipment is provided with a programmable logic device, the programmable logic device is manually controlled to output excitation signals of all test cases to the mainboard, the mainboard generates corresponding response signals after receiving the excitation signals, the programmable logic device analyzes whether the response signals generated by the mainboard are consistent with preset response signals or not, and the test results are output to a computer display for display. However, the above method has the following problems: the test environment and the test process are complex due to the need of additional test equipment, the test efficiency of the mainboard is affected, and the test efficiency of the mainboard is low.
Disclosure of Invention
In view of the above-mentioned problems, the present invention provides a motherboard testing method and system to solve the problem of low motherboard testing efficiency due to complicated testing environment and testing process, which are caused by the need of additional testing equipment in the testing environment mentioned in the background art.
A mainboard test method comprises the following steps:
receiving a function test instruction of a preset server for a target mainboard;
calling a corresponding target guide file from a preset database according to the function test instruction;
constructing a test environment of a function test instruction corresponding to a target function through the target guide file;
and testing the target function of the target mainboard by using the test environment, acquiring a test result, and determining the fault condition of the target mainboard according to the test result.
Preferably, before receiving a function test instruction of a preset server for a target motherboard, the method further includes:
acquiring a configuration file written in advance by a target mainboard;
testing each configuration file to obtain a test result, and determining the operation behavior data of each configuration file according to the test result;
performing function classification on the configuration files according to the operation behavior data of each configuration file to obtain a classification result;
and constructing a functional analysis model of the target mainboard according to the classification result and the configuration file.
Preferably, the receiving a function test instruction of the preset server for the target motherboard includes:
receiving a current test instruction sent by the preset server, and judging whether the first test instruction is reasonable or not, if so, not needing subsequent operation, and otherwise, sending an unreasonable prompt of the current test instruction;
analyzing the current test instruction to obtain a corresponding test vector;
inputting the test vector into the function analysis model to determine a test function corresponding to the current test instruction;
and combining the test function with the current test instruction to generate the function test instruction.
Preferably, the calling of the target guidance file corresponding to the functional test instruction from the preset database according to the functional test instruction includes:
determining a configuration file to be detected of the target mainboard according to the function test instruction;
acquiring a test script file corresponding to the configuration file to be detected, and carrying out integrity detection on the test script file;
when the test script file passes the integrity detection, calling a plurality of first guide files corresponding to the test script file from the preset database;
and selecting an adaptive second boot file from the plurality of first boot files as the target boot file according to the working parameters of the target mainboard.
Preferably, the constructing a test environment of the functional test instruction corresponding to the target function through the target boot file includes:
acquiring the hardware specification and the operating parameter of the target mainboard;
determining environmental parameters of a required test environment according to the hardware specification and the operating parameters;
matching in a big database to obtain a plurality of first test environments based on the environment parameters;
determining a first topological mapping frame according to the file content of the target guide file, and calculating the fitting degree of the first topological mapping frame and a second topological mapping frame of each first test environment;
and taking the second test environment with the maximum fitting degree as a sample frame, acquiring a script factor corresponding to the target guide file, and constructing a test environment of a target function corresponding to the functional test instruction by using the script factor based on the sample frame.
Preferably, the testing the target function of the target motherboard by using the test environment to obtain the test result, and determining the fault condition of the target motherboard according to the test result includes:
setting multilayer environmental stress according to the test environment;
determining test parameters under each layer of environmental stress, and testing the target function of the target mainboard under the layer of environmental stress by using the test parameters to obtain a plurality of test results;
and comprehensively evaluating whether the target function of the target mainboard is abnormal according to the plurality of test results, if so, determining the fault type of the target mainboard according to the environment test result, and otherwise, confirming that the target function of the target mainboard is normal.
Preferably, the comprehensively evaluating whether the target function of the target motherboard is abnormal according to the plurality of test results includes:
determining a serial number of the target mainboard, and determining standard working parameters of the target mainboard according to the serial number;
determining an expected result of the target function under each layer of environmental stress according to the standard working parameters;
comparing the expected result under each layer of environmental stress with the test result under the layer of environmental stress, if the comparison result is that the expected result and the test result are consistent, determining that the target function of the target mainboard is normal, and if the expected result and the test result are inconsistent, calculating the difference degree of the target mainboard and the test result;
and judging whether the difference degree is within a preset range, if so, confirming that the target function of the target mainboard is normal, and otherwise, confirming that the target function of the target mainboard is abnormal.
Preferably, the calculating the fitting degree of the first topological mapping frame and the second topological mapping frame of each first test environment comprises:
acquiring a generation sequence of the first topological mapping frame;
solving the parameter vector of the generated sequence, and constructing a frame response function expression according to the parameter vector;
acquiring an impulse response function matrix of each structure in a first topological mapping frame;
testing the change condition of matrix factors in the impulse response function matrix of each structure of the first topological mapping framework in the working process;
establishing a motion equation of each structure according to the change condition;
determining an environment variable offset value of a test environment to be constructed according to the motion equation of each structure;
determining a frame response function analytic expression according to the environment variable offset value and the frame response function expression;
modeling the frame response function analytic expression to obtain a frame model;
testing the frame model by using preset data to obtain a displacement response sequence of a first topological mapping frame;
determining a first dynamic sequence of a first topological mapping frame according to the displacement response sequence;
obtaining a second dynamic sequence of a second topological mapping frame for each first test environment,
calculating a fitness of the first dynamic sequence to each second dynamic sequence;
and taking a second test environment corresponding to a target second dynamic sequence with the highest fitting degree with the first dynamic sequence in the plurality of second dynamic sequences as a sample frame.
A motherboard testing system, the system comprising:
the receiving module is used for receiving a function test instruction of a preset server for a target mainboard;
the calling module is used for calling a corresponding target guide file from a preset database according to the function test instruction;
the building module is used for building a test environment of a function test instruction corresponding to a target function through the target guide file;
and the test module is used for testing the target function of the target mainboard by using the test environment, acquiring a test result and determining the fault condition of the target mainboard according to the test result.
Additional features and advantages of the invention will be set forth in the description which follows, and in part will be obvious from the description, or may be learned by practice of the invention. The objectives and other advantages of the invention will be realized and attained by the structure particularly pointed out in the written description and drawings.
The technical solution of the present invention is further described in detail by the accompanying drawings and embodiments.
Drawings
The accompanying drawings, which are included to provide a further understanding of the invention and are incorporated in and constitute a part of this specification, illustrate embodiments of the invention and together with the description serve to explain the principles of the invention and not to limit the invention.
FIG. 1 is a flowchart illustrating a method for testing a motherboard according to the present invention;
FIG. 2 is another flowchart of a motherboard testing method according to the present invention;
FIG. 3 is a flowchart illustrating a method for testing a motherboard according to another embodiment of the present invention;
fig. 4 is a schematic structural diagram of a motherboard testing system provided in the present invention.
Detailed Description
Reference will now be made in detail to the exemplary embodiments, examples of which are illustrated in the accompanying drawings. When the following description refers to the accompanying drawings, like numbers in different drawings represent the same or similar elements unless otherwise indicated. The implementations described in the exemplary embodiments below are not intended to represent all implementations consistent with the present disclosure. Rather, they are merely examples of apparatus and methods consistent with certain aspects of the present disclosure, as detailed in the appended claims.
When various electronic devices such as computers, televisions, POS machines and handheld communication devices (mobile phones, interphones and the like) are produced, key components on products need to be tested, such as signal testing, performance testing and the like, and components with unqualified quality are screened out through testing, so that the quality of the products is ensured. In all tests, the number of the test of the mainboard is large, the test points are many, and the test is basically performed by adopting a manual test method in the past. Because manual testing is time-consuming and labor-consuming, the efficiency is low, the cost is high, missing detection or error detection is caused, the product quality is influenced, and when the complicated and fine mainboard is involved, the mainboard is easy to damage.
At present, when a mainboard is tested, a test environment of the mainboard needs to be built, an external test device is usually developed, and the external test device is used as a bridge between the mainboard and a computer display. The test equipment is provided with a programmable logic device, the programmable logic device is manually controlled to output excitation signals of all test cases to the mainboard, the mainboard generates corresponding response signals after receiving the excitation signals, the programmable logic device analyzes whether the response signals generated by the mainboard are consistent with preset response signals or not, and the test results are output to a computer display for display. However, the above method has the following problems: in order to solve the above problem, the present embodiment discloses a motherboard testing method, in which an additional testing device is required in a testing environment, so that the testing environment and the testing process are complex, the testing efficiency of the motherboard is affected, and the testing efficiency of the motherboard is low.
A motherboard testing method, as shown in fig. 1, includes the following steps:
step S101, receiving a function test instruction of a preset server to a target mainboard;
step S102, calling a corresponding target guide file from a preset database according to the function test instruction;
step S103, constructing a test environment of a target function corresponding to the function test instruction through the target guide file;
and step S104, testing the target function of the target mainboard by using the test environment, obtaining a test result, and determining the fault condition of the target mainboard according to the test result.
The working principle of the technical scheme is as follows: receiving a function test instruction of a preset server for a target mainboard, calling a corresponding target boot file from a preset database according to the function test instruction, constructing a test environment of the target function corresponding to the function test instruction through the target boot file, testing the target function of the target mainboard by using the test environment, obtaining a test result, and determining the fault condition of the target mainboard according to the test result.
The beneficial effects of the above technical scheme are: the virtual testing environment is constructed by utilizing the target guide file, so that external force equipment is not needed, the testing precision and efficiency are improved while the testing process is simplified, the stability of the testing environment is ensured, the testing efficiency is further improved, and the problems that the testing environment and the testing process are complex, the testing efficiency of a mainboard is influenced and the testing efficiency of the mainboard is lower due to the fact that additional testing equipment is needed in the testing environment in the prior art are solved.
In an embodiment, as shown in fig. 2, before receiving a function test instruction of a preset server for a target motherboard, the method further includes:
step S201, obtaining a configuration file written in advance by a target mainboard;
step S202, testing each configuration file to obtain a test result, and determining the operation behavior data of each configuration file according to the test result;
step S203, performing function classification on the configuration files according to the operation behavior data of each configuration file to obtain a classification result;
and S204, constructing a functional analysis model of the target mainboard according to the classification result and the configuration file.
The beneficial effects of the above technical scheme are: the function analysis model is built according to the configuration file of the target mainboard, so that the realized function of the target mainboard can be quickly determined according to the operation parameters of the target mainboard, manual testing is not needed, the working efficiency is improved, and a foundation is laid for determining a subsequent function testing instruction.
In an embodiment, as shown in fig. 3, receiving a function test instruction of a preset server for a target motherboard includes:
step S301, receiving a current test instruction sent by the preset server, and judging whether the first test instruction is reasonable or not, if so, not needing to perform subsequent operation, otherwise, sending an unreasonable prompt of the current test instruction;
step S302, analyzing the current test instruction to obtain a corresponding test vector;
step S303, inputting the test vector into the function analysis model to determine a test function corresponding to the current test instruction;
and step S304, combining the test function with the current test instruction to generate the function test instruction.
The beneficial effects of the above technical scheme are: the test function can be accurately determined by rapidly determining the test function corresponding to the test instruction by obtaining the test vector corresponding to the current test instruction according to the current test instruction and utilizing the function analysis model, so that the condition of function misrecognition is avoided, and the function judgment precision is improved.
In one embodiment, the retrieving the corresponding target boot file from the preset database according to the functional test instruction includes:
determining a configuration file to be detected of the target mainboard according to the function test instruction;
acquiring a test script file corresponding to the configuration file to be detected, and carrying out integrity detection on the test script file;
when the test script file passes the integrity detection, calling a plurality of first guide files corresponding to the test script file from the preset database;
and selecting an adaptive second boot file from the plurality of first boot files as the target boot file according to the working parameters of the target mainboard.
The beneficial effects of the above technical scheme are: the stability and the complete test of the target function of the target mainboard can be effectively guaranteed by detecting the integrity of the test script file, the test efficiency is improved, meanwhile, the test stability is also improved, further, the best guide file can be obtained according to the real-time working parameters of the target mainboard by selecting the adaptive second guide file, and the accuracy of the test result is further guaranteed.
In one embodiment, building a test environment of a functional test instruction corresponding to a target function through the target boot file includes:
acquiring the hardware specification and the operating parameter of the target mainboard;
determining environmental parameters of a required test environment according to the hardware specification and the operating parameters;
matching in a big database to obtain a plurality of first test environments based on the environment parameters;
determining a first topological mapping frame according to the file content of the target guide file, and calculating the fitting degree of the first topological mapping frame and a second topological mapping frame of each first test environment;
and taking the second test environment with the maximum fitting degree as a sample frame, acquiring a script factor corresponding to the target guide file, and constructing a test environment of a target function corresponding to the functional test instruction by using the script factor based on the sample frame.
The beneficial effects of the above technical scheme are: through obtaining the sample frame that test environment corresponds and utilizing and can need not newly-built sample frame again, further improved work efficiency, further, establish test environment through utilizing script factor and can both guarantee test environment's stability and also can make test environment accord with the needs of target mainboard more simultaneously, improved the practicality.
In an embodiment, the testing the target function of the target motherboard by using the test environment to obtain a test result, and determining a fault condition of the target motherboard according to the test result includes:
setting multilayer environmental stress according to the test environment;
determining test parameters under each layer of environmental stress, and testing the target function of the target mainboard under the layer of environmental stress by using the test parameters to obtain a plurality of test results;
and comprehensively evaluating whether the target function of the target mainboard is abnormal according to the plurality of test results, if so, determining the fault type of the target mainboard according to the environment test result, and otherwise, confirming that the target function of the target mainboard is normal.
The beneficial effects of the above technical scheme are: the target function of the target mainboard can be tested by setting multiple layers of environmental stress, so that the service condition of the target function of the target mainboard under the action of external force of multiple layers can be obtained, whether the target function of the target mainboard is normal or not can be comprehensively evaluated, and the accuracy of an evaluation result is improved.
In an embodiment, the comprehensively evaluating whether the target function of the target motherboard is abnormal according to the plurality of test results includes:
determining a serial number of the target mainboard, and determining standard working parameters of the target mainboard according to the serial number;
determining an expected result of the target function under each layer of environmental stress according to the standard working parameters;
comparing the expected result under each layer of environmental stress with the test result under the layer of environmental stress, if the comparison result is that the expected result and the test result are consistent, determining that the target function of the target mainboard is normal, and if the expected result and the test result are inconsistent, calculating the difference degree of the target mainboard and the test result;
and judging whether the difference degree is within a preset range, if so, confirming that the target function of the target mainboard is normal, and otherwise, confirming that the target function of the target mainboard is abnormal.
The beneficial effects of the above technical scheme are: whether the target function of the target mainboard is normal or not can be quickly determined by comparing the test result with the expected result, the evaluation efficiency is improved, furthermore, accurate evaluation is realized by judging whether the difference degree is within a preset range or not and providing a normal working range, and the fault tolerance rate is improved.
In one embodiment, the calculating a degree of fit of the first topological mapping frame to a second topological mapping frame of each first test environment comprises:
acquiring a generation sequence of the first topological mapping frame;
solving the parameter vector of the generated sequence, and constructing a frame response function expression according to the parameter vector;
acquiring an impulse response function matrix of each structure in a first topological mapping frame;
testing the change condition of matrix factors in the impulse response function matrix of each structure of the first topological mapping framework in the working process;
establishing a motion equation of each structure according to the change condition;
determining an environment variable offset value of a test environment to be constructed according to the motion equation of each structure;
determining a frame response function analytic expression according to the environment variable offset value and the frame response function expression;
modeling the frame response function analytic expression to obtain a frame model;
testing the frame model by using preset data to obtain a displacement response sequence of a first topological mapping frame;
determining a first dynamic sequence of a first topological mapping frame according to the displacement response sequence;
obtaining a second dynamic sequence of a second topological mapping frame for each first test environment,
calculating a fitness of the first dynamic sequence to each second dynamic sequence;
and taking a second test environment corresponding to a target second dynamic sequence with the highest fitting degree with the first dynamic sequence in the plurality of second dynamic sequences as a sample frame.
The beneficial effects of the above technical scheme are: the first dynamic sequence of the first topological mapping frame obtained by constructing the frame model can accurately obtain the second test environment adapted to the specific parameters of the first topological mapping frame and experimental tests, and is more adaptive and practical compared with the mapping frame directly compared with coding in the prior art.
This embodiment also discloses a mainboard test system, as shown in fig. 4, the system includes:
a receiving module 401, configured to receive a function test instruction of a preset server for a target motherboard;
a calling module 402, configured to call a target guidance file corresponding to the function test instruction from a preset database according to the function test instruction;
a building module 403, configured to build, through the target boot file, a test environment of a target function corresponding to the function test instruction;
the test module 404 is configured to test a target function of the target motherboard by using the test environment, obtain a test result, and determine a fault condition of the target motherboard according to the test result.
The working principle and the advantageous effects of the above technical solution have been explained in the method claims, and are not described herein again.
Other embodiments of the disclosure will be apparent to those skilled in the art from consideration of the specification and practice of the disclosure disclosed herein. This application is intended to cover any variations, uses, or adaptations of the disclosure following, in general, the principles of the disclosure and including such departures from the present disclosure as come within known or customary practice within the art to which the disclosure pertains. It is intended that the specification and examples be considered as exemplary only, with a true scope and spirit of the disclosure being indicated by the following claims.
It will be understood that the present disclosure is not limited to the precise arrangements described above and shown in the drawings and that various modifications and changes may be made without departing from the scope thereof. The scope of the present disclosure is limited only by the appended claims.

Claims (9)

1. A mainboard test method is characterized by comprising the following steps:
receiving a function test instruction of a preset server for a target mainboard;
calling a corresponding target guide file from a preset database according to the function test instruction;
constructing a test environment of a function test instruction corresponding to a target function through the target guide file;
and testing the target function of the target mainboard by using the test environment, acquiring a test result, and determining the fault condition of the target mainboard according to the test result.
2. The motherboard testing method according to claim 1, wherein before receiving a function test instruction of a preset server for a target motherboard, the method further comprises:
acquiring a configuration file written in advance by a target mainboard;
testing each configuration file to obtain a test result, and determining the operation behavior data of each configuration file according to the test result;
performing function classification on the configuration files according to the operation behavior data of each configuration file to obtain a classification result;
and constructing a functional analysis model of the target mainboard according to the classification result and the configuration file.
3. The method according to claim 2, wherein receiving a function test instruction of a preset server for a target motherboard comprises:
receiving a current test instruction sent by the preset server, and judging whether the first test instruction is reasonable or not, if so, not needing subsequent operation, and otherwise, sending an unreasonable prompt of the current test instruction;
analyzing the current test instruction to obtain a corresponding test vector;
inputting the test vector into the function analysis model to determine a test function corresponding to the current test instruction;
and combining the test function with the current test instruction to generate the function test instruction.
4. The method for testing the motherboard according to claim 1, wherein the step of calling the corresponding target boot file from a preset database according to the functional test instruction comprises:
determining a configuration file to be detected of the target mainboard according to the function test instruction;
acquiring a test script file corresponding to the configuration file to be detected, and carrying out integrity detection on the test script file;
when the test script file passes the integrity detection, calling a plurality of first guide files corresponding to the test script file from the preset database;
and selecting an adaptive second boot file from the plurality of first boot files as the target boot file according to the working parameters of the target mainboard.
5. The method for testing the motherboard according to claim 1, wherein the step of constructing a test environment of the functional test instruction corresponding to the target function through the target boot file comprises the steps of:
acquiring the hardware specification and the operating parameter of the target mainboard;
determining environmental parameters of a required test environment according to the hardware specification and the operating parameters;
matching in a big database to obtain a plurality of first test environments based on the environment parameters;
determining a first topological mapping frame according to the file content of the target guide file, and calculating the fitting degree of the first topological mapping frame and a second topological mapping frame of each first test environment;
and taking the second test environment with the maximum fitting degree as a sample frame, acquiring a script factor corresponding to the target guide file, and constructing a test environment of a target function corresponding to the functional test instruction by using the script factor based on the sample frame.
6. The motherboard testing method according to claim 1, wherein the testing the target function of the target motherboard by using the testing environment to obtain a testing result, and determining the fault condition of the target motherboard according to the testing result comprises:
setting multilayer environmental stress according to the test environment;
determining test parameters under each layer of environmental stress, and testing the target function of the target mainboard under the layer of environmental stress by using the test parameters to obtain a plurality of test results;
and comprehensively evaluating whether the target function of the target mainboard is abnormal according to the plurality of test results, if so, determining the fault type of the target mainboard according to the environment test result, and otherwise, confirming that the target function of the target mainboard is normal.
7. The motherboard testing method as recited in claim 6, wherein the comprehensively evaluating whether the target function of the target motherboard is abnormal according to the plurality of test results comprises:
determining a serial number of the target mainboard, and determining standard working parameters of the target mainboard according to the serial number;
determining an expected result of the target function under each layer of environmental stress according to the standard working parameters;
comparing the expected result under each layer of environmental stress with the test result under the layer of environmental stress, if the comparison result is that the expected result and the test result are consistent, determining that the target function of the target mainboard is normal, and if the expected result and the test result are inconsistent, calculating the difference degree of the target mainboard and the test result;
and judging whether the difference degree is within a preset range, if so, confirming that the target function of the target mainboard is normal, and otherwise, confirming that the target function of the target mainboard is abnormal.
8. A motherboard testing method as recited in claim 5, wherein the calculating a degree of fitting of the first topology mapping framework to the second topology mapping framework of each first testing environment comprises:
acquiring a generation sequence of the first topological mapping frame;
solving the parameter vector of the generated sequence, and constructing a frame response function expression according to the parameter vector;
acquiring an impulse response function matrix of each structure in a first topological mapping frame;
testing the change condition of matrix factors in the impulse response function matrix of each structure of the first topological mapping framework in the working process;
establishing a motion equation of each structure according to the change condition;
determining an environment variable offset value of a test environment to be constructed according to the motion equation of each structure;
determining a frame response function analytic expression according to the environment variable offset value and the frame response function expression;
modeling the frame response function analytic expression to obtain a frame model;
testing the frame model by using preset data to obtain a displacement response sequence of a first topological mapping frame;
determining a first dynamic sequence of a first topological mapping frame according to the displacement response sequence;
obtaining a second dynamic sequence of a second topological mapping frame for each first test environment,
calculating a fitness of the first dynamic sequence to each second dynamic sequence;
and taking a second test environment corresponding to a target second dynamic sequence with the highest fitting degree with the first dynamic sequence in the plurality of second dynamic sequences as a sample frame.
9. A motherboard testing system, the system comprising:
the receiving module is used for receiving a function test instruction of a preset server for a target mainboard;
the calling module is used for calling a corresponding target guide file from a preset database according to the function test instruction;
the building module is used for building a test environment of a function test instruction corresponding to a target function through the target guide file;
and the test module is used for testing the target function of the target mainboard by using the test environment, acquiring a test result and determining the fault condition of the target mainboard according to the test result.
CN202111459464.5A 2021-12-02 2021-12-02 Mainboard test method and system Active CN114138581B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN202111459464.5A CN114138581B (en) 2021-12-02 2021-12-02 Mainboard test method and system

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN202111459464.5A CN114138581B (en) 2021-12-02 2021-12-02 Mainboard test method and system

Publications (2)

Publication Number Publication Date
CN114138581A true CN114138581A (en) 2022-03-04
CN114138581B CN114138581B (en) 2022-08-05

Family

ID=80387215

Family Applications (1)

Application Number Title Priority Date Filing Date
CN202111459464.5A Active CN114138581B (en) 2021-12-02 2021-12-02 Mainboard test method and system

Country Status (1)

Country Link
CN (1) CN114138581B (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN114740401A (en) * 2022-03-24 2022-07-12 深圳市三一联光智能设备股份有限公司 Novel test method and system
CN118244746A (en) * 2024-05-30 2024-06-25 国网山东省电力公司枣庄供电公司 Automatic test system for functional parameters of refrigeration insulation box controller

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080163001A1 (en) * 2006-12-29 2008-07-03 Inventec Corporation Method for facilitating BIOS testing
CN103424683A (en) * 2012-05-18 2013-12-04 鸿富锦精密工业(深圳)有限公司 Mainboard test system and method
CN103678130A (en) * 2013-12-17 2014-03-26 中国联合网络通信集团有限公司 Automated performance test method and platform
CN107273249A (en) * 2016-04-06 2017-10-20 龙芯中科技术有限公司 Motherboard test method, processor and main board testing system
CN107992409A (en) * 2017-11-21 2018-05-04 平安养老保险股份有限公司 Method for generating test case, device, computer equipment and storage medium

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080163001A1 (en) * 2006-12-29 2008-07-03 Inventec Corporation Method for facilitating BIOS testing
CN103424683A (en) * 2012-05-18 2013-12-04 鸿富锦精密工业(深圳)有限公司 Mainboard test system and method
CN103678130A (en) * 2013-12-17 2014-03-26 中国联合网络通信集团有限公司 Automated performance test method and platform
CN107273249A (en) * 2016-04-06 2017-10-20 龙芯中科技术有限公司 Motherboard test method, processor and main board testing system
CN107992409A (en) * 2017-11-21 2018-05-04 平安养老保险股份有限公司 Method for generating test case, device, computer equipment and storage medium

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN114740401A (en) * 2022-03-24 2022-07-12 深圳市三一联光智能设备股份有限公司 Novel test method and system
CN118244746A (en) * 2024-05-30 2024-06-25 国网山东省电力公司枣庄供电公司 Automatic test system for functional parameters of refrigeration insulation box controller

Also Published As

Publication number Publication date
CN114138581B (en) 2022-08-05

Similar Documents

Publication Publication Date Title
CN114138581B (en) Mainboard test method and system
US7107187B1 (en) Method for modeling system performance
CN105866575B (en) Vehicle-mounted display comprehensive testing device and testing method
CN111026645B (en) User interface automatic test method and device, storage medium and electronic equipment
CN108509337A (en) The dynamic testing method and device called based on interface
CN110405388A (en) Predict the method, apparatus and electronic equipment of welding quality
CN109543417B (en) Vulnerability mining method and device based on Qemu platform
CN116126580B (en) Touch display control method, device, equipment and storage medium
CN114255784A (en) Substation equipment fault diagnosis method based on voiceprint recognition and related device
CN106778264A (en) The application program analysis method and analysis system of a kind of mobile client
CN113561853A (en) Online fault diagnosis method and device for fuel cell system
CN113051183A (en) Test data recommendation method and system, electronic device and storage medium
CN107562621A (en) The method and apparatus for determining manual test use-case and tested code incidence relation
CN111698128A (en) Internet of things network quality detection method and device, computer equipment and storage medium
CN118408582A (en) Method and system for detecting qualification of contact encoder
CN112985867B (en) Steering engine testing method, device, equipment and storage medium
CN116453437B (en) Display screen module testing method, device, equipment and storage medium
CN112148591A (en) Office software compatibility test system and method
CN107102938B (en) Test script updating method and device
CN116628564A (en) Model training method and system for detecting generator state
CN115328689A (en) Fault diagnosis method, device, equipment and program product
CN114218078A (en) UI page testing method, device and equipment and readable storage medium
CN104463681A (en) Measuring report generation system and method
CN111680392B (en) Method and device for quantifying reliability of complex electronic system and computer equipment
CN115426124B (en) Method and device for predicting abnormal network behavior of user

Legal Events

Date Code Title Description
PB01 Publication
PB01 Publication
SE01 Entry into force of request for substantive examination
SE01 Entry into force of request for substantive examination
GR01 Patent grant
GR01 Patent grant