Detailed description of the invention
In order to make the purpose of the present invention, technical scheme and advantage clearer, below in conjunction with accompanying drawing,
The present invention is described in more detail.Should be appreciated that specific embodiment described herein only in order to
Explain the present invention, be not intended to limit the present invention.
Analyze
It is illustrated in figure 1 in prior art the system level schematic diagram of the equipment that calculates, from top to bottom, calculates
Equipment includes: user interface layer 101, application layer 102, operating system nucleus layer 103, hardware mapping layer
104 and hardware layer 105.
Wherein, user interface layer 101 is the interface between user and equipment, and user passes through this layer and equipment
(i.e. other levels of equipment, such as application layer 102) interact.Application layer 102 refers to application software
Layer.
Operating system nucleus layer 103 is a kind of logical layer based on software, is by software data in general
Form with software code, compared to boundary layer 101 and application layer 102, operating system nucleus layer 103
Code has higher authority, the various software and hardware resources in computer system can be carried out complete behaviour
Make.
Hardware mapping layer 104 is a kind of logical layer based on software, and it is generally operational in operating system nucleus
Layer, has the authority identical with inner nuclear layer.Hardware mapping layer primarily to solve by different types of firmly
The operator scheme of part is mapped as a kind of unified high-level interface, upwards shields the particularity of hardware.General next
Saying, hardware mapping layer is mainly used by operating system nucleus layer 103, completes the operation to various hardware.
Hardware layer 105 refers to constitute all hardware parts of computer system.
User passes through user interface layer 101 (being i.e. in the user interface of user interface layer 101) to this meter
Calculation equipment carries out operating and obtain graphical or non-patterned feedback.As a example by the operation preserving data, its
Process includes:
(1) user interface 101 that user is provided by certain application program, selects " preservation " function;
(2) application layer 102 calls corresponding code, and above-mentioned user operation is converted into one or more behaviour
Make the interface function that system provides, i.e. " preserve " operation and transform into sequence of operations system kernel layer
Calling of 103 interface functions provided;
(3) each operating system interface function is converted into one or many by operating system nucleus layer 103
The interface function that individual hardware mapping layer 104 provides;I.e. " preserve " to operate to transform into and a series of hardware are reflected
Penetrate the calling of interface function that layer 104 provides;
(4) each interface function oneself provided is converted into one or more by hardware mapping layer 104
Hardware instruction is called;Finally,
(5) hardware layer 105 (such as CPU) receives above-mentioned hardware instruction and calls and perform hardware instruction.
For this calculating equipment, after it is invaded by malicious code, malicious code can be from calculating equipment
Obtaining desired data, after stealing data, its behavioral pattern includes:
(1) storage behavior: target data content is saved in certain storage position;
(2) transport behavior: the data stolen directly are transferred to by network the destination address specified.
It addition, use the personnel of above-mentioned calculating equipment or information equipment to carry out the behavioral pattern bag divulged a secret inside
Include:
(1) actively divulge a secret: concerning security matters personnel by actively copy, penetrated by maliciously instrument security system,
Insert the means such as wooden horse and directly obtain confidential data, and divulge a secret;
(2) passively divulge a secret: the computer of concerning security matters librarian use or storage medium are because loss is not good in keeping or makes
With divulging a secret that improper (such as concerning security matters equipment being directly accessed Internet) causes.
The above-mentioned multiple mode of divulging a secret makes the data of this calculating equipment cannot ensure safely.
Inventor it has been investigated that, in computer running, cpu address depositor preserve next will
The address of machine instruction to be run, such as pc (program counter, program counter) points to
Address;Obtain the data in this depositor, and the address pointed to according to these data, read next or
The a plurality of machine instruction that will run, it is possible to achieve capture the purpose of machine instruction during operation.
Further, dispatch command fragment (example is treated by what described one or more machine instruction of amendment formed
As inserted extra jump instruction, herein referred as instruction recombination wherein) so that at this section of instruction operation
Regain CPU right of execution before complete, and the capture next one treats dispatch command fragment again, permissible
Realize capturing continuously when running the purpose of machine instruction.
Further, getting after dispatch command fragment, it is also possible to machine instruction therein is analyzed
And processing, thus instruction capture, restructuring when being possible not only to realize running, it is also possible to realize predetermined
The management of target instruction target word.
Instruction recombination or instruction tracing
Based on above-mentioned analysis and discovery, instruction weight when providing a kind of operation in one embodiment of the present of invention
Prescription method, the method is referred to as instruction recombination platform when running.As in figure 2 it is shown, the method S100 includes:
S101, cache instruction running environment;Described instruction operation environment includes that address register, address are posted
Storage preserves the address of next machine instruction that will run, and this address is the first address;
S102, obtains machine instruction fragment to be scheduled;Wherein, machine instruction fragment to be scheduled is
A rear instruction is the first jump instruction;
S103, before described first jump instruction, inserts the second jump instruction, generates and have the second address
Restructuring instruction fragment;The entry address of described second jump instruction directional order restructuring platform, i.e. performs
After this second jump instruction, perform step S101;
S104, is revised as the second address by the first address in described address register;With
S105, recovers described instruction operation environment.
In the present embodiment, during above-mentioned operation, instruction recombination method performs on the CPU of X86-based;
In other embodiments of the invention, during above-mentioned operation, instruction recombination method can also be at MIPS processor
Or perform on processor of based on ARM framework.It will appreciated by the skilled person that above-mentioned side
Method can perform in the instruction process unit of any other type in calculating equipment.
Wherein, in step S101, described cache instruction running environment may include that
In caching stack, it is pressed into CPU machine instruction runs relevant register data.
In other embodiments of the invention, cache or preserve instruction operation environment can also that specify,
Other caching data structure of acquiescence and address are carried out.
In step S101, described address register can be cpu address depositor.
In step s 102, in machine instruction fragment to be scheduled, the last item instruction is first to redirect finger
Order, an only jump instruction, machine instruction fragment bag to be scheduled in machine instruction fragment to be scheduled
Include described first jump instruction and the machine instruction all to be scheduled before it.
In step s 103, the last item in described machine instruction fragment to be scheduled instructs (i.e. the
One jump instruction JP1) front, insert the second jump instruction JP2, described JP2 directional order restructuring platform
Entry address, generate there is the second address A " restructuring instruction fragment.
Insert the second jump instruction be in order to CPU run described machine instruction fragment to be scheduled time,
Before JP1 runs, restarting to run described instruction recombination platform, so, instruction recombination platform just may be used
To continue to analyze next section of machine instruction fragment to be scheduled, thus complete institute by repeating this method
The restructuring of instruction when having operation.
In step S105, recover described instruction operation environment and may include that
Eject, from caching stack, the register data that instruction operation is relevant;The jumping that wherein address register preserves
The destination address turning instruction has been modified to the second address A " the new machine instruction sheet as entry address
Section.
After step S105 performs, having recovered described instruction operation environment, instruction recombination platform completes once
Running, CPU performs described restructuring instruction fragment, i.e. CPU and will perform with the second address A " for entrance ground
The machine instruction fragment of location.When restructuring instruction fragment goes to the second jump instruction JP2, described instruction weight
Group platform retrieves CPU control (i.e. performing step S101), the now target of the first jump instruction
Address has obtained, and this destination address is the first new address, then re-executes step S101~step
Rapid S105.
Below in conjunction with Fig. 3, further illustrate instruction recombination process and the generation process of restructuring instruction fragment.
Fig. 3 includes that machine instruction set to be scheduled 401 is (such as already loaded into certain program in internal memory
Machine instruction), wherein instruction 4012 is the first jump instruction, if the destination address of instruction 4012
For variable, then assume initially that instruction 4012 sensing machine instruction 4013;From the first jump instruction 4012
The machine instruction all to be scheduled including the first jump instruction 4012 in the past constitutes machine instruction sheet
Section 4011.
(instruction recombination platform 411), first cache instruction running environment after instruction recombination method is run;
Then (such as copy) machine instruction fragment 4011 is obtained;Instruction recombination platform is in the first jump instruction 4
The second jump instruction 4113, the second jump instruction 4113 directional order restructuring platform 41 is inserted before 012
1 is own, thus generates restructuring instruction fragment 4111, and the address of restructuring instruction fragment is A ";By institute
Value A stating the address register in the instruction operation environment of caching is revised as address A ";Finally recover institute
State instruction operation environment.
After instruction recombination platform 411 terminates to run, CPU performs with A " the restructuring instruction fragment as address,
When going to the second jump instruction 4113, instruction recombination platform 411 can regain CPU control.
Now, the destination address 4013 of the first jump instruction 4012 has generated, and this destination address is new
One address, instruction recombination platform restarts to perform step S101~step S105 according to this destination address,
The machine instruction to be scheduled that continuation analysis is follow-up, thus the method for instruction recombination when completing operation.
According to a further embodiment of the invention, as shown in Figure 4, in step s 102, obtain and wait to dispatch
Machine instruction fragment may include that
S1021, reads machine instruction to be scheduled from address register (such as cpu address depositor)
Address;
S1022, with jump instruction as searched targets, the machine retrieving the sensing of described machines instruction address refers to
Order and subsequent instructions thereof, until finding first jump instruction (the referred to as first jump instruction);Described jumping
Turn the machine instruction referring to change machine instruction order execution flow process, including Jump instruction, Call
Instruction, Return instruction etc.;
S1023, using described first jump instruction and the machine instruction all to be scheduled before it as
One machine instruction fragment to be scheduled;This machine instruction fragment is saved in instruction recombination platform, or
The storage position that other instruction recombination platforms can read.
In other embodiments of the invention, obtain machine instruction fragment to be scheduled to redirect with non-
Instruction (such as write instruction, reading instruction etc.) is searched targets, further cutting machine instruction fragment.
Due in such embodiments, it is also desirable to ensure instruction recombination platform after performing until scheduling jump instruction
It still is able to obtain CPU control or right of execution, so jump instruction needs as the second searched targets,
Thus obtain the machine instruction fragment that granularity is less.
According to a further embodiment of the invention, between step S102 and S103, instruction during described operation
Recombination method can also include:
Utilize instruction set to mate described machine instruction fragment to be scheduled, obtain target machine instructions;Described
Instruction set includes X86, MIPS and ARM instruction set;With
In a predetermined manner, described target machine instructions is revised.
Instruction monitoring when being possible not only to run, it is also possible to carry out other processing procedures, related embodiment
Will be described in detail below.
Further, in order to improve the efficiency of instruction recombination method, can be by fixing address jump instruction institute
That points to treats that dispatch command obtains the most in the lump.
According to a further embodiment of the invention, it is provided that a kind of instruction recombination method during operation, the method S300
Including:
S301, cache instruction running environment;Described instruction operation environment includes that address register, address are posted
Storage preserves the address of next machine instruction that will run, and this address is the first address;
S302, obtains machine instruction fragment to be scheduled;Wherein, machine instruction fragment to be scheduled is
A rear instruction is the first jump instruction;
S303, before described first jump instruction, inserts the second jump instruction, generates and have the second address
Restructuring instruction fragment;The entry address of described second jump instruction directional order restructuring platform, i.e. performs
After this second jump instruction, perform step S301;
S304, is revised as the second address by the first address in described address register;
S305, recovers described instruction operation environment.
Compared with the method provided in embodiment before, difference is: in step s 302, treats
The machine instruction fragment of scheduling can include a plurality of jump instruction;Only one parameter ground in jump instruction
Location jump instruction, the referred to as first jump instruction.
It should be noted that jump instruction can include two classes, argument address jump instruction and constant address
Jump instruction, wherein, the jump address of constant address jump instruction is constant (i.e. immediate), and joins
Count in the machine instruction typically before jump instruction of the argument address in the jump instruction of address and calculate
Obtain.
Similarly, the last item instruction of machine instruction fragment to be scheduled is the first jump instruction;Wait to adjust
The machine instruction fragment of degree includes described first jump instruction and the machine all to be scheduled before it
Instruction.
Further, owing to the machine instruction generated in program operation process has the highest repeatability,
In order to improve the efficiency of instruction recombination method, save the calculating resource (cpu resource) of calculating equipment, can
To utilize a small amount of memory space to preserve restructuring instruction fragment.
According to a further embodiment of the invention, it is provided that a kind of instruction recombination method during operation.As it is shown in figure 5,
The method S200 includes:
S201, cache instruction running environment;Described instruction operation environment includes that address register is (such as
Cpu address depositor) (in general, instruction operation environment refers to all depositors of CPU, including
General register, status register, address register etc.), address register preserves next and will transport
The address of the machine instruction of row, this address is the first address;
S202, utilizes described first address search address correspondence table;Described address correspondence table is for expression the
What one address A pointed to treats whether dispatch command fragment has the restructuring instruction fragment preserved, and address is corresponding
The data of table are address pair;
S203, if finding corresponding record, by described first address A (i.e. value A of address register)
It is revised as the address A ' of the restructuring instruction fragment preserved;
S204, without finding corresponding record, obtains machine instruction fragment to be scheduled;Wherein,
The last item instruction of machine instruction fragment to be scheduled is the first jump instruction;
S205, before described first jump instruction, inserts the second jump instruction, generates and have second
The restructuring instruction fragment of address;The entrance of described second jump instruction directional order restructuring platform
Address, after i.e. performing this second jump instruction, performs step S201;
S206, is revised as the second address by the first address in described address register;
S207, recovers described instruction operation environment.
Further, step S206 also includes: utilize the second address A " with the first address A described
Location correspondence table is set up address to (or a record).There is address A " restructuring instruction fragment be saved
In restructuring instruction platform, for reusing.
This method utilizes address correspondence table, saves and calculates resource, improves the efficiency of instruction recombination when running.
Above-mentioned recombination method is typically completed by jump instruction needed for treating to insert among dispatch command fragment,
In other embodiments of the present invention, it is also possible to complete the generation of restructuring instruction fragment by other means.Under
Face will be discussed in detail in conjunction with the embodiments.
According to a further embodiment of the invention, it is provided that a kind of instruction recombination method, storage position is individually opened up
Preserve the destination address of the first jump instruction.As shown in Figure 6, the method S110 includes:
S111, cache instruction running environment;
S112, reads destination address from the first storage position, obtains according to destination address and treat that scheduling (is i.e. treated
Perform) machine instruction fragment;Wherein, the last item instruction of machine instruction fragment to be dispatched is first
Jump instruction;
S113, preserves the destination address of the first jump instruction in the first storage position;
S114, replaces with the second jump instruction by the first jump instruction, generates and has two address restructuring
Instruction fragment;Described second jump instruction directional order restructuring platform entry address, i.e. perform this second
After jump instruction, perform step S111;
S115, recovers described instruction operation environment, and jumps to the second address and continue executing with.
Wherein, in step S112, obtain machine instruction fragment to be scheduled and may include that
S1121, with jump instruction as searched targets, retrieve described machines instruction address point to machine refer to
Order and subsequent instructions thereof, until finding first jump instruction (the referred to as first jump instruction);
Described jump instruction refers to change machine instruction order and performs the machine instruction of flow process, including Jum
P instruction, Call instruction, Return instruction etc.;
S1122, using described first jump instruction and the machine instruction all to be scheduled before it as
One machine instruction fragment to be scheduled;This machine instruction fragment is saved in instruction recombination platform, or
The storage position that other instruction recombination platforms can read.
In step S113, the destination address parameter of the i.e. jump instruction of destination address, it can be immediately
Number or variable parameter, preserve its value for immediate, preserves its address/quote for variable parameter.Work as place
When reason device will perform certain jump instruction, its jump target addresses has been computed complete.
According to a further embodiment of the invention, it is provided that a kind of instruction recombination method, refer to for on-fixed length
Collection is made to carry out dis-assembling and compilation process.As it is shown in fig. 7, the method includes:
S121, cache instruction running environment;
S122, reads destination address from the first storage position, obtains according to destination address and treat dispatch command sheet
Section:
From the beginning of destination address, obtain one section of machine instruction to be scheduled, this section of machine instruction is carried out instead
Compilation, and carry out processing and mating wherein comprising jumping by a lexical analyzer by dis-assembling result
Turn instruction, if not comprising, continuing to obtain next section of machine instruction to be scheduled and repeating aforesaid operations, directly
To matching jump instruction, this jump instruction is the first jump instruction;First jump instruction and it
Front all instruction compositions treat dispatch command fragment;
S123, preserves the destination address of the first jump instruction in the first storage position;
S124, replaces with the second jump instruction by the first jump instruction, generates and has two address restructuring
Instruction fragment;The entry address of described second jump instruction directional order restructuring platform;In the present embodiment,
This first jump instruction and the second jump instruction are all assembly instruction;
S125, the assembly code after the restructuring that will generate generates corresponding machine code by assembler;With
S126, recovers described instruction operation environment, and jumps to the second address and continue executing with.
According to a further embodiment of the invention, it is provided that a kind of instruction recombination method, substitute with pop down instruction or
Record the first jump instruction.As shown in Figure 8, the method S130 includes:
S131, cache instruction running environment;
S132, obtains address and the parameter of the jump instruction preserved in stack, calculates what next will run
Instruction address, this address is the first address;
S133, treats the machine instruction fragment of scheduling/execution according to the first address acquisition;Wherein, wait to dispatch
The last item instruction of machine instruction fragment is the first jump instruction;
S134, replacing the first jump instruction is pop down instruction, records the first jump instruction in pop down instructs
Address and operand;
S135, adds the second jump instruction after pop down instructs, and generation has two address restructuring and refers to
Make fragment;The entry address of described second jump instruction directional order restructuring platform;With
S136, recovers described instruction operation environment, and jumps to the second address and continue executing with.
It will appreciated by the skilled person that the function provided in each embodiment above-mentioned or feature can
To be superimposed upon according to the actual needs in same embodiment, combination is given the most one by one, below
Only give one example illustrative.
According to a further embodiment of the invention, it is provided that a kind of instruction recombination method, as illustrated in fig. 9, bag
Include:
(1) cache instruction running environment, described instruction operation environment includes whole CPU environment and interior
Dis environment;Obtain address and the parameter of the jump instruction preserved in stack, calculate next finger that will run
Make address (zero-address), the first address is set to zero-address;
(2) utilize the first address to search address correspondence table (also referred to as address search table), if found
Record, recovers the instruction operation environment cached, and the corresponding address jumping to find is (corresponding in address
Address in table is internal) continue executing with;
(3) without finding record, start from the first address to obtain pending machine instruction fragment,
The ending of instruction fragment is jump instruction (jump instruction address is the 3rd address);
(4) from the beginning of the first address, machine code is carried out dis-assembling, and by dis-assembling result by one
Individual lexical analyzer processes, and generates the assembly code after restructuring, until the 3rd address;
(5) judge whether the code at the 3rd address can process further, the jumping at the i.e. the 3rd address
The destination address turning instruction is known quantity (such as, immediate), if it can, arranged the first address
It is the 3rd address (or destination address of the 3rd address), restarts to perform (3);
(6) if it is not possible, the assembly code after the restructuring generated is last, pop down instruction note is added
Record original address position (value of the i.e. the 3rd address) and the operand of current 3rd address, and refer at pop down
Add after order and jump to the instruction that restructuring platform starts, step (1) i.e. can be made to start again at execution;
(7) assembly code after the restructuring that will generate generates corresponding machine code by assembler, and deposits
It is stored in restructuring address space the address (the second address) distributed, and by the second address and zero-address
It is stored in the correspondence table of address with the form of corresponding address pair;
(8) recover environment, and jump to the second address and continue executing with.
Understanding for convenience, the method that now running this embodiment with X86 system processor provides is said
Bright, with reference to Fig. 9 b-9d, an instantiation procedure of instruction recombination is as follows:
(1) after restructuring platform is started working, first caching present instruction running environment;Obtain in stack and protect
The address of the jump instruction deposited and parameter, calculate next instruction address that will run, and this address is
One address.
(2) utilizing the first address to search address correspondence table, if finding record, recovery is cached
Instruction operation environment, and the corresponding address jumping to find continues executing with (Fig. 9 b);Without finding
Record, proceeds as follows (Fig. 9 c).
(3) machine code, from the beginning of the first address, is carried out dis-assembling by-(6), and by dis-assembling result
Processed by a lexical analyzer, generate restructuring code;
This paragraph assembly code is retrieved, checks whether and comprise jump instruction;
First jump instruction is analyzed, it is judged that whether its jump target addresses is known quantity, if
Being known quantity, then continually look for, until finding Article 1 argument address jump instruction, referred to as first redirects
Instruction, the address of this instruction is the 3rd address;
(from the first address to the machine instruction of the 3rd address, the first jumping is not included at the assembly code generated
Turn instruction) be eventually adding pop down instruction record current 3rd address the first original address position redirected and
Operand;
Add after pop down instructs and jump to the instruction (the second jump instruction) that restructuring platform starts.
(7) assembly code generated is generated corresponding machine code by assembler, and be stored in restructuring
The address (the second address) distributed in address space;
Second address is stored in the corresponding table in address with the form of corresponding address pair with zero-address.
(8) recover environment, and jump to the second address and continue executing with.
(Fig. 9 d) processor starts to perform two address instruction, in instruction fragment to be reorganized before
Jump instruction has replaced with pop down instruction and has redirected the instruction of duplicate removal group platform, the mesh that pop down instruction is main
Be to restructuring platform provide input parameter.(Fig. 9 d), when going to the second jump instruction, restructuring is flat
Platform retrieves execution, carries out above-mentioned step (1), by checking that preserve in pop down instruction redirects finger
The address of order and parameter, calculate next instruction address that will run, and this address is the first address.
The process afterwards i.e. circulation of said process.
Further, in order to i.e. perform instruction monitoring when running after system start-up, it is achieved calculate and set
Instruction full monitoring during the operation of standby operation phase, in another embodiment of the present invention, amendment computer opens
Load instruction time dynamic, calls, before load instruction performs, the instruction recombination platform that the present invention provides,
Perform instruction recombination method during above-mentioned operation, due to load instruction jump address be known regularly
Location, instruction recombination platform can establish address correspondence table and this Article 1 record in advance, and establish
First restructuring instruction fragment.
Further, according to a further embodiment of the invention, it is provided that a kind of computer-readable medium, its
In, in described computer-readable recording medium, storage has the executable program code of computer, and described program code is used for
The step of instruction recombination method during the operation provided in above-described embodiment is provided.
Further, according to a further embodiment of the invention, it is provided that a kind of computer program, wherein,
The step of instruction recombination method when described computer program comprises the operation provided in above-described embodiment.
Instruction recombination for data safety
During above-mentioned operation, instruction recombination method provides the foundation for further application.The following examples
In provide various instruction recombination method when carrying out, for different machines instruction, the operation processed, including
Storage/read instruction, I/O instructs, and network transmission instruction:
(1) storage/read instruction refers to all in computer system External memory equipment (is included but do not limited
In disk, mobile storage, optical storage) carry out the instruction or the instruction combination that store/read.
(2) instruction of the address space of all operations peripheral hardware during I/O refers to computer system, these refer to
Order eventually affects peripheral hardware input/output state, data, signal etc..Here I/O Address space
Include but not limited to (I/O address space, memory-mapped I/O device address space).
(3) network transmission refers to the instruction of the had an impact network equipment in computer system, and these refer to
Order eventually affects all relevant spies such as the transmission of computer system network equipment, state, data, signal
Property.
Wherein, storage/common factor can be there is between reading instruction with I/O instruction.
According to one embodiment of the invention, it is provided that a kind of for instruction recombination when storing/read the operation instructed
Method S400, including:
S401, cache instruction running environment;Described instruction operation environment includes that address register, address are posted
Storage preserves the address of next machine instruction that will run, and this address is the first address;
S402, utilizes described first address search address correspondence table;
S403, if finding corresponding record, refers to the restructuring that described first address A is revised as having preserved
Make the address A ' of fragment;
S404, without finding corresponding record, the generation method of restructuring instruction fragment includes:
S4041, obtains machine instruction fragment to be dispatched;Wherein, machine instruction fragment to be scheduled
The last item instruction be the first jump instruction;Identical with step S102;
S4042, machine instruction fragment to be dispatched described in dis-assembling, obtain assembly instruction fragment;
S4043, searched targets assembly instruction, described target assembly instruction is storage/reading instruction;
S4044, if retrieval obtains the storage in described assembly instruction fragment/reading instruction, repaiies
Change storage therein and reading address is the address on safety storage apparatus;Amendment mode can
Think the direct mapping between home address space and safety storage apparatus address space;
S4045, before described first jump instruction JP1, inserts the second jump instruction JP2, institute
State the entry address of JP2 directional order restructuring platform;
S4046, the assembly instruction fragment revised of compilation, generates and has address A " restructuring machine
Device instruction fragment;
S4047, utilizes restructuring machine instruction fragment address A " with the first address A in described address
Corresponding table is set up a record (or address to), there is address A " restructuring instruct sheet
Section is stored in restructuring instruction platform;
S4048, is revised as the second address A by the first address A ";
S405, recovers described instruction operation environment.
The present embodiment carries out instruction process after dis-assembling step;In other embodiments, it is possible to
To omit dis-assembling and corresponding compilation step, direct handling machine instructs.
In step S4044, operate for storage and reading instruction, revise target therein and source
Address, to realize storage reorientation/redirection, it is ensured that data safety.More specifically safety storage/read
The following examples that will provide in the present invention of method in introduce.
According to one embodiment of the invention, it is provided that a kind of for I/O instruction operation time instruction recombination method
S500, including:
S501, cache instruction running environment;Described instruction operation environment includes that address register, address are posted
Storage preserves the address of next machine instruction that will run, and this address is the first address;
S502, utilizes described first address search address correspondence table;
S503, if finding corresponding record, refers to the restructuring that described first address A is revised as having preserved
Make the address A ' of fragment;
S504, without finding corresponding record, the generation method of restructuring instruction fragment includes:
S5041, obtains machine instruction fragment to be dispatched;Wherein, machine instruction fragment to be scheduled
The last item instruction be the first jump instruction;Identical with step S102;
S5042, machine instruction fragment described in dis-assembling, obtain assembly instruction fragment;
S5043, searched targets assembly instruction, described target assembly instruction is I/O instruction;
S5044, if retrieval obtains the I/O instruction in described assembly instruction fragment, by described I/
Input instruction in O instruction all stops;
S5045, before described first jump instruction JP1, inserts the second jump instruction JP2, institute
State the entry address of JP2 directional order restructuring platform;
S5046, the assembly instruction fragment revised of compilation, generates and has address A " restructuring machine
Device instruction fragment;
S5047, utilizes restructuring machine instruction fragment address A " with the first address A in described address
Corresponding table is set up a record (or address to), there is address A " restructuring instruct sheet
Section is stored in restructuring instruction platform;
S5048, is revised as the second address A by the first address A ";
S505, recovers described instruction operation environment.
The present embodiment carries out instruction process after dis-assembling step;In other embodiments, it is possible to
To omit dis-assembling and corresponding compilation step, direct handling machine instructs.
In step S5044, operating for I/O instruction, the input in being instructed by described I/O refers to
Order all stops, to realize thoroughly blocking the write operation to local hardware device;In conjunction with a upper embodiment
In storage instruction processing procedure, it is also possible to realize to except storage instruction in addition to input instruct prevention,
The Information Security in calculating equipment can be improved.
According to one embodiment of the invention, it is provided that a kind of for network transmission instruction operation time instruction recombination
Method S600, including:
S601, cache instruction running environment;Described instruction operation environment includes that address register, address are posted
Storage preserves the address of next machine instruction that will run, and this address is the first address;
S602, utilizes described first address search address correspondence table;
S603, if finding corresponding record, refers to the restructuring that described first address A is revised as having preserved
Make the address A ' of fragment;
S604, without finding corresponding record, the generation method of restructuring instruction fragment includes:
S6041, obtains machine instruction fragment to be dispatched;Wherein, machine instruction fragment to be scheduled
The last item instruction be the first jump instruction;Identical with step S102;
S6042, machine instruction fragment to be dispatched described in dis-assembling, obtain assembly instruction fragment;
S6043, searched targets assembly instruction, described target assembly instruction is network transmission instruction;
S6044, if retrieval obtains the network transmission instruction in described assembly instruction fragment, inspection
Whether the remote computing devices that described network transmits the destination address in instruction corresponding is safety
Address, if it is not, stop the transmission instruction of described network;
S6045, before described first jump instruction JP1, inserts the second jump instruction JP2, institute
State the entry address of JP2 directional order restructuring platform;
S6046, the assembly instruction fragment revised of compilation, generates and has address A " restructuring machine
Device instruction fragment;
S6047, utilizes restructuring machine instruction fragment address A " with the first address A in described address
Corresponding table is set up a record (or address to), there is address A " restructuring instruct sheet
Section is stored in restructuring instruction platform;
S6048, is revised as the second address A by the first address A ";
S605, recovers described instruction operation environment.
In step S6044, stop/refusal network transmission instruction can be by code in the reassembled
Insert one, to a plurality of instruction, the transmission instruction of itself is replaced with " instruction cancelling current operation " or straight
Take over and be changed to illegal command, depending on the difference of hardware to be regarded.
The present embodiment carries out instruction process after dis-assembling step;In other embodiments, it is possible to
To omit dis-assembling and corresponding compilation step, direct handling machine instructs.
In step S6044, operate for network transmission instruction, check the transmission instruction of described network
In remote computing devices corresponding to destination address whether be secure address;If it is not, stop described net
Network transmission instruction, to realize Security Data Transmission.
Address correspondence table in above-mentioned multiple embodiment is set up by instruction recombination platform and safeguards, permissible
It is the structure of arrays of regular length, it is also possible to be the list structure of variable-length, it is also possible to be other storages
The suitable data structure of binary data.Preferably, its adjustable in length, and it takes up room and can release
Put.The operation of release address correspondence table can be carried out at random, it is also possible to the cycle is carried out.In some embodiments
In, described address correspondence table can also include that time field set up in record, for deleting at Free up Memory
During record, according to the length deletion record of the time of setting up.In certain embodiments, described address is corresponding
Table can also include recording access times field, in searching address correspondence table step, if it is found, will
Change the value of this field;Described record access times field is also used for, when Free up Memory deletion record, pressing
How many deletion records according to access times.
It addition, it will be understood to those skilled in the art that above-mentioned instruction recombination method (refers to when i.e. running
Make recombination method) method of software or hardware can be used to realize:
(1) if implemented in software, then the step that said method is corresponding is deposited with the form of software code
Storage on a computer-readable medium, becomes software product;
(2) if realized with hardware, then the step that said method is corresponding is with hardware identification code (such as
Verilog) describe, and solidify (through processes such as physical Design/placement-and-routing/fab flows)
For chip product (such as processor products).It is described in detail below.
Instruction recombination device
Corresponding with instruction recombination method S100 during above-mentioned operation, according to one embodiment of the invention,
Instruction recombination device when providing one to run.As shown in Figure 10, instruction recombination device 500 includes:
Instruction operation environment caching and recovery unit 501, be suitable to caching and recover instruction operation environment;
Described instruction operation environment includes address register, and this address register preserves what next will run
The address of machine instruction, this address is the first address;
Instruction acquiring unit 502, is suitable to, after unit 501 cache instruction running environment, obtain and wait to adjust
The machine instruction fragment of degree;Wherein, the last item instruction of machine instruction fragment to be scheduled is first
Jump instruction;
Instruction recombination unit 503, is suitable to resolve, revise described machine instruction fragment to be scheduled, bag
Include: before the first jump instruction, insert the second jump instruction, generate and there is the second address A " restructuring
Instruction fragment;Described second jump instruction indicator device 500, after i.e. performing this second jump instruction, dress
Put 500 instruction operation environment caching and recovery unit 501 process next time;With
Address replacement unit 504, is suitable to the address register in the instruction operation environment of described caching
Value be revised as restructuring instruction fragment address.
Described instruction operation environment caching and recovery unit 501 respectively with instruction acquiring unit 502 and
Address replacement unit 504 couples, described instruction acquiring unit 502, instruction recombination unit 503 and ground
Location replacement unit 504 couples successively.
It is as follows that device 500 performs process:
First, instruction operation environment caching and recovery unit 501 cache instruction running environment, such as to
Caching stack is pressed into the register data that instruction operation is relevant;
Then, described instruction acquiring unit 502 reads to be scheduled from cpu address depositor 511
Machines instruction address, and instruct fragment, described machine instruction from described machines instruction address read machine
The instruction of fragment the last item is jump instruction;
Such as, instruction acquiring unit 502 reads machine to be scheduled from cpu address depositor 511
Instruction address;With jump instruction as searched targets, the machine retrieving described machines instruction address corresponding refers to
Order, until finding first jump instruction;Described jump instruction includes such as Jump instruction and Call
Instruction etc.;Wait to dispatch as one using described first jump instruction and all machine instructions before thereof
Machine instruction fragment;This machine instruction fragment is saved in device 500, or other device 500
The storage position that can read;
Then, instruction recombination unit 503 instructs at the last item of the machine instruction fragment of described acquisition
Before, insert the second jump instruction, the entry address of described second jump instruction indicator device 500, life
Become there is address A " restructuring instruction fragment;
Then, address replacement unit 504 is by the address register in the instruction operation environment of described caching
Value A be revised as address A ";
Finally, instruction operation environment caching and recovery unit 501 recover described instruction operation environment, example
As ejected, from caching stack, the register data that instruction operation is relevant.
Corresponding with instruction recombination method S300 during above-mentioned operation, described instruction acquiring unit 502 can
Using by first non-constant address jump instruction as the first jump instruction.To improve holding of reconstruction unit
Line efficiency.
Corresponding with instruction recombination method S200 during above-mentioned operation, according to a further embodiment of the invention,
Instruction recombination device when providing one to run, it is possible to instruction repeatability when making full use of operation, improves effect
Rate, saves and calculates resource.
As shown in figure 11, instruction recombination device 600 includes:
Instruction operation environment caching and recovery unit 601, be suitable to caching and recover instruction operation environment;
Described instruction operation environment includes that address register, address register preserve next machine that will run
The address of device instruction, this address is the first address;
Instruction acquiring unit 602, is suitable to obtain machine instruction fragment to be scheduled;Wherein, wait to dispatch
Machine instruction fragment the last item instruction be the first jump instruction;
Instruction recombination unit 603, is suitable to machine instruction fragment to be dispatched described in parsing, amendment, including:
Before the first jump instruction, insert the second jump instruction, to generate, there is two address restructuring instruction sheet
Section;Described second jump instruction indicator device 600, after i.e. performing this second jump instruction, device 600
Instruction operation environment caching and recovery unit 601 process next time;
Address replacement unit 604, is suitable to the address register in the instruction operation environment of described caching
Value be revised as restructuring instruction fragment address;With
Instruction retrieval unit 605, is suitable to utilize described first address search address correspondence table;Describedly
Location correspondence table is treated whether dispatch command fragment has preserved for is represented that the first address A points to
Restructuring instruction fragment, the data of address correspondence table are address pair;
If finding corresponding record, instruction retrieval unit 605 is suitable to call address replacement unit 604,
Described first address A (i.e. value A of address register) is revised as the restructuring instruction fragment preserved
Address A ';Without finding corresponding record, instruction retrieval unit is suitable to utilize the second address
A " sets up a record with address A in the corresponding table in described address.
Described instruction operation environment caching and recovery unit 601 respectively with instruction retrieval unit 605 and
Address replacement unit 604 couples, described instruction retrieval unit 605 respectively with instruction acquiring unit 602,
Instruction recombination unit 603 and address replacement unit 604 couple, and described instruction acquiring unit 602, refer to
Recomposition unit 603 and address replacement unit 604 is made to couple successively.
The execution process of device 600 is as follows:
First, instruction operation environment caching and recovery unit 601 cache instruction running environment, such as to
Caching stack is pressed into the register data that instruction operation is relevant;
Then, the address during instruction retrieval unit 605 utilizes the instruction operation environment of described caching is deposited
Value A of device searches address correspondence table;
If finding corresponding record, instruction retrieval unit 605 call address replacement unit 604, ground
Value A of described address register is revised as value A in record by location replacement unit 604 ';Address is replaced
Change unit 604 call instruction running environment caching and recovery unit 602, to recover described instruction operation
Environment, i.e. ejects, from caching stack, the register data that instruction operation is relevant, and this reorganization operation terminates;
Without finding corresponding record, described instruction acquiring unit 602 is deposited from cpu address
Device reads machines instruction address to be scheduled, and instructs sheet from described machines instruction address read machine
Section, the instruction of described machine instruction fragment the last item is jump instruction.Concrete, instruct acquiring unit
602 read machines instruction address to be scheduled from cpu address depositor;With jump instruction for retrieval mesh
Mark, retrieves the machine instruction that described machines instruction address is corresponding, until finding first jump instruction;
Described jump instruction includes Jump instruction and Call instruction etc.;By described first jump instruction and
All machine instructions before are as a machine instruction fragment to be scheduled;By this machine instruction fragment
It is saved in device 600, or the storage position that other device 600 can read;
Then, instruction recombination unit 603 instructs at the last item of the machine instruction fragment of described acquisition
Before, insert the second jump instruction, the entry address of described second jump instruction indicator device 600, life
Become there is address A " restructuring instruction fragment;
Then, instruction recombination unit 603 is by address A " is sent to instruction retrieval unit 605, instruction inspection
Cable elements 605 utilizes address A " sets up a record with the corresponding table in address A address wherein;
In case subsequent instructions is reused;
Then, address replacement unit 604 is by the address register in the instruction operation environment of described caching
Value A be revised as address A ";
Finally, instruction operation environment caching and recovery unit 601 recover described instruction operation environment, i.e.
Eject, from caching stack, the register data that instruction operation is relevant.
With continued reference to Figure 11, wherein, instruction recombination unit 603 can also include:
Instruction resolution unit 6031, is suitable to utilize instruction set to mate described machine instruction fragment, is treated
The target machine instructions (i.e. utilizing target instruction target word to retrieve machine instruction fragment to be scheduled) processed;Institute
State instruction set and include X86, MIPS and ARM instruction set;
Instruction modification unit 6032, is suitable in a predetermined manner, revises described target machine instructions.
Such as, if described target instruction target word is storage/reading instruction, described instruction resolution unit 6031
Will be responsible for the storage/reading instruction obtaining in machine instruction fragment to be scheduled, described instruction modification unit
6032 amendment storages therein and reading address are the address on safety storage apparatus.Its effect and effect
Identical with above-mentioned corresponding embodiment of the method S400, repeat no more here.
The most such as, if described target instruction target word is I/O instruction, described instruction resolution unit 6031 will be negative
Duty obtains the I/O instruction in machine instruction fragment to be scheduled, and described instruction modification unit 6032 is by institute
The input instruction stated in I/O instruction all stops.Its effect and effect are implemented with above-mentioned corresponding method
Example S500 is identical, repeats no more here.
The most such as, if described target instruction target word is network transmission instruction, described instruction resolution unit 6031
Will be responsible for the network transmission instruction obtaining in machine instruction fragment to be scheduled, described instruction modification unit
Whether 6032 remote computing devices checking the destination address in the transmission instruction of described network corresponding are peace
Full address;If it is not, described instruction modification unit is suitable to stop the transmission instruction of described network.It is made
With identical with above-mentioned corresponding embodiment of the method S600 with effect, repeat no more here.
According to a further embodiment of the invention, above-mentioned instruction recombination unit can also include dis-assembling unit
And assembly unit.As shown in figure 12, instruction recombination unit 703 includes: the dis-assembling coupled successively
Unit 7031, instructs resolution unit 7032, instruction modification unit 7033 and assembly unit 7034.
Wherein, dis-assembling unit 7031 is suitable to resolving, revising described machine instruction sheet to be scheduled
Before Duan, machine instruction fragment to be scheduled described in dis-assembling, generate assembly instruction fragment to be scheduled;
It is sent to instruct resolution unit 7032.
Assembly unit 7034 is suitable to after resolving, revising described machine instruction fragment to be scheduled,
Assembly instruction fragment after compilation restructuring, obtains the restructuring instruction fragment that machine code represents;It is sent to refer to
Make replacement unit.
In this embodiment, described instruction resolution unit 7032 and instruction modification unit 7033 will operations
Assembly instruction fragment to be scheduled.
Corresponding with instruction recombination method S110 during above-mentioned operation, according to a further embodiment of the invention,
Instruction recombination device when providing one to run.As shown in figure 13, instruction recombination device 800 includes:
Instruction operation environment caching and recovery unit 801, be suitable to cache instruction running environment;
Instruction acquiring unit 802 and the first storage position 803, wherein, instruction acquiring unit 802 is fitted
In reading destination address from the first storage position 803, and obtain according to destination address and treat scheduling/perform
Machine instruction fragment;Wherein, the last item instruction of machine instruction fragment to be dispatched is the first jump instruction;
And
Instruction recombination unit 804, is suitable to preserve the target of the first jump instruction in the first storage position 803
Address, replaces with the second jump instruction by the first jump instruction, generates and has two address restructuring instruction
Fragment;The entry address of described second jump instruction indicator device 800.
Wherein, instruction operation environment caching and recovery unit 801 are further adapted at instruction recombination unit 804
After replacement instruction, recover described instruction operation environment, and jump to the second address and continue executing with.
The execution process of device 800 is as follows:
First, instruction operation environment caching and recovery unit 801 cache instruction running environment;
Then, instruction acquiring unit 802 reads destination address (wait to dispatch from the first storage position 803
Instruction address), obtain machine instruction fragment to be dispatched according to destination address;Wherein, machine to be dispatched refers to
The last item instruction making fragment is the first jump instruction;
Then, instruction recombination unit 804 preserves the mesh of the first jump instruction in the first storage position 803
Mark address;Its value is preserved for immediate, its address/quote is preserved for variable parameter;
Then, the first jump instruction is replaced with the second jump instruction by instruction recombination unit 804, generates
There is two address restructuring instruction fragment;
Finally, instruction operation environment caching and recovery unit 801 recover described instruction operation environment, and
Jump to the second address continue executing with.
According to a further embodiment of the invention, it is provided that instruction recombination device during a kind of operation, with above-mentioned side
Method S130 is corresponding, and comprises the feature of the device provided in some embodiment above-mentioned.Such as Figure 14
Shown in, this device 900 includes:
Instruction operation environment caching and recovery unit 901, be suitable to caching and recover instruction operation environment;
Instruction acquiring unit 902, being suitable to obtain next by the way of input parameter calculating will run
Instruction address, this address is the first address;It is further adapted for treating the machine of scheduling/execution according to the first address acquisition
Device instruction fragment;Wherein, the last item instruction of machine instruction fragment to be dispatched is the first jump instruction;
Instruction recombination unit 903, being suitable to replace the first jump instruction is pop down instruction, in pop down instructs
Record address and the operand of the first jump instruction;It is further adapted for after pop down instructs adding second and redirects finger
Order, generates and has two address restructuring instruction fragment;Described second jump instruction indicator device 900
Entry address;It is further adapted in the corresponding table in address, build the second address of restructuring instruction fragment with the first address
A vertical record;
Instruction retrieval unit 904, is suitable to utilize described first address search address correspondence table;Describedly
For what expression the first address was pointed to, location correspondence table treats whether dispatch command fragment has the weight preserved
Group instruction fragment, the data of address correspondence table are address pair;
If finding corresponding record, instruction retrieval unit 904 is suitable to call instruction running environment caching
The instruction operation environment cached with recovery unit 901 recovery, and jump to the corresponding address continuation found
Perform (reorganization operation completes);
Without finding corresponding record, call instruction recomposition unit 903 carries out reorganization operation.
Wherein, instruction recombination unit 903 can also include dis-assembling unit 9031, instructs resolution unit 9
032, instruction modification unit 9033, and assembly unit 9034.
Wherein, when instruction recombination unit 902 complete restructuring after, be suitable to call instruction running environment caching and
Recovery unit 901 recovers the instruction operation environment cached, and continues in the address jumping to restructuring instruction fragment
Continuous execution (this reorganization operation completes).
According to a further embodiment of the invention, above-mentioned dis-assembling unit 9031 may be located at instruction and obtains list
Among unit 902, carried out dis-assembling when obtaining instruction fragment to be scheduled by it and operate.
It will be understood by those skilled in the art that the arrow of data stream in the accompanying drawing of said apparatus embodiment
Only to facilitate the concrete operations flow process in explanation above-described embodiment, do not limit unit in figure
Between data flow or closure, for coupling relation between unit in device.
Above with instruction recombination method and apparatus when describing operation that some embodiments are detailed, its with
Prior art is compared, and has the advantage that
By instruction recombination method, the instruction of calculating equipment can be monitored under instruction operation state;
Utilize address correspondence table, improve instruction recombination efficiency, save calculating resource;
Operate for storage and reading instruction, revise target therein and source address, to realize depositing
Storage reorientation/redirection, it is ensured that data safety;
Operating for I/O instruction, the input instruction in being instructed by described I/O all stops, with
Realize thoroughly blocking the write operation to local hardware device;Can also realize in addition to storage instruction
The prevention of input instruction, can improve the Information Security in calculating equipment;
Operate for network transmission instruction, check the destination address pair in the transmission instruction of described network
Whether the remote computing devices answered is secure address;If it is not, stop the transmission instruction of described network,
To realize Security Data Transmission.
Data secure access process
Figure 15 is the system level schematic diagram calculating equipment in one embodiment of the invention.
Wherein, calculate equipment (such as terminal system) 200 and include: user interface layer 201,
Application layer 202, operating system nucleus layer 203, hardware mapping layer 204, safe floor 205, and hardware
Layer 206.
Wherein, hardware layer 206 farther includes CPU 2061, and hard disk 2062 (the most locally stored sets
Standby) and network interface card 2063.
Couple it addition, calculate equipment 200 with storage device 10 (being also called safety storage apparatus).
In the present embodiment, storage device 10 is remote disk array, by network connection hardware layer 206
Network interface card 2063, exchange data with calculating equipment 200.In other embodiments of the invention, storage
Equipment 10 can also be other known or storage devices of UNKNOWN TYPE.
Wherein, hard disk 2062 can also replace with other kinds of local memory device, such as u dish
With CD etc., merely just illustrate, not for purposes of limitation.
In conjunction with above-mentioned hierarchical structure, the data secure access process that the present embodiment provides includes:
S1000, initializes;
S2000, data write;With
S3000, digital independent.
Include with reference to Figure 16, above-mentioned initialization procedure S1000:
S1010, sets up the communication of terminal system 200 and safety storage apparatus 10;
S1020, from safety storage apparatus 10, synchronization map bitmap (Bitmap) is to current computer
Terminal system 200, such as, be saved in terminal system 200 internal memory;Described mapped bitmap is used
Whether it is stored on safety storage apparatus in the data representing local memory device;
S1030, if the simultaneously operating failure of step S1020, sets up on safety storage apparatus 10
Bitmap also initializes, and then synchronizes to terminal system 200.
Wherein, in order to distinguish in the Bitmap on terminal 200 and storage device 10
Bitmap, hereinafter, except as otherwise noted, claims the Bitmap in terminal system 200
For mapped bitmap or the first mapped bitmap, the Bitmap on safety storage apparatus 10 referred to as second is reflected
Penetrate bitmap.
In step S1020, if synchronizing the second mapped bitmap from storage device 10 to current meter
The operation failure of calculation machine terminal system 200, illustrates storage device 10 and terminal system 200
Between be First Contact Connections.
Wherein, step S1030 may include that
Locally stored space in terminal system 200 is mapped in storage device 10, reflects
Relation of penetrating is for 1 sector the ultimate units of storage (or other) mapping one by one as unit, and builds
Vertical mapped bitmap (Bitmap).
In other embodiments of the invention, it is possible to use other basic capacities are that unit sets up this locality
Memory space is to the Bitmap in storage device 100.
Figure 17 is the Bitmap schematic diagram in one embodiment of the invention.Figure includes locally stored setting
Storage medium 3000 on standby (hard disk 2062 in such as Figure 15), with local memory device network
The storage medium 4000 in storage device 10 connected.
The process prescription setting up Bitmap is as follows.To storage medium 3000, on storage medium 4000
Set up the memory space 4010 identical with its size, as mapping space one by one.At memory space 4010
Middle preservation Bitmap 4020, Bitmap 4020 is a bitmap, and wherein 1 represents 1 sector, often
Sector corresponding on data (0 or the 1) mark/instruction storage medium 3000 of whether dump or right
Should be stored in the memory space 4010 on storage medium 4000, so mapped bitmap is referred to as
Dump list.Bitmap 4020 in storage device 10 has set up and has been synchronized to terminal system afterwards
In system 200.
The process prescription updating Bitmap is as follows.In Bitmap 4020, the sector mark of dump is
1, the sector of non-dump does not has labelling, and (labelling that dump sector and non-dump sector are used can be certainly
By selecting).When application program or operating system preserve a data (such as during file), operating system
Internal file system will open up a certain amount of storage on the storage medium 3000 of local memory device
Space, such as sector 3040 and sector 3050, and distribute to this document use, and rewrite this locality
File allocation table.During this document dump, (data of write sector 3040 and sector 3050 are stored
Time in storage device 10), distribution sector 4040, position He identical on storage medium 4000
4050, and preserve dump data wherein, finally by sector 3040 and sector in Bitmap 4020
The bit data of 3050 correspondences changes 1 into.
Farther include in conjunction with Figure 15, above-mentioned data writing process S2000:
S2010, application layer 202 sends written document by the file system of operating system nucleus layer 203
Operation requests, or operating system nucleus layer 203 directly send operating writing-file request;Or
Application layer 202 directly sends data writing operation request, or operating system to hardware mapping layer 204
Inner nuclear layer 203 directly sends data writing operation request to hardware mapping layer 204;
S2020, written document request analysis is become hardware port to instruct (i.e. by operating system nucleus layer 203
Hardware instruction), it is issued to hardware mapping layer 204, wherein port command comprises needs to write storage device
Position (such as sector);
It should be noted that if step S2010 is directly to send to hardware mapping layer 204 to write data
Operation requests, then this request instructs for hardware port;
S2030, the hardware port that safe floor 205 receives from hardware mapping layer 204 instructs, and
The correspondence that writing position (i.e. sector) in port command is rewritten as being positioned in storage device 10 is deposited
Storage address, then updates the first mapped bitmap, such as, bit data corresponding for described sector is revised as 1,
Represent the dump of this sector;Amended port command is sent to hardware layer 206 by safe floor 205.
After ablation process has performed, the data of terminal system 200 not storage write,
Corresponding data reorientation is stored on safety storage apparatus 10.
In another embodiment of the present invention, if writing local hard drive instruction itself and writing network hard disc
Instruction difference, then not only need change of address, in addition it is also necessary to change storage instruction.
According to a further embodiment of the invention, ablation process S2000 can also include:
S2040, is synchronized to the first mapped bitmap in storage device 10, saves as the second mapped bitmap,
So that it is guaranteed that the first mapped bitmap in terminal system 200 and the second mapping in storage device
Bitmap is consistent.
In other embodiments of the invention, in order to save system resource, S2040 can also be in this locality
Terminal system 200 shut down before unified carry out once.
In conjunction with Figure 15, above-mentioned data read process S3000 farther includes:
S3010, is synchronized to terminal system 200 by the second mapped bitmap in storage device 10
On, save as the first mapped bitmap;
S3020, application layer 202 sends reading file by the file system of operating system nucleus layer 203
Operation requests, or operating system nucleus layer 203 directly sends reading file operation requests;Or
Application layer 202 directly sends reading data operation request, or operating system to hardware mapping layer 204
Inner nuclear layer 203 directly sends reading data operation request to hardware mapping layer 204;
S3030, safe floor 205 receives the data read command from hardware mapping layer 204, obtains
Reading address (source address) therein, searches the first mapped bitmap, if in the first mapped bitmap
Bit data represents that described reading address is dump address, and safe floor 205 revises the reading ground of port command
Location is the address in storage device 10;Amended port command is sent to hardware by safe floor 205
Layer 206.
This reading process does not affect the operator scheme that user is existing, it is achieved that for safety storage apparatus
The reading of the data of dump in (i.e. storage device 10).
In step S3010, synchronizing the second mapped bitmap from storage device 10 to local process is
After having restarted in terminal system 200, local data is kept to set with safety storage
The concordance of standby upper data.
It will be understood by those skilled in the art that for above-mentioned data write, reading process and initial
Change process, performs required process or step according to actual needs.
Data safety access method
Based on above-mentioned data writing process and the process of reading, the data that the present invention provides are described below in detail
Safety storage and read method.
It will be understood by those skilled in the art that above in conjunction with Figure 15 so that reading and the storage of data to be described
Process is to understand for convenience, is not to limit, and in other embodiments of the present invention, can calculate
Each step described above is performed on the applicable level of equipment.
According to one embodiment of the invention, it is provided that a kind of secure storage method of data;As shown in figure 18,
The method comprises the steps:
S4010, receives hardware instruction;
S4020, analyzes and judges whether this hardware instruction is storage instruction;
S4030, if this hardware instruction is storage instruction, the destination address in amendment storage instruction is
The corresponding storage address in storage device (i.e. safety storage apparatus);
S4040, is sent to hardware layer by amended storage instruction.
In step S4010, described hardware instruction can be from the hardware instruction of hardware mapping layer.
Receive the hardware instruction from hardware mapping layer to process with all CPU etc. that is sent to of examination of 100%
The hardware instruction (interface instruction) of device.
Wherein, in terminal system, Windows operating system, Windows can be run
Hardware abstraction layer HAL in system is hardware mapping layer.In other embodiments, terminal
Other operating systems, such as Linux, Unix or embedded OS etc., hardware can also be run
Mapping layer is Linux or Unix or hardware mapping layer corresponding to embedded OS.
In step S4010, in conjunction with instruction recombination method during above-mentioned operation, receive the mistake of hardware instruction
Journey may include that when employing runs, instruction recombination method (such as S101-S105) obtains hardware instruction.
Being said differently, it is simply that can be time operationally instruction recombination method gets machine instruction, process is deposited
Storage and reading instruction (such as S404, S504, or S604).Instruction recombination method during by running,
Not only can store safety storage apparatus by calculating final result reorientation, additionally it is possible in calculating
Between process (including the pilot process that operating system produces) all reorientations store safety storage apparatus.
In step S4010 and S4020, hardware instruction can be X86 instruction, ARM instruction,
The types such as MIPS instruction, can in computing terminal built-in analysis mechanisms, different types of to process
Cpu instruction.
According to a further embodiment of the invention, after step S4030, it is also possible to including:
S4050, update the first mapped bitmap, by destination address (sector) in the first mapped bitmap
Corresponding " position " is set to dump labelling, such as " 1 ";Further, updated mapped bitmap is same
Step, to described safety storage apparatus, saves as the second mapped bitmap.
In the present embodiment, dump operation is fully transparent for upper layer application and user, does not affect existing
Computer operation, the workflow of application system.
The said method that the present embodiment provides is possible not only in terminal system use, it is also possible to
Apply and comprise application layer, operating system nucleus layer, the calculating equipment of hardware layer and intelligent terminal any
On, before hardware layer performs instruction, it is achieved instruction-level (is i.e. deposited by storage reorientation/redirection based on hardware
Storage reorientation/the redirection of storage instruction).
According to one embodiment of the invention, it is provided that a kind of data safe reading method;With reference to Figure 19, should
Method includes:
S5010, receives hardware instruction;
S5020, analyzes and judges whether this hardware instruction is to read instruction;
S5030, if reading instruction, obtains the source address read in instruction, searches the first mapping
Bitmap, and read the reading address in instruction according to the data modification of mapped bitmap;With
S5040, is sent to hardware layer by amended hardware instruction.
Before step S5010, the method can also include S5000: is reflected by second in storage device
Penetrate bitmap to be synchronized in terminal system 200, save as the first mapped bitmap.
In step S5010, described hardware instruction can come from hardware mapping layer.
In step S5010, in conjunction with instruction recombination method during above-mentioned operation, receive the mistake of hardware instruction
Journey may include that when employing runs, instruction recombination method (such as S101-S105) obtains hardware instruction.
Being said differently, it is simply that can be time operationally instruction recombination method gets machine instruction, process is deposited
Storage and reading instruction (such as S400).
In step S5020, if this hardware instruction is not to read instruction, then can directly hardware be referred to
Order is sent to hardware layer and goes to perform.
Step S5030 can also be further broken into two steps:
S5031, if reading instruction, obtains the source address read in instruction, it is judged that described seedbed
Whether location is the address in storage device;
S5032, if described source address is not the address in storage device, searches the first mapped bitmap,
And read the reading address in instruction according to the data modification of mapped bitmap.
In step S5031, if the source address of this reading instruction has been the address in storage device,
Then calculate equipment (safe floor 205 in such as Figure 15) need not again search in the first mapped bitmap
Data, directly can be sent to hardware instruction hardware layer and go to perform.
Further, in order to save Internet resources, in some embodiments of the invention, safety storage
Equipment 10 can be as the shared resource of multiple terminal systems.
Have been mentioned above data to be stored safely and be combined with instruction recombination method with read method,
Understand for convenience, be discussed in detail below by embodiment.
According to one embodiment of the invention, it is provided that a kind of data safety access method.As shown in figure 20,
The method S6000 includes:
S6010, cache instruction running environment;
S6011, reads destination address from the first storage position, obtains according to destination address and treat scheduling/execution
Machine instruction fragment;Wherein, the last item instruction of machine instruction fragment to be dispatched is first to redirect finger
Order;
S6012, preserves the destination address of the first jump instruction in the first storage position;
S6013, analyzes and whether each instruction judging in machine instruction to be dispatched is access instruction;
S6014, if access instruction:
For storage instruction, the storage device that the destination address in amendment storage instruction is corresponding (is i.e. pacified
Full storage device) on storage address;And revise the first mapped bitmap;
For reading instruction, obtain the source address read in instruction, search the first mapped bitmap, and root
The reading address in instruction is read according to the data modification of mapped bitmap;
If write local hard drive instruction itself from write network hard disc instruction different or read local hard drive
Instruction itself is different from reading network hard disc instruction, then not only need modified address, in addition it is also necessary to corresponding
Amendment storage instruction or read instruction;
S6015, replaces with the second jump instruction by the first jump instruction, generates that to have the two address heavy
Group instruction fragment;The entry address of described second jump instruction directional order restructuring platform;
S6016, recovers described instruction operation environment, and jumps to the second address and continue executing with.
It will be understood by those skilled in the art that this embodiment simply to illustrate that and illustrate, be not limiting as
Safe read method, method for secure storing and the compound mode of instruction recombination method, above-mentioned introduction each
Kind of safe read method, method for secure storing and instruction recombination method can by various required in the way of group
Close and use.
Storage and reading generally are directed to the data exchange that the storage device of this locality is carried out;Transmission is usually
Refer to that the data carried out by the network equipment are exchanged.
Further, one embodiment of the invention provides a kind of data safe transmission method.
As shown in figure 21, the method includes:
S7010, receives (such as from hardware mapping layer) hardware instruction;
S7020, analyzes and judges whether this hardware instruction is network transmission instruction;
S7030, if this hardware instruction is transmission instruction, reads destination address;
S7040, it is judged that whether destination address is secure address;
S7050, if secure address, is sent to hardware layer by hardware instruction;If not safety
Address, refuses this instruction;
S7060, hardware layer sends the transmission instruction and data terminal system to destination address;
S7070, the terminal system of destination address receives and utilizes secure storage method of data to preserve data.
In step S7040, it is judged that whether destination address is that the method for secure address is as follows.With reference to figure
22, security server 820 is connected with terminal system 800,810 by network, terminal system 800,
During the data safe transmission method that 810 provide in disposing the above embodiment of the present invention, the most to peace
Full server 820 has carried out registration operation.One secure address table of security server 820 internal maintenance,
Have recorded the most chartered all terminal systems.
When secure address table has change when, the secure address that security server 820 will update automatically
Table is sent to each terminal, and the framework of terminal system 800 includes application layer 801, operating system nucleus
Layer 802, safe floor 803 and hardware layer 804, safe floor 803 is responsible for safeguarding this secure address table.
Whether safe floor 803 will be according to destination address in secure address table, it is judged that whether destination address
For secure address.I.e. in step S7040, if destination address has listed secure address table, then mesh in
Mark address is secure address.
The enforcement of above-mentioned safe transmission method, even if making wooden horse or malice instrument achieve classified information also
Acquired information cannot be transmitted.Safe transmission method is implemented combining in following safe interconnection portion
Example is launched to introduce.
Although some embodiments of the invention provide using terminal system as the application present invention
The main body of method, but, any handheld device, intelligent terminal etc. can provide file or data edition,
Preserve or the electronic equipment of transmission, data secure access and biography that the application present invention provides can be become
The carrier of transmission method.
It addition, it will be understood to those skilled in the art that above-mentioned secure storage method of data, reading
Method and transmission method can use the form of software or hardware to realize:
(1) if implemented in software, then the step that said method is corresponding is deposited with the form of software code
Storage on a computer-readable medium, becomes software product;
(2) if realized with hardware, then the step that said method is corresponding is with hardware identification code (such as
Verilog) form describes, and solidifies and (waited through physical Design/placement-and-routing/fab flow
Journey) become chip product (such as processor products).
Data secure access device
Corresponding with above-mentioned secure storage method of data, according to one embodiment of the invention, it is provided that one
Plant data safety storage device.
It should be noted that data safety storage device refers in the present invention: be implemented in hardware
The device of secure storage method of data;Safety storage apparatus refers in the present invention: for dump information or
The storage entity of data, such as disk etc..
With reference to Figure 23, data safety storage device 7100 includes: receive unit 7110, instruction analysis
Unit 7120, instruction modification unit 7130 and transmitting element 7140.Described reception unit 7110 with
Instruction analysis unit 7120 couples, instruction analysis unit 7120 respectively with instruction modification unit 7130
And transmitting element 7140 couples, transmitting element 7140 also couples with instruction modification unit 7130.
Wherein, receiving unit 7110 and be suitable to receive hardware instruction, described hardware instruction can come from firmly
Part mapping layer;
Instruction analysis unit 7120 is suitable to analyze described hardware instruction and whether judge described hardware instruction
For storage instruction;If storage instruction, instruction analysis unit 7120 is further adapted for sending it to refer to
Order amendment unit 7130, if not storage instruction, instruction analysis unit 7120 is further adapted for it
Give transmitting element 7140;
The destination address that instruction modification unit 7130 is suitably modified in described storage instruction be corresponding
Storage address on safety storage apparatus, is then sent to transmitting element by amended storage instruction
7140;
Transmitting element 7140 is suitable to the instruction received is transmitted to hardware layer 7200.
Further, this data safety storage device can also include: updating block 7150 and synchronization
Unit 7160.Wherein, updating block 7150 couples with instruction modification unit 7130;Lock unit
7160 couple with updating block 7150.
Described updating block 7150 is suitable to revise described storage instruction at instruction modification unit 7130
After, update the position that described in mapped bitmap, destination address is corresponding.In the present embodiment, storage is instructed mesh
The sector that mark address comprises " position " data set of correspondence in the first mapped bitmap, represents and has turned
Storage.
Described lock unit 7160 is adapted to set up the logical of computing terminal system and described safety storage apparatus
News, and mapped bitmap is carried out between described computing terminal system and described safety storage apparatus same
Step.
Concrete, when computing terminal system start-up, lock unit 7160 sets up computing terminal system
With the communication of described safety storage apparatus, and by the second mapped bitmap on described safety storage apparatus with
Step, to described computing terminal system, saves as the first mapped bitmap.
If the second mapped bitmap on described safety storage apparatus is synchronized to described computing terminal system
Unite unsuccessfully, represent that computing terminal system and safety storage apparatus are communications for the first time, lock unit 7160
Locally stored space in terminal system is mapped on described safety storage apparatus, and sets up
Mapped bitmap and the second mapped bitmap.The most in the present embodiment, first set up on safety storage apparatus
Second mapped bitmap, then synchronizes to this locality, becomes the first mapped bitmap.
When updating block 7150 have updated the ground of target described in the first mapped bitmap (i.e. mapped bitmap)
The position that location is corresponding, lock unit 7160 will be sent to safe storage the first mapped bitmap after renewal
Equipment, and on safety storage apparatus, save as the second mapped bitmap.
Described safety storage apparatus can be remote storage device or local memory device, described remotely deposits
Storage equipment can be one and calculate device service, it is also possible to by multiple calculating collaborative share.
Described hardware instruction can be hardware port I/O instruction.
It is corresponding with above-mentioned data safe reading method, according to a further embodiment of the invention, it is provided that
A kind of data security readers.
With reference to Figure 24, data security readers 8100 includes:
Receive unit 8110, instruction analysis unit 8120, instruction modification unit 8130 and transmission single
Unit 8140.Wherein, receive unit 8110 and couple with instruction analysis unit 8120, instruction analysis unit
8120 couple with instruction modification unit 8130 and transmitting element 8140 respectively, instruction modification unit
8130 also couple with transmitting element 8140.Transmitting element 8140 couples with hardware layer 8200.
Described reception unit 8110 is suitable to receive hardware instruction, in the present embodiment, described hardware instruction
From hardware mapping layer.
Described instruction analysis unit 8120 is suitable to analyze described hardware instruction and judge described hardware instruction
Whether it is to read instruction, if described hardware instruction is to read instruction, obtains the source address reading instruction
And judge whether described source address is the address on safety storage apparatus.
If described hardware instruction is not to read instruction, or described source address is on safety storage apparatus
Address, described hardware instruction is sent to transmitting element 8140 by instruction analysis unit 8120.
If described source address is not the address on safety storage apparatus, instruction modification unit 8130 is looked into
Look for mapped bitmap, and according to reading the reading address in instruction described in the data modification of mapped bitmap.
Identical with the mapped bitmap in above-described embodiment, described in the present embodiment, mapped bitmap is also used for table
Show whether the data of locally stored address are dumped to described safety storage apparatus.Such as, instruction modification list
Position of correspondence in the first mapped bitmap, sector that source address comprises is searched by unit 8130." if position " number
According to being shown as 1, represent and have occurred and that dump, if " position " data are shown as 0 or NULL (empty),
Represent and dump does not occur.If having occurred and that dump, instruction modification unit 8130 is by described seedbed
Location (reading address) changes the dump address of correspondence into, and is sent to amended hardware instruction send
Unit 8140.
Further, described data security readers can also include lock unit 8150.Described same
Step unit 8150 couples with instruction modification unit 8130.Described lock unit 8150 is adapted to set up meter
Calculate the communication of terminal system and described safety storage apparatus, and by mapped bitmap in described computing terminal system
Synchronize between system and described safety storage apparatus.Concrete, lock unit 8150 is calculating eventually
When end system starts, set up the communication of computing terminal system and described safety storage apparatus, and by described
The second mapped bitmap on safety storage apparatus is synchronized to described computing terminal system, saves as first and reflects
Penetrate bitmap, it is provided that instruction modification unit 8130 uses.
Described safety storage apparatus can be remote storage device, and described remote storage device can be by many
Individual computing terminal system is shared.
In other embodiments of the invention, described safety storage apparatus can also set for locally stored
Standby.
According to a further embodiment of the invention, above-mentioned data security readers and data store safely dress
Putting and can merge into a device, wherein instruction analysis unit and instruction modification unit can process storage
Instruction can process again reading instruction, and citing below is introduced.
According to a further embodiment of the invention, it is provided that a kind of data store safely and reading device.Such as figure
25, data store safely and include with reading device 9100:
Instruction operation environment caching and recovery unit 9101, be suitable to caching and recover instruction operation environment;
Instruction acquiring unit 9102, is suitable to obtain next instruction address that will run, and this address is
First address;It is further adapted for treating the machine instruction fragment of scheduling/execution according to the first address acquisition;Wherein, treat
The last item instruction of scheduling machine instruction fragment is the first jump instruction;Obtain machine instruction sheet to be dispatched
The concrete mode of section has been described in embodiment above, repeats no more here;
Instruction retrieval unit 9104, is suitable to utilize described first address search address correspondence table;Describedly
For what expression the first address was pointed to, location correspondence table treats whether dispatch command fragment has the weight preserved
Group instruction fragment, the data of address correspondence table are address pair;
If finding corresponding record, instruction retrieval unit 9104 is suitable to call instruction running environment caching
Recover, with recovery unit 9101, the instruction operation environment that cached, and the corresponding address jumping to find continues
Continuous execution (this has been recombinated);
Without finding corresponding record, call instruction recomposition unit 9103 carries out reorganization operation.
Wherein, instruction recombination unit 9103 includes:
Instruction resolution unit 9111, is above-mentioned instruction analysis unit 7120 and instruction analysis unit 8120
Combination, be suitable to analyze described hardware instruction and treat described in judging in the machine instruction fragment of scheduling/perform
Each hardware instruction be whether storage or read instruction;
Instruction modification unit 9112, if instruction resolution unit 9111 finds storage or reads instruction:
For storage instruction, revising the destination address in described storage instruction is corresponding storing in safety
Storage address on equipment;
For reading instruction, search mapped bitmap, and read according to described in the data modification of mapped bitmap
Reading address in instruction;
Updating block 9113, is suitable to after instruction modification unit 9112 revises described storage instruction,
Update the position that described in mapped bitmap, destination address is corresponding, to embody dump;
Lock unit 9114, is adapted to set up the communication of computing terminal system and described safety storage apparatus,
And mapped bitmap is synchronized between described computing terminal system and described safety storage apparatus.
At instruction resolution unit 9111, instruction modification unit 9112, updating block 9113 and lock unit
After 9114 have operated, it is pop down instruction that instruction recombination unit 9103 is suitable to replace the first jump instruction,
Address and the operand of the first jump instruction is recorded in pop down instructs;It is further adapted for after pop down instructs adding
Enter the second jump instruction, generate and there is two address restructuring instruction fragment;Described second jump instruction refers to
Entry address to device 9100;It is further adapted for existing the second address of restructuring instruction fragment with the first address
Address correspondence table is set up a record.
Description based on the preceding paragraph, instruction recombination unit 9103 is in other embodiments, it is also possible to finger
Resolution unit 9111, instruction modification unit 9112, updating block 9113 and lock unit 9114 is made to make
Also column unit (as shown in figure 26) for same level.
After instruction recombination unit 9103 obtains restructuring instruction fragment, it is further adapted for call instruction running environment and delays
Deposit the instruction operation environment cached with recovery unit 9101 recovery, and jump to restructuring instruction fragment
Address continues executing with (reorganization operation completes).
It will be understood by those skilled in the art that this embodiment simply to illustrate that and illustrate, be not limiting as
Data security readers, data safety storage device and instruction recombination device merge mode, above give an account of
The various data security readers, data safety storage device and the instruction recombination device that continue can be with respectively
Mode needed for Zhong merges.
It addition, above-mentioned method for secure storing and device can also be combined with cloud, it is ensured that data in cloud
Safety, thus accelerate the application of cloud computing (cloud computing) and universal.Specific embodiment
To introduce below.
It will be understood by those skilled in the art that the said method realized at safe floor can also be in operation
System inner nuclear layer completes to each layer in hardware layer.Concrete function realize position without departing from this
Bright spirit and scope.
The method for secure storing describing present invention offer detailed in above-described embodiment and device, with existing
There is technology to compare, have the advantage that
1, secure storage method of data achieves instruction-level data dump i.e. data total dump, as
Basis, it is achieved that the secure storage method of data of computing terminal system line period for the national games, on the one hand, make
Even if wooden horse or malice instrument achieve classified information and also cannot preserve acquired information, data are made to begin
It is present in eventually in controlled safety range;On the other hand, what this locality was no longer saved under concerning security matters state appoints
What data, therefore prevents the active of concerning security matters personnel to divulge a secret and passively divulges a secret;
2, receive the hardware instruction from hardware mapping layer and can enter one with all instructions of examination of 100%
Step improves Information Security.
The safe read method that present invention offer is provided the most detailed in above-described embodiment and device, with
Prior art is compared, and has the advantage that
1, data safe reading method coordinates secure storage method of data to make data be present in all the time controlled
Safety range in, and ensure after safe data storage (dump), can be by dump data
Read;Owing to this locality will no longer be saved in any data under concerning security matters state, therefore prevent concerning security matters people
The active of member is divulged a secret and is passively divulged a secret;
2, when safety storage apparatus is remote storage device, can be that multiple terminal is shared, improve peace
The space service efficiency of full storage device.
It should be noted that and understand, in the spirit without departing from the present invention required by appended claims
In the case of scope, it is possible to the present invention of foregoing detailed description is made various modifications and improvements.Cause
This, it is desirable to the scope of the technical scheme of protection is not limited by given any specific exemplary teachings.