CH411993A - Logische Schaltungsanordnung zur Darstellung jeweils einer von mehreren Booleschen Funktionen zweier unabhängiger binärer Eingangssignale - Google Patents
Logische Schaltungsanordnung zur Darstellung jeweils einer von mehreren Booleschen Funktionen zweier unabhängiger binärer EingangssignaleInfo
- Publication number
- CH411993A CH411993A CH564563A CH564563A CH411993A CH 411993 A CH411993 A CH 411993A CH 564563 A CH564563 A CH 564563A CH 564563 A CH564563 A CH 564563A CH 411993 A CH411993 A CH 411993A
- Authority
- CH
- Switzerland
- Prior art keywords
- representing
- input signals
- circuit arrangement
- logical circuit
- binary input
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/16—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using saturable magnetic devices
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/16—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using saturable magnetic devices
- H03K19/162—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using saturable magnetic devices using parametrons
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/173—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/173—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
- H03K19/1733—Controllable logic circuits
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Mathematical Physics (AREA)
- Logic Circuits (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US196028A US3296424A (en) | 1962-05-09 | 1962-05-09 | General purpose majority-decision logic arrays |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| CH411993A true CH411993A (de) | 1966-04-30 |
Family
ID=22723844
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CH564563A CH411993A (de) | 1962-05-09 | 1963-05-03 | Logische Schaltungsanordnung zur Darstellung jeweils einer von mehreren Booleschen Funktionen zweier unabhängiger binärer Eingangssignale |
Country Status (6)
| Country | Link |
|---|---|
| US (1) | US3296424A (h) |
| BE (1) | BE631780A (h) |
| CH (1) | CH411993A (h) |
| FR (1) | FR1361607A (h) |
| GB (1) | GB958884A (h) |
| NL (1) | NL292437A (h) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| RU2809482C1 (ru) * | 2023-06-15 | 2023-12-12 | федеральное государственное бюджетное образовательное учреждение высшего образования "Ульяновский государственный технический университет" | Логический модуль |
Families Citing this family (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3439328A (en) * | 1964-08-19 | 1969-04-15 | Rca Corp | Parity circuits employing threshold gates |
| US3423577A (en) * | 1965-12-28 | 1969-01-21 | Sperry Rand Corp | Full adder stage utilizing dual-threshold logic |
| US3519810A (en) * | 1967-02-14 | 1970-07-07 | Motorola Inc | Logic element (full adder) using transistor tree-like configuration |
| SE300065B (h) * | 1967-09-08 | 1968-04-01 | Ericsson Telefon Ab L M | |
| US3855536A (en) * | 1972-04-04 | 1974-12-17 | Westinghouse Electric Corp | Universal programmable logic function |
| US4551815A (en) * | 1983-12-12 | 1985-11-05 | Aerojet-General Corporation | Functionally redundant logic network architectures with logic selection means |
| US4551814A (en) * | 1983-12-12 | 1985-11-05 | Aerojet-General Corporation | Functionally redundant logic network architectures |
| US5023775A (en) * | 1985-02-14 | 1991-06-11 | Intel Corporation | Software programmable logic array utilizing "and" and "or" gates |
| GB2171231B (en) * | 1985-02-14 | 1989-11-01 | Intel Corp | Software programmable logic array |
Family Cites Families (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US2999637A (en) * | 1959-04-29 | 1961-09-12 | Hughes Aircraft Co | Transistor majority logic adder |
| US3201574A (en) * | 1960-10-07 | 1965-08-17 | Rca Corp | Flexible logic circuit |
-
0
- NL NL292437D patent/NL292437A/xx unknown
- BE BE631780D patent/BE631780A/xx unknown
-
1962
- 1962-05-09 US US196028A patent/US3296424A/en not_active Expired - Lifetime
-
1963
- 1963-04-30 GB GB17001/63A patent/GB958884A/en not_active Expired
- 1963-05-03 CH CH564563A patent/CH411993A/de unknown
- 1963-05-03 FR FR933593A patent/FR1361607A/fr not_active Expired
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| RU2809482C1 (ru) * | 2023-06-15 | 2023-12-12 | федеральное государственное бюджетное образовательное учреждение высшего образования "Ульяновский государственный технический университет" | Логический модуль |
Also Published As
| Publication number | Publication date |
|---|---|
| NL292437A (h) | |
| BE631780A (h) | |
| GB958884A (en) | 1964-05-27 |
| US3296424A (en) | 1967-01-03 |
| FR1361607A (fr) | 1964-05-22 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| AT238265B (de) | Übertragungssystem zur Übertragung von Impulssignalen | |
| CH439804A (de) | Diagnostisches Reagens | |
| CH429826A (de) | Verfahren und Schaltungsanordnung zur digitalen Datenübertragung | |
| CH411993A (de) | Logische Schaltungsanordnung zur Darstellung jeweils einer von mehreren Booleschen Funktionen zweier unabhängiger binärer Eingangssignale | |
| CH419676A (de) | Mediumbetätigtes logisches Element zur Durchführung logischer Funktionen | |
| AT242991B (de) | Schaltungsanordnung zur Datenübertragung | |
| AT238787B (de) | Demodulationsschaltung für Farbfernsehsignale | |
| CH411994A (de) | Schaltungsanordnung zur Realisierung logischer Funktionen | |
| CH439809A (de) | Schaltungsanordnung zur Verknüpfung zweier binär dargestellter Datenwörter | |
| CH403870A (de) | Schaltungsanordnung zur Dämpfung bzw. Entdämpfung von Zweidrahtleitungen | |
| AT245619B (de) | Restträger-Steuerung bei Einseitenband-Übertragung | |
| AT257002B (de) | Schaltung mit dreiphasigem Eingang | |
| CH401151A (de) | Schaltungsanordnung zur Realisierung logischer Funktionen | |
| CH400234A (de) | Schaltungsanordnung zur Realisierung logischer Funktionen | |
| CH401153A (de) | Logische Schaltung | |
| CH412980A (de) | Schaltungsanordnung zur Durchführung der logischen NOR-Funktion | |
| CH400228A (de) | Schaltungsanordnung zur Erzeugung von jeweils einer von vier Frequenzen abhängig von zwei binären Steuersignalen | |
| CH399526A (de) | Schaltungsanordnung zur Erzeugung von jeweils einer von vier Frequenzen, abhängig von zwei binären Steuersignalen | |
| CH411987A (de) | Schaltung zur Übertragung von Information | |
| CH452931A (de) | Einrichtung zur Erzeugung von coulometrischen Reagenzien | |
| FR1339516A (fr) | Perfectionnements aux circuits hyperfréquence | |
| AT266224B (de) | Schaltungsanordnung zur Schutzsignalübertragung über Hochspannungsleitungen | |
| AT241530B (de) | Niederfrequenzverstärker mit hoher Eingangsimpedanz | |
| CH393491A (de) | Schaltung zum Empfang von Fernsteuersignalen | |
| CH412986A (de) | Schieberegister mit ringförmigen Kernen |