CA2582648C - Digital hearing aid system - Google Patents

Digital hearing aid system Download PDF

Info

Publication number
CA2582648C
CA2582648C CA2582648A CA2582648A CA2582648C CA 2582648 C CA2582648 C CA 2582648C CA 2582648 A CA2582648 A CA 2582648A CA 2582648 A CA2582648 A CA 2582648A CA 2582648 C CA2582648 C CA 2582648C
Authority
CA
Canada
Prior art keywords
signal
digital
gain
coupled
analog
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
CA2582648A
Other languages
French (fr)
Other versions
CA2582648A1 (en
Inventor
Frederick Edward Sykes
Stephen Wade Armstrong
David Richard Brown
James G. Ryan
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Sound Design Technologies Ltd
Original Assignee
Sound Design Technologies Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sound Design Technologies Ltd filed Critical Sound Design Technologies Ltd
Priority claimed from CA002381516A external-priority patent/CA2381516C/en
Publication of CA2582648A1 publication Critical patent/CA2582648A1/en
Application granted granted Critical
Publication of CA2582648C publication Critical patent/CA2582648C/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Landscapes

  • Circuit For Audible Band Transducer (AREA)
  • Tone Control, Compression And Expansion, Limiting Amplitude (AREA)

Abstract

A digital hearing aid is provided that includes front and rear microphones, a sound processor, and a speaker. Embodiments of the digital hearing aid include an occlusion sub--system, and a directional processor and headroom expander. The front microphone receives a front microphone acoustical signal and generates a front microphone analog signal. The rear microphone receives a rear microphone acoustical signal and generates a rear microphone analog signal. The front and rear microphone analog signals are converted into the digital domain, and at least the front microphone signal is coupled to the sound processor. The sound processor selectively modifies the signal characteristics and generates a processed signal. The processed signal is coupled to the speaker which converts the signal to an acoustical hearing aid output signal that is directed into the ear canal of the digital hearing aid user. The occlusion sub-system compensates for the amplification of the digital hearing aid user's own voice within the ear canal. The directional processor and headroom expander optimizes the gain applied to the acoustical signals received by the digital hearing aid and combine the amplified signals into a directionally-sensitive response.

Description

a. u Digital Hearing Aid System BACKGROUND
1. Field of the Invention This invention generally relates to hearing aids. More specifically, the invention provides an advanced digital hearing aid system.
2. Description of the Related Art Digital hearing aids are known in this field. These hearing aids, however, suffer from several disadvantages that are overcome by the present invention. For instance, one embodiment of the present invention includes an occlusion sub-system which compensates for the amplification of the digital hearing aid user's own voice within the ear canal.
Another embodiment of the present invention includes a directional processor and a headroom expander which optimize the gain applied to the acoustical signals received by the digital hearing aid and combine the amplified signals into a directionally-sensitive response. In addition, the present invention includes other advantages over know digital hearing aids, as described below.

SUMMARY
A digital hearing aid is provided that includes front and rear microphones, a sound processor, and a speaker. Embodiments of the digital hearing aid include an occlusion sub-systemsystem, and a directional processor and headroom expander. The front microphone receives a front microphone acoustical signal and generates a front microphone analog signal. The rear microphone receives a rear microphone acoustical signal and generates a rear microphone analog signal. The front and rear microphone analog signals are converted into the digital domain, and at least the front microphone signal is coupled to the sound processor. The sound processor selectively modifies the signal characteristics and , I, õ ", I I I

generates a processed signal. The processed signal is coupled to the speaker which converts the signal to an acoustical hearing aid output signal that is directed into the ear canal of the digital hearing aid user. The occlusion sub-system compensates for the amplification of the digital hearing aid user's own voice within the ear canal. The directional processor and headroom expander optimizes the gain applied to the acoustical signals received by the digital hearing aid and combine the amplified signals into a directionally-sensitive response.

According to an aspect of the present invention, there is provided a method for reducing occlusion in a digital hearing instrument, comprising the steps of:
receiving an intended audio signal from a front microphone circuit;
receiving an occlusion signal from a rear microphone circuit positioned within a ear canal; and subtracting the occlusion signal from the intended audio signal to generate an audio output signal.

According to an aspect of the present invention, there is provided a system for reducing occlusion in an ear piece, comprising:
a rear A/D converter that receives an occlusion signal from a rear microphone positioned within an ear canal and generates a digital occlusion signal;
a summation circuit coupled to the rear A/D converter that inverts the digital occlusion signal to generate a digital output signal; and a digital-to-analog (D/A) converter coupled to the summation circuit that converts the digital output signal into an analog output signal for a speaker positioned within the ear canal.

According to an aspect of the present invention, there is provided a digital hearing instrument, comprising:
a microphone that receives an acoustical signal and generates an analog signal;
a variable pre-amplifier coupled to the microphone that receives the analog signal and also receives a gain control signal, wherein the gain control signal determines the ,N d i I
value of a first gain that is applied by the variable pre-amplifier to the analog signal to generate an amplified analog signal;
an analog-to-digital (A/D) converter coupled to the variable pre-amplifier that converts the amplified analog signal to generate a digital signal;
a headroom expander couple to the A/D converter that applies a second gain to the digital signal to generate a headroom expander output signal and that monitors an energy level of the digital signal to generate the gain control signal, wherein the headroom expander is configured to adjust the gain control signal to decrease the value of the first gain and to increase the value of the second gain when the energy level of the digital signal rises above a pre-selected level;
a sound processor coupled to the headroom expander that amplifies the headroom expander output to generate a processed output signal; and a speaker that converts the processed output signal into an acoustical output signal.
According to an aspect of the present invention, there is provided a method of optimizing the operating point of an analog-to-digital (A/D) converter in an input stage of a digital hearing instrument, comprising the steps of:
receiving an analog audio signal from a microphone;
applying a first gain to the analog audio signal to generate an amplified analog audio signal;
converting the amplified analog audio signal into a digital audio signal;
applying a second gain to the digital audio signal to generate a conditioned audio input signal;

monitoring an energy level of the digital audio signal; and if the energy level of the digital audio signal rises above a pre-selected level, then decreasing the first gain and increasing the second gain.

BRIEF DESCRIPTION OF THE DRAWINGS

FIG. 1 is a block diagram of an exemplary digital hearing aid system according to the present invention;

r .. , õ

I I I
FIG. 2 is a block diagram of an occlusion sub-system for the digital hearing aid system shown in FIG. 1;

FIG. 3 is a graph showing an exemplary frequency response for the frequency equalizer block shown in FIG. 2;

FIG 4 is a more detailed block diagram of the headroom expander and analog-to-digital converters shown in FIG. 1; and FIGs. 5a-5c are graphs illustrating exemplary gain adjustments that may be performed by the threshold and gain control block shown in FIG. 4.

DETAILED DESCRIPTION OF THE DRAWINGS

Turning now to the drawing figure, FIG. 1 is a block diagram of an exemplary digital hearing aid system 12. The digital hearing aid system 12 includes several external components 14, 16, 18, 20, 22, 24, 26, 28, and, preferably, a single integrated circuit (IC) 12A. The external components include a pair of microphones 24, 26, a tele-coil 28, a volume control potentiometer 24, a memory-select toggle switch 16, battery terminals 18, 22, and a speaker 20.

Sound is received by the pair of microphones 24, 16, and converted into electrical signals that are coupled to the FMIC 12C and RMIC 12D inputs to the IC 12A.
FMIC
refers to "front microphone," and RMIC refers to "rear microphone." The microphones 24, 26 are biased between a regulated voltage output from the RREG and FREG pins 12B, and the ground nodes FGND 12F, RGND 12G. The regulated voltage output on FREG and RREG is generated internally to the IC 12A by regulator 30.

The tele-coil 28 is a device used in a hearing aid that magnetically couples to a telephone handset and produces an input current that is proportional to the telephone signal. This input current from the tele-coil 28 is coupled into the rear microphone A/D
converter 32B on the IC 12A when the switch 76 is connected to the "T" input pin 12E, indicating that the user of the hearing aid is talking on a telephone. The tele-coil 28 is used to prevent acoustic feedback into the system when talking on the telephone.

The volume control potentiometer 14 is coupled to the volume control input 12N
of the IC. This variable resistor is used to set the volume sensitivity of the digital hearing aid.
The memory-select toggle switch 16 is coupled between the positive voltage supply VB 18 to IC 12A and the memory-select input pin 12L. This switch 16 is used to toggle the 5 digital hearing aid system 12 between a series of setup configurations. For example, the device may have been previously programmed for a variety of environmental settings, such as quiet listening, listening to music, a noisy setting, etc. For each of these settings, the system parameters of the IC 12A may have been optimally configured for the particular user. By repeatedly pressing the toggle switch 16, the user may then toggle through the various configurations stored in the read-only memory 44 of the IC 12A.

The battery terminals 12K, 12H of the IC 12A are preferably coupled to a single 1.3 volt zinc-air battery. This battery provides the primary power source for the digital hearing aid system.

The last external component is the speaker 20. This element is coupled to the differential outputs at pins 12J, 121 of the IC 12A, and converts the processed digital input signals from the two microphones 24, 26 into an audible signal for the user of the digital hearing aid system 12.

There are many circuit blocks within the IC 12A. Primary sound processing within the system is carried out by the sound processor 38. A pair of A/D converters 32A, 32B are coupled between the front and rear microphones 24, 26 and the sound processor 38, and convert the analog input signals into the digital domain for digital processing by the sound processor 38. A single D/A converter 48 converts the processed digital signals back into the analog domain for output by the speaker 20. Other system elements include a regulator 30, a volume control A/D 40, an interface/system controller 42, an EEPROM
memory 44, a power-on-reset circuit 46, and a oscillator/system clock 36.

The sound processor 38 preferably includes a directional processor and headroom expander 50, a pre-filter 52, a wide-band twin detector 54, a band-split filter 56, a plurality of narrow-band channel processing and twin detectors 58A-58D, a summer 60, a post filter i Y d r I
62, a notch filter 64, a volume control circuit 66, an automatic gain control output circuit 68, a peak clipping circuit 70, a squelch circuit 72, and a tone generator 74.

Operationally, the sound processor 38 processes digital sound as follows.
Sound signals input to the front and rear microphones 24, 26, are coupled to the front and rear A/D converter 32A, 32B, which are preferably Sigma-Delta modulators followed by decimation filters that convert the analog sound inputs from the two microphones into a digital equivalent. Note that when a user of the digital hearing aid system is talking on the telephone, the rear A/D converter 32B is coupled to the tele-coil input "T"
12E via switch 76. Both of the front and rear A/D converters 32A, 32B are clocked with the output clock signal from the oscillator/system clock 36 (discussed in more detail below).
This same output clock signal is also coupled to the sound processor 38 and the D/A
converter 48.
The front and rear digital sound signals from the two A/D converters 32A, 32B
are coupled to the directional processor and headroom expander 50 of the sound processor 38.
The rear A/D converter 32B is coupled to processor 50 through switch 75. In a first position, the switch 75 couples the digital output of the rear A/D converter 32B to the processor 50, and in a second position, the switch 75 couples the digital output of the rear A/D converter 32B to summation block 71 for the purpose of compensating for occlusion.
Occlusion is the amplification of the users own voice within the ear canal.
The rear microphone can be moved inside the ear canal to receive this unwanted signal created by the occlusion effect. The occlusion effect is usually reduced in there types of systems by putting a mechanical vent in the hearing aid. This vent, however, can cause an oscillation problem as the speaker signal feeds back to the microphone(s) through the vent aperture.
Another problem associated with traditional venting is a reduced low frequency response (leading to reduced sound quality). Yet another limitation occurs when the direct coupling of ambient sounds results in poor directional performance, particularly in the low frequencies. The system shown in FIG. 1 solves these problems by cancelling the unwanted signal received by the rear microphone 26 by feeding back the rear signal from the A/D converter 32B to summation circuit 71. The summation circuit 71 then subtracts the unwanted signal from the processed composite signal to thereby compensate for the ~, ,.

i 4 dI
occlusion effect. An more-detailed occlusion sub-system is described below with reference to FIGs. 2 and 3.

The directional processor and headroom expander 50 includes a combination of filtering and delay elements that, when applied to the two digital input signals, forms a single, directionally-sensitive response. This directionally-sensitive response is generated such that the gain of the directional processor 50 will be a maximum value for sounds coming from the front microphone 24 and will be a minimum value for sounds coming from the rear microphone 26.

The headroom expander portion of the processor 50 significantly extends the dynamic range of the A/D conversion, which is very important for high fidelity audio signal processing. It does this by dynamically adjusting the A/D converters operating points. The headroom expander 50 adjusts the gain before and after the A/D
conversation so that the total gain remains unchanged, but the intrinsic dynamic range of the A/D converter block 32A/32B is optimized to the level of the signal being processed.
The headroom expander portion of the processor 50 is a described below in more detail with reference to FIGs. 4 and 5.

The output from the directional processor and headroom expander 50 is coupled to a pre-filter 52, which is a general-purpose filter for pre-conditioning the sound signal prior to any further signal processing steps. This "pre-conditioning" can take many forms, and, in combination with corresponding "post-conditioning" in the post filter 62, can be used to generate special effects that may be suited to only a particular class of users. For example, the pre-filter 52 could be configured to mimic the transfer function of the user's middle ear, effectively putting the sound signal into the "cochlear domain." Signal processing algorithms to correct a hearing impairment based on, for example, inner hair cell loss and outer hair cell loss, could be applied by the sound processor 38.
Subsequently, the post-filter 62 could be configured with the inverse response of the pre-filter 52 in order to convert the sound signal back into the "acoustic domain" from the "cochlear domain." Of course, other pre-conditioning/post-conditioning configurations and corresponding signal processing algorithms could be utilized.

~. , u The pre-conditioned digital sound signal is then coupled to the band-split filter 56, which preferably includes a bank of filters with variable corner frequencies and pass-band gains. These filters are used to split the single input signal into four distinct frequency bands. The four output signals from the band-split filter 56 are preferably in-phase so that when they are summed together in block 60, after channel processing, nulls or peaks in the composite signal (from the summer) are minimized.

Channel processing of the four distinct frequency bands from the band-split filter 56 is accomplished by a plurality of channel processing/twin detector 58A-58D.
Although four block are shown in FIG. 1, it should be clear that more than four (or less than four) frequency bands could be generated in the band-split filter 56, and thus more or less than four channel processing/twin detector blocks 58 may be utilized with the system.

Each of the channel processing/twin detectors 58A-58D provide an automatic gain control ("AGC") function that provides compression and gain on the particular frequency band (channel) being processed. Compression of the channel signals permits quieter sounds to be amplified at a higher than louder sounds, for which the gain is compressed. In this manner, the user of the system can hear the full range of sounds since the circuits 58A-58D compress the full range of normal hearing into the reduced dynamic range of the individual user as a function of the individual user's hearing loss within the particular frequency band of the channel.

The channel processing blocks 58A-58D can be configured to employ a twin detector average detection scheme while compressing the input signals. This twin detection scheme includes both slow and fast attack/release tracking modules that allow for fast response to transients (in the fast tracking module), while preventing annoying pumping of the input signal (in the slow tracking module) that only a fast time constant would produce.
The outputs of the fast and slow tracking modules are compared, and the compression slope is then adjusted accordingly. The compression ratio, channel gain, lower and upper thresholds (return to linear point), and the fast and slow time constants (of the fast and slow tracking modules) can be independently programmed and saved in memory 44 for each of the plurality of channel processing blocks 58A-58D.
FIG. 1 also shows a communication bus 59, which may include one ore more connections, for coupling the plurality of channel processing blocks 58A-58D.
This inter-channel communication bus 59 can be used to communicate information between the plurality of channel processing blocks 58A-58D such that each channel (frequency band) can take into account the "energy" level (or some other measure) from the other channel processing blocks. Preferably, each channel processing block 58A-58D would take into account the "energy" level from the higher frequency channels. In addition, the "energy"
level from the wide-band detector 54 may be used by each of the relatively narrow-band channel processing blocks 58A-58D when processing their individual input signals.

After channel processing is complete, the four channel signals are summed by summer 60 to form a composite signal. This composite signal is then coupled to the post-filter 62, which may apply a post-processing filter function as discussed above. Following post-processing, the composite signal is the applied to a notch-filter 64, that attenuates a narrow band of frequencies that is adjustable in the frequency range where hearing aids tend to oscillate. This notch filter 64 is used to reduce feedback and prevent unwanted "whistling" of the device. Preferably, the notch filter 64 may include a dynamic transfer function that changes the depth of the notch based upon the magnitude of the input signal.

Following the notch filter 64, the composite signal is then coupled to a volume control circuit 66. The volume control circuit 66 receives a digital value from the volume control A/D 40, which indicates the desired volume level set by the user via potentiometer 14, and uses this stored digital value to set the gain of an included amplifier circuit.

From the volume control circuit, the composite signal is then coupled to the AGC-output block 68. The AGC-output circuit 68 is a high compression ratio, how distortion limiter that is used to prevent pathological signals from causing large scale distorted output signals from the speaker 20 that could be painful and annoying to the user of the device.
The composite signal is couple from the AGC-output circuit 68 to a squelch circuit 72, that performs an expansion on low-level signals below an adjustable threshold. The squelch circuit 72 uses an output signal from the wide-band detector 54 for this purpose. The expansion of the low-level signals attenuates noise from the microphones and other circuits i N tle p when the input S/N ratio is small, thus producing a lower noise signal during quiet situations. Also shown coupled to the squelch circuit 72 is a tone generator block 74, which is included for calibration and testing of the system.

The output of the squelch circuit 72 is coupled to one input of summer 71. The 5 other input to the summer 71 is from the output of the rear A/D converter 32B, when the switch 75 is in the second position. These two signals are summed in summer 71, and passed along to the interpolator and peak clipping circuit 70. This circuit 70 also operates on pathological signals, but it operates almost instantaneously to large peak signals and is high distortion limiting. The interpolator shifts the signal up in frequency as part of the 10 D/A process and then signal is clipped so that the distortion products do not alias back into the baseband frequency range.

The output of the interpolator and peak clipping circuit 70 is coupled from the sound processor 38 to the D/A H-Bridge 48. This circuit 48 converts the digital representation of the input sound signals to a pulse density modulated representation with complimentary outputs. These outputs are coupled off-chip through outputs 12J, 121 to the speaker 20, which low-pass filters the outputs and produces an acoustic analog of the output signals. The D/A H-Bridge 48 includes an interpolator, digital Delta-Sigma modulator, and an H-Bridge output stage. The D/A H-Bridge 48 is also coupled to and receives the clock signal from the oscillator/system clock 36 (described below).

The interface/system controller 42 is coupled between a serial data interface pin 12M on the IC 12, and the sound processor 38. This interface is used to communicate with an external controller for the purpose of setting the parameters of the system. These parameters can be stored on-chip in the EEPROM 44. If a "black-out" or "brown-out"
condition occurs, then the power-on reset circuit 46 can be used to signal the interface/system controller 42 to configure the system into a known state.
Such a condition can occur, for example, if the battery fails.

FIG. 2 is a block diagram of an occlusion sub-system for the digital hearing aid system 12 show in FIG. 1. The occlusion sub-system includes a number of components described above with reference to FIG. 1, including the front and rear microphones 24, 26, i . 4 tl . I
the front and rear microphone A/D converters 32A, 32B, the directional processor and headroom expander 50, the sound processor 38, the summation circuit 71, the peak clipping circuit 70, the D/A converter 48, and the speaker 20. In addition, the occlusion sub-system further includes a high frequency equalizer 203, an interpolator 204, a microphone equalization filter 200, a loop filter 202, and a speaker equalization filter 201.
The occlusion sub-system includes two signal paths: (1) an intended signal received by the front microphone 24 and amplified for the hearing impaired user, and (2) an acoustical occlusion signal originating in the ear canal that is received by the rear microphone 26 and cancelled in a feedback loop by the occlusion sub-system.
The intended signal received by the front microphone is converted from the analog to the digital domain with the front microphone A/D converter 32A. The front microphone A/D
converter 32A includes an A/D conversion block 206 which converts the signal into the digital domain, and a decimator block 207 which down-samples the signal to achieve a lower-speed, higher-resolution digital signal. The decimator block 207 may, for example, down-sample the signal by a factor of sixty-four (64). The output from the front microphone A/D converter 32A is then coupled to the sound processor 38 which amplifies and conditions the signal as described above with reference to FIG. 1.

The output from the sound processor 38 is filtered by the high frequency equalizer block 203. The characteristics of the high frequency equalizer block 203 are described below with reference to FIG. 3. The output from the high frequency equalizer block 203 is up-sampled by the interpolator 204, and coupled as a positive input to the summation circuit 71. The interpolator 204 may, for example, up-sample the signal by a factor of four (4). The interpolation block 204 is included to transform the low-rate signal processing output from the sound processor 38 and high frequency equalizer 203 to medium-rate signal that may be used for the occlusion cancellation process.

The acoustical occlusion signal received by the rear microphone 26 is similarly converted from the analog to the digital domain with the rear microphone A/D
converter 32B. The rear microphone A/D converter 32B includes an A/D conversion block which converts the occlusion signal to the digital domain and a decimator block 209 which I + 4 tl H. I
down-samples the signal. The decimator block 209 may, for example, down-sample the occlusion signal by a factor of sixteen (16), resulting in lower-speed, higher-resolution signal characteristics that are desirable for both low power and low noise operation.

The output from the rear microphone A/D converter 32A is coupled to the microphone equalizing circuit 200 which mirrors the magnitude response of the rear microphone 26 and A/D combination in order to yield an overall flat microphone effect that is desirable for optimal performance. The output of the microphone equalizing circuit 200 is then coupled as a negative input to the summation circuit 71.

The output from the summation circuit 71 is coupled to the loop filter 202 which filters the signal to the optimal magnitude and phase characteristics necessary for stable closed-loop operation. The filter characteristics for the loop filter 202 necessary to obtain a stable closed loop operation are commonly understood by those skilled in the art of control system theory. Ideally, a gain greater than unity gain is desirable to achieve the beneficial results of negative feedback to reduce the occlusion effect. The loop gain should, however, be less than unity when the overall phase response passes through 180 degrees of shift.
Otherwise, the overall feedback may become positive, resulting in system instability.

The output from the loop filter 202 is coupled to the speaker equalization filter 201 which flattens the overall transfer function of the Interpolator 70, D/A 48 and speaker 20 combination. It should be understood, however, that the loop filter 202 and speaker equalization filter 201 could be combined into one filter block, but are separated in this description to improve clarity. The output of the speaker equalizer filter 201 is then coupled to the speaker 20 through the interpolator/peak clipper 70 and D/A
converter 48, as described above with reference to FIG. 1.

Operationally, the filtered occlusion signal coupled as a negative input to the summation circuit 71 produces an overall negative feedback loop when coupled by blocks 202, 201, 70 and 48 to the speaker 20. Ideally, the frequency at which the overall phase response of occlusion sub-system approaches 180 degrees (zero phase margin) is as high as practically possible. Time delays resulting from inherent sample-based mathematical operations used in digital signal processing may produce excess phase delay.
In addition, ~ , . . ,.

i 4 d+.I
the common use of highly oversampled low resolution sigma delta analog to digital (and digital to analog) converters and their associated high-order decimators and interpolators may produce significant group delays leading to less then optimal performance from a system as described herein. Thus, the illustrated occlusion sub-system provides a mixed sample rate solution whereby the low time delay signal processing is performed at a higher sampling rate than the hearing loss compensation algorithms resulting in greatly reduced delays since the decimation and interpolator designs need not to be as high order.

FIG. 3 is a graph 300 showing an exemplary frequency response C for the frequency equalizer block 203 shown in FIG. 2. The frequency response for the frequency equalizer block 203 is illustrated as a dotted line labeled "C" on the graph 300. The graph 300 assumes ideal speaker and microphone equalization blocks 201, 200, such that the speaker and microphone transfer functions can be assumed to be flat (an ideal characteristic). Curve A illustrated on the graph 300 is a desired frequency response for the loop filter 202 in which the loop filter 202 exhibits greater than unity gain (or 0dB) at low frequencies, indicating negative feedback and the resultant reduction in the occlusion energy present in the ear canal. As frequency increases, the open loop gain A
reduces, crossing over the unity gain point at a frequency low enough to ensure stability while not unduly reducing the bandwidth over which this system operates ( I KHz for example). As a consequence of the frequency response A of the loop filter 202, the closed loop frequency response B should be nominally 0dB up to a frequency roughly equal to the unity gain frequency of the open loop gain A, and then follow the shape of the open loop response A
for higher frequencies.

In one alternative embodiment, also illustrated on FIG. 3, an overall flat frequency response D may be achieved by implementing the filter shape shown as curve C
with the high frequency equalizer block 203. This embodiment results in about 10dB of boost for frequencies above the transition frequency (1 KHz in this example).

FIG. 4 is a more detailed block diagram of the headroom expander 50 and A/D converters 32A, 32B shown in FIG1. The front microphone and rear microphone A/D
converters 32A, 32B include a preamplifier 405, an analog-to-digital conversion block 404, and a digital-to-analog conversion block 406. The headroom expander 50 includes two similar circuits, each circuit including a multiplier 400, a delay 401, a threshold/gain control block 402, and a level detector 403. Also shown are the front and rear microphones 24, 26 and a directional processor 410.

Operationally, the headroom expander circuits 400-403 optimize the operating point of the analog-to-digital converters 404 by adjusting the gain of the preamplifiers 405 in a controlled fashion while adjusting the gain of the multipliers 400 in a correspondingly opposite fashion. Thus, the overall gain from the input to the A/D
converters 32A, 32B through to the output of the multipliers 400 is substantially independent of the actual gain of the preamplifiers 405. The gain applied by the preamplifiers 405 is in the analog domain while the gain adjustment by the multipliers 400 is in the digital domain, thus resulting in a mixed signal compression expander system that increases the effective dynamic range of the analog-to-digital converters 404.

The analog signal generated by the front microphone 24 is coupled as an input to the preamplifier 405 which applies a variable gain that is controlled by a feedback signal from the threshold and gain control block 402. The amplified output from the preamplifier 405 is then converted to the digital domain by the analog-to-digital conversion block 404.
The analog-to-digital conversion block 404 may, for example, be a Sigma-Delta modulator followed by decimation filters as described above with reference to FIGs. 1 and 2, or may be some other type of analog-to-digital converter.

The digital output from the analog-to digital conversion block 404 is coupled as inputs to the multiplier 400 and the level detector 403. The level detector 403 determines the magnitude of the output of the analog-to-digital conversion block 404, and generates an energy level output signal. The level detector 403 operates similarly to the twin detector 54 described above with reference to FIG. 1.

The energy level output signal from the level detector 403 is coupled to the threshold and gain control block 402 which determines when the output of the analog-to-digital converter 404 is above a pre-defined level. If the output of the analog-to-digital converter 404 rises above the pre-defined level, then the threshold and gain control block I , J, I .I I , 1, 1 402 reduces the gain of the preamplifier 405 and proportionally increases the gain of the multiplier 400. The threshold and gain control block 402 controls the gain of the preamplifier 405 with a preamplifier control signal 412 that is converted to the analog domain by the digital-to-analog converter 406. With respect to the multiplier 400, the 5 threshold and gain control block 402 adjusts the gain by generating an output gain control signa1414 which is delayed by the delay block 401 and is coupled as a second input to the multiplier 400. The delay introduced to the output gain control signal 414 by the delay block 401 is pre-selected to match the delay resulting from the process of analog to digital conversion (including any decimation) preformed by the analog-to-digital conversion 10 block 404. Exemplary gain adjustments that may be performed by the threshold and gain control block 402 are described below with reference to FIGs. 5a-5c.

Similarly, the signal from the rear microphone 26 is optimized by the rear microphone A/D converter 32B and the second headroom expander circuit 400-403.
The outputs from the two multipliers 400 are then coupled as inputs to a directional processor 15 410. As described above with reference to FIG. 1, the directional processor 410 compares the two signals, and generates a directionally-sensitive response such that gain applied by the directional processor 410 has a maximum value for sounds coming from the front microphone 24 and a minimum value for sounds coming from the front microphone 24 and a minimum value for sounds coming from the rear microphone 26. The directional processor 410 may, for example, be implemented as a delay sum beamformer, which is a configuration commonly understood by those skilled in the art. In addition, the directional processor 410 may also include a matching filter coupled in series with the delay sum beamformer that filters the signals from the front and rear microphone headroom expander circuits 400-403 such that the ear microphone frequency response is substantially the same as the front microphone frequency response.

FIGs. 5a-5c are graphs 500, 600, 700 illustrating exemplary gain adjustments that may be performed by the threshold and gain control block 402 shown in FIG. 4. FIG 5a illustrates a single-step gain 502, FIG 5b illustrates a multi-step gain 602, and FIG 5c illustrates a continuous gain 702. The vertical axis on each graph 500, 600, 700 B . ,I
represents the output of the analog-to-digital conversion block 404, illustrated as node 407 in FIG. 4. The horizontal axis on each graph 500, 600, 700 represents the sound pressure level detected by the front and rear microphones 24, 26.

The single-step gain 502 illustrated in FIG. 5a may be implemented by the threshold and gain control block 402 with only two gain levels for the preamplifier 405.
This allows the digital-to-analog conversion block 406 to consist of a 1-bit process, and enables the multiplier 400 to be realized with a sign extended shift (requiring less area and power than a true multiplier). For example, left-shifting the digital-to-analog converter output 407 by 3 bits results in multiplication by 18dB in the digital domain, and could be matched by designing the preamplifiers 405 such that their gains also differ by 18dB.

The multi-step gain 602 illustrated in FIG 5b implements an 18dB gain change in three 6dB steps. Similar to the single-step gain implementation 500 described above, this implementation 600 enables the multiplier 400 to be realized through simple bit shifting. In addition, this multi-step gain implementation 602 adds hysteresis to the threshold levels of the analog-to-digital converter output 407. In this manner, gain switching activity is reduced leading to fewer opportunities for audible artifacts.

The continuous gain 702 illustrated in FIG 5c requires the threshold and gain control block 402 to continuously adjust the gain of the preamplifier 405. Thus, in order to implement this embodiment 700, the preamplifier 405 should have a continuously adjustable variable gain and the digital-to-analog converter 406 should have a higher resolution than necessary to implement the embodiments illustrated in FIGs 5a and 5b. In addition, the multiplier 400 should be a full multiplier having resolution greater than the simple arithmetic shifting techniques previously discussed.

This written description uses examples to disclose the invention, including the best mode, and also to enable any person skilled in the art to make and use the invention. The patentable scope of the invention is defined by the claims, and may include other examples that occur to those skilled in the art.

, ~, , ,,

Claims (34)

1. A method of reducing occlusion in a digital hearing instrument, comprising the steps of:

receiving an intended audio signal from a front microphone circuit;
receiving an occlusion signal from a rear microphone circuit positioned within an ear canal; and subtracting the occlusion signal from the intended audio signal to generate an audio output signal.
2. The method of claim 1, comprising the further step of amplifying the intended audio signal.
3. The method of claim 1, comprising the further step of:
filtering the occlusion signal to compensate for the magnitude response of the rear microphone circuit.
4. The method of claim 1, wherein the rear microphone circuit includes a rear microphone and an analog-to-digital (A/D) converter.
5. The method of claim 1, wherein the front microphone circuit includes a front microphone and an analog-to-digital (A/D) converter.
6. The method of claim 1, comprising the further steps of:
converting the audio output signal into an acoustical output signal with a speaker circuit; and directing the acoustical output signal into the ear canal.
7. The method of claim 6, comprising the further step of filtering the audio output signal to compensate for the magnitude response of the speaker circuit.
8. The method of claim 6, wherein the speaker circuit includes a digital-to-analog (D/A) converter and a speaker.
9. The method of claim 2, comprising the further step of:
filtering the audio output signal with a loop filter, wherein the frequency response of the loop filter exhibits greater than unity gain (0dB) below a pre-selected transition frequency and less than unity gain above the pre-selected transition frequency.
10. The method of claim 9, comprising the further step of:
filtering the amplified intended audio signal with a high frequency equalizer circuit, wherein the frequency response of the high frequency equalizer circuit compensates for the frequency response of the loop filter above the pre-selected transition frequency.
11. A system for reducing occlusion in an ear piece, comprising:
a rear A/D converter that receives an occlusion signal from a rear microphone positioned within an ear canal and generates a digital occlusion signal;
a summation circuit coupled to the rear A/D converter that inverts the digital occlusion signal to generate a digital output signal; and a digital-to-analog (D/A) converter coupled to the summation circuit that converts the digital output signal into an analog output signal for a speaker positioned within the ear canal.
12. The system of claim 11, further comprising:

a front analog-to-digital (A/D) converter that receives an intended signal from a front microphone and generates a digital intended signal; and a sound processor coupled between the front A/D converter and the summation circuit that amplifies the digital intended signal and generates an amplified intended signal;
wherein the amplified intended signal is added to the inverted digital occlusion signal by the summation circuit to generate the digital output signal.
13. The system of claim 11, further comprising:
a microphone equalizer circuit coupled between the rear A/D converter and the summation circuit that filters the digital occlusion signal to compensate for the combined magnitude response of the rear microphone and the rear A/D converter.
14. The system of claim 11, further comprising:
a speaker equalization filter coupled between the summation circuit and the D/A
converter that filters the digital output signal to compensate for the combined magnitude response of the D/A converter and the speaker.
15. The system of claim 12, further comprising:
a loop filter coupled to the digital output signal of the summation circuit, wherein the frequency response of the loop filter exhibits greater than unity gain (0dB) below a pre-selected transition frequency and less than unity gain above the pre-selected transition frequency.
16. The system of the claim 15, further comprising:
a high frequency equalizer circuit coupled between the sound processor and the summation circuit, wherein the frequency response of the high frequency equalizer circuit applies a transfer function to the amplified intended signal to compensate for the frequency response of the loop filter above the pre-selected transition frequency.
17. A digital hearing instrument, comprising:
a microphone that receives an acoustical signal and generates an analog signal;
a variable pre-amplifier coupled to the microphone that receives the analog signal and also receives a gain control signal, wherein the gain control signal determines the value of a first gain that is applied by the variable pre-amplifier to the analog signal to generate an amplified analog signal;
an analog-to-digital (A/D) converter coupled to the variable pre-amplifier that converts the amplified analog signal to generate a digital signal;
a headroom expander coupled to the A/D converter that applies a second gain to the digital signal to generate a headroom expander output signal and that monitors an energy level of the digital signal to generate the gain control signal, wherein the headroom expander is configured to adjust the gain control signal to decrease the value of the first gain and to increase the value of the second gain when the energy level of the digital signal rises above a pre-selected level;
a sound processor coupled to the headroom expander that amplifies the headroom expander output to generate a processed output signal; and a speaker that converts the processed output signal into an acoustical output signal.
18. The digital hearing instrument of claim 17, further comprising:
a digital-to-analog (D/A) converter coupled between the sound processor and the speaker that converts the processed output signal from the digital domain into the analog domain.
19. The digital hearing instrument of claim 17, further comprising:
a digital-to-analog (D/A) converted coupled between the headroom expander and the preamplifier that converts the gain control signal from the digital domain into the analog domain.
20. The digital hearing instrument of claim 17, wherein the headroom expander comprises:
a multiplier that receives the digital signal and a second gain control signal and applies the second gain to the digital signal to generate the headroom expander output, wherein the second gain control signal determines the value of the second gain;
a level detector that receives the digital signal and generates an energy level signal that is approximates the energy level of the digital signal; and a threshold and gain control circuit coupled to the level detector that monitors the energy level signal and generates the gain control signal and the second gain control signal when the energy level of the digital signal rises above the pre-determined level.
21. The digital hearing instrument of claim 20, wherein the headroom expander further comprises:
a delay circuit coupled between the threshold and gain control circuit and the multiplier that applies a time delay to the second gain control circuit.
22. The digital hearing instrument of claim 17, wherein the value of the first gain is the inverse of the value of the second gain.
23. The digital hearing instrument of claim 17, wherein the headroom expander decreases the value of the first gain and proportionally increases the value of the second gain when the energy level of the digital signal rises above the pre-selected level.
24. The digital hearing instrument of claim 17, wherein the sound processor comprises:

a band-split filter coupled to the headroom expander that filters the headroom expander output signal into a plurality of channel audio signals;
a plurality of channel processors coupled to the band-split filter that each apply a channel-specific gain to one of the channel audio signals to generate a conditioned channel signal; and a summation circuit coupled to the plurality of channel processors that sums the conditioned channel signals from the channel processors and generates the processed output signal.
25. The digital hearing instrument of claim 24, wherein the sound processor further comprises:
a pre-filter coupled between the headroom expander and the band-split filter that applies a transfer function to the headroom expander output signal.
26. The digital hearing instrument of claim 24, wherein the sound processor further comprises:
a post-filter coupled between the summation circuit and the speaker that applies a transfer function to the processed output signal.
27. The hearing instrument of claim 24, wherein the sound processor further comprises:
a pre-filter coupled between the headroom expander and the band-split filter that converts the headroom expander output signal from the acoustic domain into the cochlear domain; and a post-filter coupled between the summation circuit and the speaker that converts the processed output signal from the cochlear domain into the acoustic domain.
28. The digital hearing instrument of claim 24, wherein the sound processor further comprises:
a notch filter coupled between the summation circuit and the speaker that attenuates a narrow band of frequencies in the processed output signal.
29. The digital hearing instrument of claim 28, wherein the narrow band of frequencies is adjustable.
30. The digital hearing instrument of claim 24, wherein the sound processor further comprises:
a volume control circuit coupled between the summation circuit and the speaker that receives a volume control input and amplifies that processed output signal by a gain, wherein the volume control circuit determines the gain as a function of the volume control input.
31. The digital hearing instrument of claim 24, wherein the sound processor further comprises:
an automatic gain control (AGC) output circuit coupled between the summation circuit and the speaker that reduces distortion by filtering pathological signals from the processed output signal.
32. The hearing instrument of claim 24, wherein the sound processor further comprises:
a squelch circuit coupled between the summation circuit and the speaker that expands low energy level signals in the processed output signal to attenuate noise, wherein low energy level signals are signals having an energy level below a pre-selected threshold value.
33. A method of optimizing the operating point of an analog-to-digital (A/D) converter in an input stage of a digital hearing instrument, comprising the steps of:
receiving an analog audio signal from a microphone;
applying a first gain to the analog audio signal to generate an amplified analog audio signal;
converting the amplified analog audio signal into a digital audio signal;
applying a second gain to the digital audio signal to generate a conditioned audio input signal;
monitoring an energy level of the digital audio signal; and if the energy level of the digital audio signal rises above a pre-selected level, then decreasing the first gain and increasing the second gain.
34. The method of claim 33, wherein the second gain is increased in proportion to the decrease in the first gain.
CA2582648A 2001-04-12 2002-04-11 Digital hearing aid system Expired - Lifetime CA2582648C (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US28321001P 2001-04-12 2001-04-12
US60/283,210 2001-04-12
CA002381516A CA2381516C (en) 2001-04-12 2002-04-11 Digital hearing aid system

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
CA002381516A Division CA2381516C (en) 2001-04-12 2002-04-11 Digital hearing aid system

Publications (2)

Publication Number Publication Date
CA2582648A1 CA2582648A1 (en) 2002-10-12
CA2582648C true CA2582648C (en) 2010-08-17

Family

ID=38175519

Family Applications (1)

Application Number Title Priority Date Filing Date
CA2582648A Expired - Lifetime CA2582648C (en) 2001-04-12 2002-04-11 Digital hearing aid system

Country Status (1)

Country Link
CA (1) CA2582648C (en)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8494201B2 (en) * 2010-09-22 2013-07-23 Gn Resound A/S Hearing aid with occlusion suppression

Also Published As

Publication number Publication date
CA2582648A1 (en) 2002-10-12

Similar Documents

Publication Publication Date Title
EP1251714B2 (en) Digital hearing aid system
US8121323B2 (en) Inter-channel communication in a multi-channel digital hearing instrument
CA2420989C (en) Low-noise directional microphone system
EP0770316B1 (en) Hearing aid device incorporating signal processing techniques
US6072885A (en) Hearing aid device incorporating signal processing techniques
EP1121834B1 (en) Hearing aids based on models of cochlear compression
US6885752B1 (en) Hearing aid device incorporating signal processing techniques
US20050090295A1 (en) Communication headset with signal processing capability
US20040202333A1 (en) Hearing instrument with self-diagnostics
US10375484B2 (en) Hearing aid having level and frequency-dependent gain
US7076073B2 (en) Digital quasi-RMS detector
EP1251716B1 (en) In-situ transducer modeling in a digital hearing instrument
CA2381516C (en) Digital hearing aid system
CA2582648C (en) Digital hearing aid system
US20170245063A1 (en) Hearing aid system and a method of operating a hearing aid system
US20170245062A1 (en) Hearing aid system and a method of operating a hearing aid system

Legal Events

Date Code Title Description
EEER Examination request
MKEX Expiry

Effective date: 20220411