CA2278754A1 - A method of using transient faults to verify the security of a cryptosystem - Google Patents

A method of using transient faults to verify the security of a cryptosystem Download PDF

Info

Publication number
CA2278754A1
CA2278754A1 CA002278754A CA2278754A CA2278754A1 CA 2278754 A1 CA2278754 A1 CA 2278754A1 CA 002278754 A CA002278754 A CA 002278754A CA 2278754 A CA2278754 A CA 2278754A CA 2278754 A1 CA2278754 A1 CA 2278754A1
Authority
CA
Canada
Prior art keywords
cryptography device
processor
cryptography
determining
secret information
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
CA002278754A
Other languages
French (fr)
Inventor
Richard J. Lipton
Richard A. De Millo
Dan Boneh
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Iconectiv LLC
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Publication of CA2278754A1 publication Critical patent/CA2278754A1/en
Abandoned legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L9/00Cryptographic mechanisms or cryptographic arrangements for secret or secure communications; Network security protocols
    • H04L9/002Countermeasures against attacks on cryptographic mechanisms
    • H04L9/004Countermeasures against attacks on cryptographic mechanisms for fault attacks
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L9/00Cryptographic mechanisms or cryptographic arrangements for secret or secure communications; Network security protocols
    • H04L9/30Public key, i.e. encryption algorithm being computationally infeasible to invert or user's encryption keys not requiring secrecy
    • H04L9/3006Public key, i.e. encryption algorithm being computationally infeasible to invert or user's encryption keys not requiring secrecy underlying computational problems or public-key parameters
    • H04L9/302Public key, i.e. encryption algorithm being computationally infeasible to invert or user's encryption keys not requiring secrecy underlying computational problems or public-key parameters involving the integer factorization problem, e.g. RSA or quadratic sieve [QS] schemes
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L9/00Cryptographic mechanisms or cryptographic arrangements for secret or secure communications; Network security protocols
    • H04L9/32Cryptographic mechanisms or cryptographic arrangements for secret or secure communications; Network security protocols including means for verifying the identity or authority of a user of the system or for message authentication, e.g. authorization, entity authentication, data integrity or data verification, non-repudiation, key authentication or verification of credentials
    • H04L9/3218Cryptographic mechanisms or cryptographic arrangements for secret or secure communications; Network security protocols including means for verifying the identity or authority of a user of the system or for message authentication, e.g. authorization, entity authentication, data integrity or data verification, non-repudiation, key authentication or verification of credentials using proof of knowledge, e.g. Fiat-Shamir, GQ, Schnorr, ornon-interactive zero-knowledge proofs
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L9/00Cryptographic mechanisms or cryptographic arrangements for secret or secure communications; Network security protocols
    • H04L9/32Cryptographic mechanisms or cryptographic arrangements for secret or secure communications; Network security protocols including means for verifying the identity or authority of a user of the system or for message authentication, e.g. authorization, entity authentication, data integrity or data verification, non-repudiation, key authentication or verification of credentials
    • H04L9/3247Cryptographic mechanisms or cryptographic arrangements for secret or secure communications; Network security protocols including means for verifying the identity or authority of a user of the system or for message authentication, e.g. authorization, entity authentication, data integrity or data verification, non-repudiation, key authentication or verification of credentials involving digital signatures
    • H04L9/3249Cryptographic mechanisms or cryptographic arrangements for secret or secure communications; Network security protocols including means for verifying the identity or authority of a user of the system or for message authentication, e.g. authorization, entity authentication, data integrity or data verification, non-repudiation, key authentication or verification of credentials involving digital signatures using RSA or related signature schemes, e.g. Rabin scheme
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L2209/00Additional information or applications relating to cryptographic mechanisms or cryptographic arrangements for secret or secure communication H04L9/00
    • H04L2209/26Testing cryptographic entity, e.g. testing integrity of encryption key or encryption algorithm

Abstract

A useful method of verifying the integrity of a cryptosystem involves using erroneous outputs to obtain secret information (700). In certain signature schemes which use the Chinese Remainder Theorem, a correct signature of a message and an erroneous signature of the same message permit the modulus to be easily obtained. If the content of the message is known, such cryptosystems may be cracked with only an erroneous signature of the message. Certain other authorization schemes may be cracked by analyzing a number of erroneous outputs caused by a particular type of error called a "register fault". A
security expert or cryptosystem designer may intentionally induce a tamper proof device to generate a faulty computation by subjecting the device, such as a smart card, to physical stress, such as certain types of radiation, atypical voltage levels, or a higher clock rate than the device was designed to accommodate. Cryptosystems should be impervious to the attacks described herein. If not, the system should be modified or discarded.

Description

A METHOD OF USING TRANSIENT FAULTS
TO VERIFY THE SECURITY OF A CRYPTOSYSTEM
BACKGROUND OF THE INVENTION
Field of the Invention The present invention relates to cryptanalysis and, more particularly, relates to methods for "cracking", or deciphering, cryptosystems, by analyzing one or more erroneous outputs to infer information ordinarily difficult or impossible for a party not privy to secret information. Knowing how a cryptosystem may be cracked suggests methods for avoiding attacks on the cryptosystem, thus further improving the integrity of the cryptosystem. A security expert or cryptosystem designer may use the inventive methods in the design of cryptography devices to verity that an existing or proposed device is impervious to such attacks.
Discussion of Related Art Cryptography has become essential to the acceptance of electronic commerce and sensitive electronic communications. For example, secure digital signatures and verification methods provide high assurance that a party is who it represents itself to be. This assurance is vital to the general acceptance of, for example, commerce over the Internet, the use of electronic money, cellular communications, and remote computer login procedures. Typically, certain well-known cryptographic methods are used to encrypt information in a manner that is very difficult to decrypt without certain secret information, thus making these SUQSTITUTE SHEET (RULE 26}

signatures and verifications secure. One type of cryptographic method which is commonly used is public key cryptography.
1. Public KeKCr~rptoaraphy In a typical public key cryptographic system, each party i has a public key (or exponent) P; and a secret key (or exponent) S;. The public key P; is known to everyone, but the secret key S; is known only to party i. A plain text message m to user i is encrypted to form the cipher text message x using a public operation P
which makes use of the public key P; known to everyone, i.e., x=P(m,P;). The cipher text message x is decrypted using a secret operation S which makes use of the secret key S;, i.e., m=S(x,S;). Only party i who has the secret key S; can perform the secret operation to decrypt the encrypted message x to obtain clear text message m.
Public key cryptographic techniques may be used for authentication.
Authentication is a (theoretically) fool-proof technique for a party to verify that a party contacting it is the party is asserts to be. For example, a confidential network may require that a party authenticate itself before gaining access to the network.
If it is true that P(S(x,S;),P;) = x (recall the S(x,S;)=m, resulting in P(m,P;)=x), then the owner of the corresponding keys P;, S; could sign message m by producing E=S(m,S;), where E indicates the signature. The verifier, given x and E, will verify x=P(E,P;). One type of a cryptography system could be used for verification as follows: challenge the party claiming to be i with message x and ask the party to sign the message x using his secret key S;, then verify the signature using P;. More efficient and secure authentication protocols may be used, such as the Fiat-Shamir and Schnorr protocols discussed below.
SUBSTITUTE SHEET IRg~E 26~

Fig. 1 A is a block diagram of a typical cryptography device 100. The device 100 has a processor 102 including one or more CPUs 102, a main memory 104, a disk memory 106, an input/output device 108, and a network interface 110. The devices 102-110 are connected to a bus 120 which transfers data, i.e., instructions and information between each of these devices 102-110.
Fig. 1 B illustrates a network 150 over which cryptography devices 100 may communicate. Two or more cryptography devices 100, 100' may be connected to a communications network 152, such as a wide area network; which may be the Internet, a telephone network, or leased lines; or a local area network. Each device 100 may include a modem 154 or other network communication device to send encrypted messages over the communications network 152. A cryptography device 100 may be a gateway to a sub-network 156. That is, the device 100 may be an interface between a wide area network 152 and a local area (sub) network 156.
An example of a public key cryptographic technique which may be performed by the device 100 is the well known RSA technique. In accordance with this technique) a party i has stored in memory 104 or 106 its own public key {or exponent) e; and modulus N (where N is a product of two large prime numbers p, q) and a secret key in the form of an exponent s;. It has stored or otherwise obtained the public key e; of a party to which it wishes to send a message. The party may have a plain text message m which it wishes to send to party j without others knowing the content of m. The device 100 encrypts the message m to form x=me' mod N using processor 102 and perhaps software stored in main memory 104.
Party ~s device can then decrypt x to obtain m by performing the operation m=X5~
mod N.
SUBSTITUTE SHEET (RULE 2R1 Another public key cryptographic technique is the Rabin modular square root.
In this technique, the secret operation involves obtaining a modular square root and the public operation involves a modular squaring operation.
Rabin's Signature Scheme is similar to the RSA signature system and relies on the difficulty of factoring for its security. As above, assume N=pq is a product of two large prime numbers p,q. To sign a document D, party r's device 100 first hashes D to a number D' between 1 and N. The signer's device 100, which knows the secret factorization of the modulo N, computes the square root of D' (mod N) using the processor 102. Thus, the signature E is:
E =~D~ (mod N) (1) Without knowing the factorization of N, computing the modular square root of a number is difficult.
The Fiat-Shamir authentication scheme is a cryptosystem for a first party to authenticate its identity to another party. This is done as follows: party ~s cryptography device 100 and party Js cryptography device 100' (as seen in Fig.
1 B) agree on an n-bit modulus N = pq, where p and q are each a large prime number.
Party ~s secret keys are a set of invertible elements {i.e., bits) s,,...,s, (mod N) stored in the memory 104 or 106 of its cryptography device 100. Party Ps public key is the square of these invertible elements (bits) v,=s,2,...,v~=s,2 (mod N). Party i authenticates itself to party j using the following protocol:
1. Party Ps cryptography device selects a random r, generates r~ mod N, and transmits this value to party /s cryptography device.
SUBSTITInE SHEET (RULE 26~

2. Party Js cryptography device selects a random subset Ss (1,...,t), and transmits the subset to party i via an I/O.
3. Party Ps cryptography device computes y = r~;E95.s; mod N and transmits yto party j.
4. Party js device verifies party /s identity by checking that ~ = r~rj;Esv;
(mod N).
The Schnorr authentication scheme is another cryptosystem for a first party to authentic its identity to a second party. The security of the Schnorr authentication scheme is based on the difficulty of computing discrete log modulo a prime. In Schnorr's authentication scheme, party i and party j agree on a prime number p and a generator g of Zp , where Zp is group of integers modulo p and relatively prime to p. Party i chooses a secret integer s; and publishes y; = gs' mod p as party /s public key. Party i authenticates itself to party j by engaging in the following protocol:
1. Party Ps cryptography device selects a random integer r ~ [O,p) and sends z = gr mod p to party Js cryptography device via an I/O 210.
2. Party js cryptography device selects a random integer is [0, T] and sends t to party f via an I/O. Here, T<p is an upper bound chosen beforehand.
3. Party Ps device sends u= r+ts mod p-1 to party Js device.
4. Party ~s device verifies that g" = z~l mod p.
Cryptography schemes such as Schnorr have the property that if two distinct messages are signed using the same random element (e.g., ~, then the secret key of the signer can be computed by anyone having the messages, the signatures, and public information such as the public key of the signer.
SUBSTIME SHEET (RULE 26~

2. Prior Art Difficulties Crackingi Cryptoslrstems Cracking the RSA public key cryptosystem, and several other cryptosystems, is difficult because it typically requires that the modulus be factored (or other operation of comparable complexity). This is particularly difficult. It takes thousands of hours of computing time to factor a 512 bit modulus. RSA currently uses a bit modulus, but it is expected that this may be upgraded in the future to a 1024 bit modulus. However, if the modulus may be determined without significant factoring, the computing time may be greatly reduced and the security of the cryptosystem compromised.
In an article "Timing Attacks on Implementations of Diffie-Hellman, RSA) DSS, and Other Systems," Proc. of Crypto '96, P. Kocher proposes that a few bits of a modulus may be obtained by the amount of time certain operations took to be performed. This allowed the cryptosystem to be cracked without factoring. The drawbacks of this method are (1 ) it requires very precise timing of the length of time taken to perform certain calculations; and (2) it requires a large number of samples.
3. Reasons For CrackingACryptosvstem The availability of electronic commerce and certain electronic communications depend on difficult-to-crack cryptosystems to prevent unauthorized access to the secured information. If, for example, an adversary obtains a party's secret key, the adversary could electronically forge the party's signature without the party's knowledge. As another example, the adversary could present itself to third parties as the party whose secret key was obtained. Moreover, once obtained, the secret key may be duplicated and shared with others. Thus, it is vitally important that the cryptosystem used to protect important information be difficult to crack.
SUBSTITI,fTE SHEET (RULE 26) A threat model for cracking a cryptosystem is useful because it verifies whether a cryptosystem or cryptography device is vulnerable to that attack. If so, the system or device is no longer considered to be secure. This is true because in the cryptography community, the mere possibility of an attack on a cryptosystem is universally accepted as very serious. Security experts must assume that the cryptosystem is no longer safe from adversaries. Thus, a method for cracking cryptosystems is an exceptionally useful tool for security experts and cryptosystem designers testing existing cryptosystems and developing new cryptosystems. The cracking method may be applied to an existing or a proposed system to verify that the system is impervious to the attack. Thus, the cracking method may also be used to design cryptosystems impervious to the attack.
Therefore, it is an object of the present invention to provide a method for cracking the public key signature cryptosystems without factoring the modulus.
It is another object of the present invention to provide a method for cracking cryptosystems using the Chinese Remainder Theorem.
It is yet a further object of the present invention to provide a method for cracking authentication cryptosystems.
It is yet another object of the present invention to use transient errors in encrypted data to determine secret information.
It is yet a further object of the present invention to provide methods for testing the security of a cryptosystem.
It is a further object of the present invention to provide a method for providing a cryptosystem and/or cryptography device impervious to cracking due to transient hardware faults.
SUBSTITUTE SHEET (RULE 26}

SUMMARY OF THE INVENTION
The present invention is directed to methods for using one or more faulty computations made by a cryptography device to infer secret information stored in the cryptography device. The inventive method is based on the well-accepted proposition that no computing system is perfectly fault free. In a preferred method, a security expert or cryptosystem designer may intentionally induce a tamper proof device or other cryptography device to generate a faulty computation by subjecting the device, such as a smart card, to physical stress. Such physical stress may be, for example, certain types of radiation, atypical voltage levels, or a higher clock rate than the device was designed to operate at or accommodate. Cryptosystems and/or cryptography devices should preferably be impervious to the attacks described herein. If not, the system or device should desirably be modified. In some cases it may be desirable to discard the system.
In certain cryptosystems, such as a signature scheme based on the well known Chinese Remainder Theorem, a single error of any type is sufficient to crack the system. In certain other cryptosystems, such as certain authentication schemes, repeated errors of a specific type are used to crack the system. The inventive methods are useful tools for security experts and cryptography experts when testing or developing a cryptosystem or cryptography device. Thus, the inventive method may be used to provide cryptosystems and/or cryptography devices impervious to cracking due to transient hardware faults.
In a first embodiment of the present invention, the RSA Chinese Remainder Theorem based signature scheme and Rabin's Signature scheme (both of which may separate into linear components) are cracked by comparing a single erroneous SUBSTf TITLE SHEET (RULE 26~

signature on a message with a correct signature on the same message. In a second embodiment, these two schemes may be cracked with only a single erroneous signature if the content of the signed message is known.
In a third embodiment, a certain type of fault called a register fault is used to crack the Fiat-Shamir and Schnorr authentication schemes. This is done by receiving a correct and a faulty value during an authentication process to determine a secret value. Using this secret value, sets of data may be constructed which will reveal the other party's secret key.
In a fourth embodiment, erroneous signatures of randomly selected messages are each used to obtain a portion of a secret exponent. When a sufficient number of bits are obtained, the remaining bits may be "guessed" to obtain the entire secret exponent.
The inventive method is a creative use of a cryptography device's miscalculations. Because it is believed that all computers are prone to error, even cryptosystem servers stored in a secure environment may not be secure from these attacks. Thus, even such servers should be tested using the inventive method cracking cryptosystems. These attacks reveal an important finding:
cryptography devices -- from smart cards to network servers used by certification authorities which oversee the distribution of public key certificates -- should now not only conceal their inner circuitry (to avoid revealing its secret key), but must also be fault resistant, to avoid generating erroneous calculations. The present invention provides a method for designing and implementing cryptosystems and cryptography devices impervious to cracking due to transient hardware faults.
SUBSTITUTE SHEET (RULE 26) BRIEF DESCRIPTION OF THE DRAWINGS
The present invention is described with reference to the following figures:
Fig. 1 A is a block diagram of a typical cryptography device;
Fig. 1 B illustrates a communications network over which cryptography devices may communicate;
Fig. 2 is a block diagram of a typical tamper proof device, such as a smart card.
Fig. 3 illustrates a first method according to the present invention;
Fig. 4 illustrates a second method according to the present invention;
Fig. 5 illustrates a third method according to the present invention;
Figs. 6A and 6B are flow charts illustrating two conventional exponentiation functions; and Fig. 7 is a flow chart of an inventive method used with the methods of Figs.
6A and 6B.
DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS
The present invention is described in the following sections:
I. Types of Faults which may occur which permit certain cryptosystems to be cracked are described with reference to Fig. 2.
ll. Cracking Cryptographic Signature Implementations that Use the Chinese Remainder Theorem is described with reference to Figs. 3 and 4, including discussion of the RSA Signature Scheme and the Chinese Remainder Theorem, Cracking the RSA Signature Scheme, and Cracking the Rabin Signature Scheme.
SUBSTITUTE SHEET (RULE 26) III. Using Register Faults To Break Cryptosystems is described with reference to Figs. 5, 6A, 6B, and 7, including discussion of Using Register Faults to Attack the Fiat-Shamir Authentication Scheme, Using Register Faults to Crack Schnorr's Authentication Scheme) and Using Register Faults to Crack Other RSA Implementations.
IV. Providing Cryptosystems and Cryptography Devices which Resist Tampering Due to Hardware Faults is described.
V. A Conclusion is provided.
I. T~rpes of Faults a. Overview of Fautts Several types of faults may enable a cryptosystem to be cracked. These faults include transient hardware faults, latent faults, and induced faults.
Cryptography devices, such as the device illustrated in Fig. 1 A, described above, are subject to random transient hardware faults. Random transient hardware faults may cause an erroneous output from the cryptography device. Referring to Fig. 1 A, a random transient hardware fault in the processor 102 or memory 104) 106 may cause the certification authority to generate on rare occasion a faulty certificate.
If a faulty certificate is sent to a client, that client may be able to break a certification authority's system and generate fake certificates.
A latent fault is a hardware or software bug which may be difficult to detect.
Such bugs may occur in the design of the processor 102, or in the design of software stored in the main memory 104 or the disk memory 106. On rare SUBSTITUTE SHEET (RULE 26~

occasions such bugs may cause a certification authority or other cryptography device to generate a faulty output.
Induced faults may occur when a security expert or cryptosystem designer has physical access to a cryptography device. The security expert or cryptosystem designer may purposely induce hardware faults by, for example, attacking a tamper proof device by deliberately causing it to malfunction. An induced fault may, for example, briefly alter a value stored in the main memory 104 or the disk memory 106. Erroneous values computed by the device allow the security expert or cryptosystem designer to extract secret information stored in the cryptography device.
The present invention generally assumes that any faults generated by the cryptography device are transient. That is, the faults only affect current data, but not subsequent data. A transient fault may be a bit stored in a register which spontaneously flips or a gate which spontaneously produces an incorrect value.
In such instances, the hardware system is typically unaware that any change has taken place. The present invention also assumes that the probability of such faults is so small that only a small number of them ever occur during a single computation.
b. Regiister Faults A certain type of fault -- a register fault -- is used to crack certain public key authentication cryptosystems, as described below. A register fault is a transient corruption of data stored in one or more registers. Because one or a few bits in a register are corrupted, the erroneous calculation will have certain predictable properties (such as being a power of 2 or a sum of a few powers of 2).

SUBSTITUTE SHEET (RULE 26) As seen in Fig. 2, a tamper proof device 200, such as a smart card, comprises circuity such as a processor 202 and a small amount of memory 204.
The circuity 202 pertorms certain arithmetic operations and the memory (typically several registers 206 and a small RAM 208) stores temporary values. An I/O 210 is provided to receive and transmit data. An electrically erasable programmable read only memory (EEPROM) 212 may be provided for storing secret information, such as secret keys. These components 202 - 210 are connected by a bus 220.
With low probability, one or a few of the bits of the value stored in some register 206 may invert (e.g., change from a logic 0 to a logic 1 or vice-versa). It is assumed that this event occurs with sufficiently low probability so that there is some likelihood of a fault occurring only once throughout a computation. These errors may be transient and the hardware may not be aware that the data corruption has occurred.
Under normal operating conditions, hardware is substantially error free.
However, when such hardware is placed under physical stress, such as being placed in an extreme environment such as exposing it to certain radiation, atypical voltage levels, or fast clock signals, errors are likely to occur. This extreme environment may not affect the circuity, but may cause certain register cells to spontaneously, temporarily invert. Such faults are referred to herein as "register faults". A security expert or cryptosystem designer may intentionally subject a tamper proof device 200, such as a smart card (or other cryptography device), to an extreme environment in order to test whether the device may be induced to generate an erroneous output. If so, the system may be cracked. Also, it is a well-accepted that no computing system is entirely error-free. Thus, even in the absence SUBSTITUTE SHEET (RULE 26) of physical stress any cryptography device is susceptible to generating an erroneous output on rare occasions.
11. Cracking Cryptographic Signature Implementations That Use the Chinese Remainder Theorem One version of the present invention relies on the Chinese Remainder Theorem (CRT) to crack the RSA/CRT and Rabin modular square schemes. The Chinese Remainder Theorem is well known and described, for example, in A. Aho, J. Hopcroft, and J. Uilman, The Design and Analysis of Computer Algorithms, pp.
294-303 (Addison-Wesley 1974). The content of this reference is incorporated herein by reference.
a. The RSA Signature Scheme And The Chinese Remainder Theorem The RSA signature scheme may be implemented in a tamper proof device 200, such as a smart card, and may be used to perform various encryption and decryption functions for its owner, party 1. The tamper proof device typically contains in the registers 206 a secret RSA decryption key which is used to decrypt messages for party i. This device 200 may be used, for example, to prepare digital signatures for party i, to authenticate party i to another party j, and to decrypt incoming encrypted messages. Assume that some secret information (such as party Ps secret key) is stored in a tamper proof device. Because the device 200 is tamper proof, it cannot be opened and its contents examined. Thus, it is assumed that the secret information stored in the device cannot be extracted by opening the device.

SUBSTITUTE SHEET (RULE 26) For illustrative purposes, the present version of the invention will be described as a device for obtaining digital signatures for party i. Let N=pq be a product of two large prime numbers. To sign a message m using the RSA signature scheme, the tamper proof device 200 uses the processor 202 to compute E--ms' (mod N) where _5 s; is a secret exponent stored in the register 206. The message m is assumed to be an integer in the range from 1 to N. As described above, the security of this system relies on the fact that factoring the modulus N is difficult. If the factors p,q of N are known, one can easily crack the system and sign documents without prior knowledge of the secret exponent s;.
The computationaly expensive part of signing using the RSA scheme is the modular exponentiation of the input m, which is performed by the processor 202.
For efficiency, many implementations of the RSA scheme exponentiate signature E into two portions E, and E2 as follows: first E, = xs (mod p) and E2 = xs (mod q) are computed. Second, the Chinese Remainder Theorem is used to compute the RSA
scheme signature E= ms' (mod N).
Let a, b be two integers pre-computed by the processor 202 and stored in memory 206, which integers satisfy:
a=1 (mod p) b=0 (mod p) and' a=0 (mod q) b=1 (mod q) (2) Such integers always exists and can easily be determined by the processor 202 given p and q. It now follows that:
E=aEl+bE2 (mod N) SUBSTITUTE SHEET (RULE 26~

(3) The signature E is computed by processor 202 by forming a linear combination of E,, E2. This exponentiation algorithm is more efficient than using the processor 202 repeatedly to square modulo N because the numbers involved are smaller.
b. Crackina the RSA Signature Scheme 1. Cracking the RSA Signature Scheme By Comparing a Correct and an Incorrect Signature Using the linear combination set out above, the modulus N may be determined by a cryptography device such as the device 100 seen in Fig. 1 A or a computer or other processor by comparing a correct signature E with an incorrect signature Efor the same message. The inventive method is illustrated in Fig.
3. Let m be a plain text message and let E = ms' (mod N) be the correct cryptographic signature of the message received by cryptographic device 100 at the I/O 108 and stored in memory 104 or 106. Let E be a faulty cryptographic signature for the same message m, and which is also received by the device 100 and stored in memory or 106.
As seen in Fig. 3, party Ps cryptography device 200 generates signature Efor message m. E is transmitted to party Js cryptography device (or other processor) 100. Party Js cryptography device stores E~in memory (step 1 ). Party j may be a security expert or cryptosystem designer. For clarity of illustration, the inventive method is described as a first cryptography device generating faulty computations and a second cryptography device or processor "cracking" the cryptosystem. It is also contemplated, however, that the inventive method may be performed by a single cryptography device. Party Ps cryptography device generates an erroneous signature Efor the same message m. This erroneous signature may be generated, SUBSTITUTE SHEET (RULE 26) - WO 98/3546? PCTNS98/02086 for example, while a tamper proof device 200 is placed under physical stress, such as being placed in an extreme environment, which is likely to cause hardware faults.
E is transmitted to party Js cryptography device or processor. Party Js cryptography device 100 stores E in memory (step 2).
Recall that E and E are computed as: E= aE, + bE2 (mod N) and E= aE, +
bE2 (mod N), respectively. Because hardware faults occur with low probability, it is reasonable to assume that a hardware fault occurs during the computation of only one of E,, E2. Thus, it is assumed that a hardware fault occurs during the computation of E" but no fault occurs during the computation of E2. Thus, t2 =
E2.
Party ~s cryptography device now uses E and E to obtain N in the following manner. Observe that:
E - E = (aE, + bE2) - (aE, + bE2) (4) Because E2 = E2, this equation becomes:
I5 aE, + bE2 - aE, - bE2 = aE, - aE, = a (E,-E,) If E,-E, is not devisable by p, then:
gcd (E E, N) = gcd (a (E,-E,,N)) = q (5) (step 3). Once q is obtained, party Js cryptography device or processor 100 may easily determine N (step 4).
If the factors of N are randomly chosen by the tamper proof device 200, then it is extremely unlikely that p divides E,-E,. This is unlikely because E,-E', can have at most log N factors. This limited number of factors is because the lengths of E

SUBSTITUTE SHEET (RULE 26~

- WO 98!35467 PCT/US98/02086 and E limit the number of times these numbers may be divided by a smaller quantity.
By using one faulty and one correct value of the same RSA signature, the modulus used in the RSA system can be easily determined. In this attack, it makes no difference what type of fault occurs or how many faults occur in the computation of E,. Moreover, to determine the modulus N, only one correct and one incorrect signature of the same message needs to be received. Afl that is assumed is that the fault occurs in the computation modulo of one of the primes p, q only.
2. Cracking the RSA Signature Scheme Usinct Only An Incorrect Signature In fact, one faulty signature of a known message m is sufficient to obtain N.
This version of the inventive method is illustrated in Fig. 4. No correct signature of the same message is required. Let E = ms' mod N. Let E be a faulty signature having the same fault as above, that is E = E mod q but E ~ E mod p. Party Ps cryptography device 200 generates E and transmits E to party ~s cryptography device or processor 100. Party /s cryptography device or processor receives E'.
(step 1 ). It now follows that:
gCd (M-E c', N) - q (6) where e; is the public exponent (or public key) used to verify the decrypted signature, i.e., Ee' = m mod N (step 2). Once q is determined, party Js cryptography device 100 or processor may easily factor N (step 3). Thus, if the cryptography device 100 or processor knows message m, it may factor the modulus given only one faulty signature. This is important because some RSA signature SUBSTITUTE SHEET (RULE 26) implementations avoid signing the same message twice by using a "padding"
technique.
If the padding is not random (i.e., the padding is an n-bit number appended to the end of the message), the message m may be determined. This improvement shows that as long as the entire signed message is known, even non-random padding protected RSA/CRT systems are vulnerable to the hardware faults attack with only a single faulty signature. If the padding is random, then the message m cannot be separated from the padding and the message m is not known. This method will not work if the message is not known.
c. Cracking the Rabin Signature Scheme The expensive part of signing using Rabin's signature scheme is the extraction of the modular square root. This, as with the RSA signature scheme, is usually implemented using the Chinese Remainder Theorem. A cryptography device such as a smart card 200, may use its processor 202 to compute:
E =~D ~ (mod N) (7) The processor 202 first computes:
El =~/D (mod p ) and E2 =~ ( mod q) (8) SUBSTITUTE SHEET (RULE 26~

This is done using a standard square root algorithm modulo a prime. The processor 202 may use the Chinese Remainder Theorem to compute signature E. Using the same a, b, defined above, E is determined as:
E=aEl +bE2 ( mod N?
(9) Because the Rabin Signature Scheme may be divided into a linear equation similar to the RSA signature scheme (see eq. 4), the same attacks described above with reference to Figs. 3 and 4 may be used to crack the device using the Rabin signature scheme. Under the first attack (Fig. 3), the device signs the same message twice, one signature, E, is obtained in normal conditions and is therefore the correct one. The second signature, E, is erroneous. The erroneous signature E may be obtained, for example, in an extreme physical environment and therefore is likely to be the erroneous signature. As described above, gcd (E E, N) is likely to yield a factorization of N. Under the second attack (Fig. 4), if the cryptography device 100 or other processor knows document D it may factor the modulus without comparing it to a correct signature of the same message.
III. Using Regiister Faults To Crack Cr~rptosystems a. Using Register Faults to Attack the Fiat-Shamir Authentication Scheme The Fiat-Shamir authentication scheme may be cracked by correctly guessing the value of the error caused by a register fault. Because register faults have known properties (they are powers of 2 or a product of powers of 2), the error may be easily guessed by a processor. Using the Fiat-Shamir authentication SUBSTITUTE SHEET (RULE 26) scheme, a security expert's or cryptosystern designer's cryptography device 100, computer, or other processor may compare an erroneous message with a correct message to obtain a random number r selected by party r's cryptography device, such as a tamper proof device 200 of Fig. 2. Once r is known, the security expert's or cryptosystem designer's cryptography device 100 or other processor may perform calculations to determine party Ps secret key.
Party Ps secret key) comprising a number of bits s"...,s" may be recovered by party ~s cryptography device by using register faults. Given t faulty runs of the protocol, party /s cryptography device may recover the secret key bits s"...,s, with probability of 1l2 using 0 (rat) arithmetic operations, where 0 is order of magnitude.
This inventive method is illustrated in Fig. 5. Assume party f uses a tamper proof device 200 on which the secret key bits are embedded in register 206 and from which the secret key bits cannot be extracted. Party j is a security expert or cryptosystem designer trying to discover the secret key bits stored in party Ps tamper proof device. To do so, party Js cryptography device executes the protocol below several times. The protocol is performed as follows. Party Ps device generates r?
mod N and transmits this value to party js device. Party js cryptography device observes the value r? mod N generated by party Ps device (step 1 ). Party ~s cryptography device then selects a subset Ss {1,... t} (step 2) and observes the value ~rTj ;~Ss; returned to the device.
Assume that due to a register fault in party Ps tamper proof device, one bit of a register holding a value r is inverted while party ~s device is waiting for party j to send to it subset S. In this case, party j has already received the correct r~
mod N

SUBSTITUTE SHEET (RULE 26~

value during step 1 of the protocol. However, the y value computed by party i in step 3 is incorrect. Due to the register fault, party Ps device outputs:
Y (r+E) llieS si (10) where E is the value added to the register as a result of the register fault (step 3).
This value is transmitted to party j's device. Recall that party Js cryptography device knows the value of fl;~sv; from step 4 of the Fiat-Shamir protocol. Thus, party ~s cryptography device may compute:
(r+E) 2 = y~ (mod N) ~icsVi (11 ) wherein v; = s?
Because E' is an inverted bit in a register, it is a binary number of low weight, i.e., a power of 2 or a sum of few powers of 2 (i.e., E 2k for some 1 < k < n). Thus, party ~s cryptography device can easily determine the value of E by selecting all possible values of E until the correct value is determined (step 4). If E is correctly guessed, then party ~s cryptography device may recover r because:
(r+E) 2 -r2=2Er+EZ (mod N) (12) SUBSTITUTE SHEET (RULE 26~

(step 5). This linear equation for rcan be easily solved. Party /s ability to discover the secret random ris the main observation which permits the system to be cracked.
Using the values of r and E, party Js cryptography device may compute:
lhes s~ - r,~E (mad N) (13) Thus, party j may compute the value fl;~ss; by guessing the fault value E and using the formula:
flies Si- "-, 2Ey (mOd N) Y~ _ra+Ea (14) (step 6).
Party j may now verify that fault value Ewas correctly guessed. Let The the guessed value of fl;~ss; obtained from equation (14) above. To verify that E
is correct, party f s cryptography device checks that 7~=fl~sv;. There is a high probability that only one low-weight value E exists where this relationship is satisfied. Therefore, if the relationship is satisfied, party j is very likely to have obtained the correct value of fl;~ss;.
In the unlikely event of two values E, E' satisfying the relation, party j may still crack the cryptosystem. Observe that the relation (y')2 = (r')2 ~ implies that 72 =

SUBSTfTUTE SHEET (RULE 26~

If there exists two low weight values E, E' generating two values T, T', wherein T *
T' satisfying the relationship, then T2 = T'2 (mod IV). If T * T' (mod IVj then party ~s cryptography device already may factor N.
Assume T = -T' (mod IVj. Because one of T or T' equals floss; (i.e., one of E, E' is the correct fault value), it follows that party j now knows that fl;~ss; up to the sign. This is sufficient to crack the cryptosystem. Because E is a low weight binary value) party/s cryptography device may substitute all possible values for E
until the correct value is determined.
Once party j has a method for determining fl;~ss; for various sets of S of party js cryptography device's choosing, party j may easily find party ~s secret key bits s,,...,st. A simple approach is for party Js cryptography device to construct floss; for singleton sets, i.e., sets S containing a single element. If S = {k}, then ~;~S.s; = sk and therefore sk may be found for each k. If party Ps tamper proof device 200 refuses to accept a singleton set, party j may still find party is secret keys in the following manner. Party j's cryptography device may select sets at random such that resulting characteristic vectors are linearly independent. A set is represented as follows: S
~(1,...,t) by its characteristic vector U E (0,1)'. That is, U; = 1 if iES and U; = 0 otherwise. Party j picks sets S,,...,S~ such that a corresponding set of characteristic vectors U,,..., U~ form a t x t full rank matrix over Z2, where Z2 is a ring of integers, modulo 2 (step 7). Party js cryptography device then performs the Fiat-Shamir authentication scheme above to construct the values T,--- fl;~Ss; for each of the sets S~,...,Sr (step 8).
For example, party j may determine s,, by constructing elements a,,...,a~ s (0, 1 } such that:

SUBSTITUTE SHEET (RULE 26) ai U2 +. . . + atUt = (1, 0, 0, . . . , 0) (mod 2) (15) These elements may be efficiently constructed because the vectors U,,..., U~
are linearly independent over Z2. W hen all the computations are completed over the integers, the following is obtained:
alUl + . . . + atUt = (2b1+1) 2bL, 2b3, . . . , 2bt) (16) for some known integers b,,...,b,. Party Js cryptography device may now compute s, using the formula:
al a~
SI- T1 . . . Tc (mod N) y Vl . . . Vt (17) (step 9). Recall that the values v; = s? (mod I~ are publicly available. The values s2,...,sk may be obtained using the same procedure.
The procedure above made use of f faults and took 0 (rr?f) arithmetic operations. The faults occur while party ~s device is waiting for a challenge from the outside world. Consequently, the security expert knows when the register faults are induced.
The Fiat-Shamir scheme may be modified. Recall that in the Fiat-Shamir protocol set out above, in step 2, party i sends ~ (mod IVj to party j; and in step 4, SUBSTITUTE SHEET (RULE 26~

party j verifies party Ps identity by checking that ~ =rz fl ;~S v; (mod N).
If this protocol is modified to use higher powers instead of just squaring the values, the inventive method illustrated in Fig. 5 may still be used to crack the modified scheme.
Assume that the modified scheme uses a publicly known exponent a instead of squaring. As before, party Ps secret key is a set of invertible elements (bits) s,,...,st (mod N). Party Ps public key is a set of bits v, = s, e,..., v, =
see (mod N). Party f authenticates itself to party j using the following protocol:
1. Party Ps cryptography device, computer, or other processor selects a random r, generates r~ mod N and transmits this value to party j via l0 an I/O.
2. Party js cryptography device or other processor selects a random subset S~ (1,..., t), and sends the subset to party Ps device via an I/O.
3. Party ~s cryptography device computes r~;~ss;.
4. Party ~s cryptography device verifies party ~s identity by checking that ye = r~ fl;~sv; (mod N).
W hen a = 2, this protocol is the same as the original Fiat-Shamir protocol described above. Using the methods described above) party j may obtain the value L,=re (mod N) and L2 = (r+E~e mod N. As above, assume that party js cryptography device has correctly guessed the value of E. Given these two values) party js device may recover r by observing that r is a common root of the two polynomials: xe = L, (mod N) and (x + Eke = L2 (mod lV). Furthermore, r is likely to be the only common roat of the two polynomials. Consequently, when the exponent a is small, e.g., a<r~, party j may recover r by computing the greatest common divisor of the two polynomials.

SUBSTITUTE SHEET (RULE 26) Once party j has a method for computing the can recover the secret key bits s"...,s, as discussed above.
b. Using Register Faults to Crack Schnorr's Authentication Scheme Using register faults, secret integer s; of the Schnorr authentication scheme may be extracted from party is cryptography device. W hen p is an n-bit prime number, the attack requires n log n faulted values and O (r~ arithmetic operations.
This is done as follows:
Let p be an n-bit prime number. Given n log n faulty runs of the protocol, secret key s; may be recovered with probability at least ~/z using O(n3) arithmetic operations.
Party j wishes to extract the secret information stored in the device. Party ~'s cryptography device or other processor selects a random challenge t. The same challenge will be used in all invocations of the protocol. Because party is device cannot possibly store all challenges given to it thus far, it cannot possibly know that party j is always providing the same challenge t. The attack will enable party j to determine the value t~s; mod p from which the secret value s; can be easily found.
For simplicity, set x--is; mod p and assume that gX mod p is known to party js device.
Suppose that due to a register fault in party is device, one of the bits of the register 206 holding the value r is flipped while the device is waiting for party js device to send it the challenge t. More precisely, when the third phase of the protocol is executed, the party Ps device finds ~=r+2' in the register holding r.
Consequently, party is device will output ~Y=?~+x mod p. Party ~s device may then determine the value of i (the fault position) by trying all possible values i=0,...,n until finding an i satisfying:

SUBSTITUTE SHEET (RULE 26) g u-g2i g rg x (mod p) (18) Assuming a single bit flip, there is exactly one such i. The above identity proves to party j that ?~=r+2' showing that the ~th bit of r is 1.
This information permits party j to recover x in time O(r>z). Assuming that the register faults occur at uniformly and independently chosen locations in the register r, s; may be recovered in time O (n2). It follows that with probability at least 3/4 that a fault will occur in every bit position of the register r. In other words, for every 1 i s n there exists an r~'~,...,~k~ such that the fth bit of r~'~ is known to party j (the first bit is the LSB).
To recover s;, party~s cryptography device first guesses the log 8n bit strings until the correct one is found. Let X be the integer that matches x on the most significant log 8n bits and is zero on all other bits. Party js device correctly guesses the value of X. Party ~s device may recover the rest of s; starting with the LSB.
inductively, suppose party j's device has already determined bits s;_,,...,s2,s, of x.
(Initially i = 1 ). Let:
Y-~ J -1 2pxp (19) To determine bit s", party j's device uses r~'~ of which it knows the fth bit and the value of x+r~'~. Let b be the fth bit of r~'~. Then SUBSTfTUTE SHEET (RULE 26~

x~=b m i ~th bi t (x+r ~~~ -Y-X mod p-1 ) (20) assuming no wrap around, i.e., 0< x+r~'~-Y X<p-1 (the remainder cannot be greater than the number being divided). Because x X<pl8n, wrap around may occur only if r~'> >( 1-1 /8n)p. Since the rs are independently and uniformly chosen in the range r0,p), the probability that this does not happen in all n iterations of the method is more than 3/4.
Once X is correctly determined, the method runs in linear time and outputs x with probability at least ~h. (The reason for the 1/2 is that all bits of r should be "covered" by faults and all r; should not be too large. Both events are satisfied with probability at least ~/2.) Of course, once a candidate x is found, it can be easily verified using the public data. There are O(n) possible values for X and thus, the running time of this step is O(r>z) .
This attack also works in the case of multiple bit flips of the register r. As long as the number of bit flips is constant, their exact location can be found and used by party j. Note that the faults occur while party r's device is waiting for a challenge from the outside world. Consequently, party j knows exactly at what time the faults should be induced.
c. Using Register Faults to Crack RSA Implementations Register faults may be used to break other RSA implementations that are not based on the Chinese Remainder Theorem. Let N be an n-bit RSA composite and s; be a secret exponent. The exponentiation function x -- xs' mod N may be SUBSTITUTE SHEET (RULE 26~

computed using either of the following conventional methods 600, 650 illustrated in Figs. 6A and 6B:
Method I (Fig. 6A) init y ~ x, z ~ 1 (step 602).
main For k = 1,...,n (steps 604, 610).
if kth bit of s is 1 (step 606) then z ~ zy (mod IVj (step 608).
y ~ y' (mod I~ (step 610).
Output z (step 612}.
Method II (Fig. 6B) init z ~ x (step 652).
main For k = n-1 down to 1 (steps 654, 662).
if kth bit of s is 1 (step 656) then z ~ z2x (mod IVj (step 658) otherwise, z -- z2 (mod IVj (step 660).
Output z (step 664).
For both methods 600, 650, given several faulty values by a cryptography device, a security expert's or cryptosystem designer's cryptography device, computer, or processor may obtain the secret exponent in polynomial time. In this version of the invention, faulty values are obtained in the presence of register faults.
This attack uses erroneous signatures of randomly chosen messages; the attacker need not obtain the correct signature of any of the messages. Furthermore, an attacker's cryptography device or processor need not obtain multiple signatures of the same message.
SUBSTITUTE SHEET (RULE 26) W ith probability of at least 1 /2, the secret exponent s; can be extracted from a device (such as smart card 200) implementing the first exponentiation algorithm by collecting (nlm} log n faults and D (2m~n3) RSA encryptions, for any 1 < m < n. For a small public exponent e; this takes 0 (2"'~ n4) time. For a random e; it takes 0 (2'"~rr5) time.
The following faults are used: let m be a message to be signed and m ~ ZN, where Z~, is a ring of integers modulo N. Suppose that a register fault occurs at a single random point during the computation of ms' mod N. That is, at a random point in the computation one of the bits stored in a register (such as register 206) flips.
The resulting erroneous signature is E. An ensemble of such erroneous signatures enables one to recover the secret exponent s;. Even if other types of faulty signatures are added to the ensemble, they do not confuse the inventive method.
Let I = (nlm) log n and let m,,...,m~ ~ ZN be a set of random messages. Set E;
= m,s' mod N to be the correct signature of a message m;. Let E; be an erroneous signature of the message m;. A register fault occurs at exactly one point during the computation of E. Let k, be the value of k (recall k in the counter in Method I, 600 above) at the point at which the fault occurs. Thus, for each faulty signature E; there is a corresponding k; indicating the time at which the fault occurs. The messages may be sorted by a processor {i.e., 202 of Fig. 2) so the 1 < k, < k2 <...< k, < n. The time at which the faults occur is chosen uniformly {among the n iterations) and independently at random. It follows that given I such faults, with the probability at least half k;+, - k; < for all f =1,...,n. Since the location of the faults are unknown, the values k., are also unknown.

SUBSTITUTE SHEET (RULE 26) Let s,--s~, s~.,,...,s, be the bits of the secret exponent s; where s~ is the MSB
and s~ is the LSB. Each of the bits in s; is recovered one-by-one. A block of these bits at a time may be recovered starting with the MSBs. Assume bits s~, s~., ) ..., sk;
for some 1 are known. Initially l = 1 + 1 indicating that no bits are known and it is desired to determine the next bit. Bits sk;_,, Sk~2,...Sk~, may be recovered in the following manner. All possible bit vectors are tried by a cryptography device or computer until the correct one is found. Note that the location within s; of each bit s", s~.,,... is unknown. Because even the length of the block is unknown, all possible lengths are tried. The inventive method for determining the next bit may be performed by a cryptography device or computer processor using the method 700 illustrated in Fig. 7 and set out below.
1. Initialize r= 0 (step 702);
2. For all lengths r= 0, 1, 2, 3,...(step 704) do:
3. For all candidate r-bit vectors Uk; s~ Uk,.-2... Ukr-r (step 706) do:
4. Set:
n k.-1 w.-~Y=kisp2'+ ~ Jlk._r y2'.
(21 ) In other words, w matches the bits of s and U at all known bit positions and is zero everywhere else (step 708).
5. Test if the current candidate bit vector is correct by checking if one of the erroneous signatures E~, j = 1,...,1 satisfies (step 710):
~ee~0, . . .,n} s. t. (E~~2em~)ei=m~ (mod N) SUBSTITUTE SHEET (RULE 26~

(22) wherein a is the public exponent. (The t means that the condition is satisfied if it holds with either a plus or a minus.) This step means that all combinations of bits using this erroneous bit are tested until the proper location is found. The inverse of the erroneous bit is the correct bit in that location.
6. If a signature satisfying the above condition is found (step 712), the cryptography device outputs uk~, uk~2...ukr, and stops (step 714) for that r. At this point it is determined that k;.,=k; rand sk;_, Sk~2,...,sk~1-uk;-1 uk;_2,..., Uk~r If a signature satisfying the condition is not found, another candidate vector is tried (step 716).
Steps 706-716 are repeated for each r between 0 and n (steps 718, 704).
The condition at step 710 is satisfied by the correct candidate uk;_, , uk;-2, ..., uk~, .
Recall that E;_, is obtained from a fault at the k~,st iteration. At the k;_,st iteration, the value of zwas changed to ~ ~ z~ 2e for some public exponent e. Notice that at this point E~, =zM'"'~,. From that point on no fault occurred and therefore the signature E~, satisfies:
Ei_1=zMW=_1=Ei_lt2eMWi_1 (mod N) (23) When in step 710 the signature E'~, is correct, it properly verifies when raised to the public exponent e. Consequently, when the correct candidate is tested, the faulty signature E~, guarantees that it is accepted. There is a high probability that a wrong candidate will not pass the test.

SU8ST1TUTE SHEET (RULE 26~

Note that not all of the bits need to be determined in this manner. For example, if 450 bits of a 512 bit key are determined through register faults, the unknown 62 bits may be tested by trying different combinations of these unknown bits. Each combination is used as the secret key s; and a received message is attempted to be decrypted. If the message is properly decrypted, the combination used is correct.
If the method obtains both the faulty and correct signature of each message m;, the running time is improved to O(2mr~) arithmetic operations modulo N
which takes time O (2'"n3). This follows since the error location E can be easily found using a lookup table of powers of 2 mod N.
Using these algorithms, given n log n faulted values a cryptography device, computer, or other processor may recover the secret exponent in polynomial time.
That is, for a message m E ZN, given n log n faulted values output by a device computing the function ms' mod N, the secret exponent s; may be recovered in polynomial time in n. A cryptography device or computer may employ either one of the exponentiation methods above. Note that faulted values for this version of the present invention are register faults.
The method illustrated in Fig. 7 may also be used to crack EIGamal's public key cryptosystem. In EIGamal's public key cryptosystem, party i selects a secret exponent s; and publishes the public key y = gs' mod p, where p is an n-bit prime number. To send a message m to party f, party Js device selects a random number b and sends to party i two values E, = yd m mod p and E2 = ge mod p. Party i decrypts the message by computing E,/E2S' mod p;

SUBSTITUTE SHEET (RULE 26) that is:
g Sb m ( mod p ) 2 m=
g Sb mod p mod p (24) Assume party r uses a smart card 200 for decryption. The smart card contains in a register 206 the secret exponent s; and will output the plain text message. The attack on the RSA implementation discussed above permits the extraction of the secret exponent s; from the smart card.
IV. Providing Cryptosystems and Cryptography Devices Which Resist Tampering Due to Hardware Faults In addition to the attacks described above, it is believed that hardware fault based attacks may be performed on the following cryptosystems:
1. DES;
2. IDEA;
3. RCS;
4. FEAL; and 5. Skipjack.
These are secret (or symmetric) key systems, not public key systems.
Nevertheless, hardware based faults may permit these systems to be cracked.
Regardless of whether a cryptosystem is a public or private key system, vulnerability to a fault-based attack results in a cryptosystem which has questionable security, regardless of whether the fault is generated by machine imperfection, SUBSTITUTE SHEET (RULE 26) software bugs, intentionally induced faults, or faults planted at the chip level during design and/or manufacturing.
The Secure Electronic Transmission (SET) standard for on-line Internet bank card transactions address faulty computations. The standard provides that if a received message fails an authentication test, an error message is returned.
Thus, erroneous security data is not expected, but acknowledged. This acknowledgement is available to eavesdroppers. Ideally, an assurance of zero faulty computation is the best protection. However, as discussed above, it is well-accepted that no computing system is entirely error-free. As a result, verifying cryptographic computations before outputting results is preferred.
A simple way to avoid cracking due to hardware faults is to check the output of a computation before releasing it. This may require recomputing functions, which may sometimes result in an expensive or time consuming process which may be unacceptable.
Authentication schemes may be attacked based on register faults in the internal memory of a cryptography device. Protection against such an attack may include (1 ) detecting the fault; and (2) correcting the fault. Because a register fault changes the stored data, the device may have computed the (temporarily incorrect) data correctly. This recomputing the data may not reveal an error. In multi-round authentication schemes such as Fiat-Shamir, for example, error detection/correction bits, such as CRC bits, may be added to protect the validity of the stored data.
Signature schemes may be attacked based on a fault during the computation of the signature. One way to overcome this attack is to verify the signature before outputting it. The device generating the signature may, for example, apply the SUBSTITUTE SHEET (RULE 26) signature verification algorithm on the signature before transmission. For example, this may be done in RSA signatures by applying the public key to the signature. A
second way to overcome this attack is to pad the signed message with random bits.
This may prevent an adversary from obtaining two copies of an identical message.
An alternative approach to protecting RSA computations which do not use the Chinese Remainder Theorem is the use of blinding. To compute xs mod N, the cryptography device first picks a random number rand computes y--r~ mod N, where a is the public exponent: The device computes (xy)Slr mod N. The result is xs mod N.
These attacks may be used in the design and testing of existing and future cryptosystems and cryptography devices. Although future cryptography devices may have the same overall structure as seen in Figs. 1 A and 2, such devices should preferably be modified to be impervious to hardware-fault based attacks. One way to design such a device may be to implement one of the software solutions described above. Another way to design such a device is protect the device's internal storage from extreme environments by providing shielding or other hardware solutions.
A cryptography device may be verified to be impervious to a hardware fault based attack by subjecting the device to one or more of the attacks described above. The cryptography device may be verified to be secure against these attacks by verifying that an adversary cannot determine secret information stored in the cryptography device.
V. Conclusion SUBSTITUTE SMEET (RULE 26~

Methods for cracking public key cryptosystems are described wherein an erroneous calculation is used to infer secret information. The inventive method is a creative use of a cryptosystem device's miscalculations. Because it is believed that all computers are prone to error, even cryptosystem servers stored in a secure environment are not protected from the inventive method of testing public key cryptosystems.
The inventive methods are particularly useful to security experts and cryptosystem designers. Existing and proposed cryptosystems are cryptography devices should be impervious to the attacks described. If not, the system or device should be modified or discarded. Smart cards, for example, should now not only conceal their inner circuitry (to avoid revealing its secret key), but also be fault resistant and/or check computed values before transmission, to avoid revealing secret information.
The above described embodiments of the invention are intended to be illustrative only. Numerous alternative embodiments may be devised by those skilled in the art without departing from the spirit and scope of the following claims.

SUBSTITUTE SHEEP (RUSE 26)

Claims (39)

We claim:
1. A method for testing security of a cryptography device performing a cryptographic algorithm, comprising the steps of:
a. generating a faulty computation in the cryptography device;
b. receiving the faulty computation in a processor; and c. using the faulty computation, the processor determining heretofore secret information stored in the cryptography device.
2. The method of claim 1, wherein the faulty computation is intentionally generated.
3. The method of claim 2, wherein the faulty computation is intentionally generated by subjecting the cryptography device to a physical stress.
4. The method of claim 3, wherein the step of subjecting the cryptography device to physical stress further includes subjecting the cryptography device to at least one of radiation, an atypical voltage level, and a higher clock speed than the cryptography device was designed to accommodate.
5. The method of claim 1, further comprising the step of transmitting the faulty computation from the cryptography device to a second cryptography device housing the processor.
6. The method of claim 1, wherein the cryptographic algorithm generates a digital signature which may be separated into linear components, wherein the step of determining heretofore secret information further comprises the processor comparing an erroneous signature having the generated fault on a digital message with a correct digital signature on the same digital message.
7. The method of claim 1, wherein the faulty computation is generated by inverting at least one bit stored in a register of the cryptography device.
8. The method of claim 7, wherein the step of determining heretofore secret information further comprises the processor comparing a correct value and an erroneous value containing the induced fault to determine the secret information.
9. The method of claim 1, wherein the cryptographic algorithm generates a digital signature, wherein the method further comprises the steps of:
a. the step of generating a faulty computation further comprises inducing a faulty computation in a plurality of digital messages; and b. the step of determining heretofore secret information further comprises:
(i) the processor using a first fault to determine heretofore secret information;
(ii) the processor constructing sets of data for the cryptography device;

(iii) the processor receiving from the cryptography device responses to the sets of data; and (iv) the processor using the heretofore secret information and the responses to determine a secret key.
10. The method of claim 1, wherein the cryptographic algorithm is an authentication algorithm, wherein:
a. the step of receiving the faulty computation comprises receiving the faulty computation in response to a challenge; and b. the step of determining heretofore secret information further comprises the processor using the faulty computation to determine a single bit of heretofore secret information; and c. repeating steps (a) and (b) above to determine a plurality of bits of secret information.
11. A method for testing the security of a cryptography device which performs a cryptographic algorithm which generates a digital signature which may be separated into linear components, the method comprising the steps of:
a. storing in a memory a correct digital signature E for a message m generated by the cryptography device;
b. storing in the memory an incorrect digital signature É for the message m generated by the cryptography device; and c. using E and E, a processor determining heretofore secret information.
12. The method of claim 11, wherein method is performed by the processor, the method further comprising the steps of:
a. the cryptography device sending E to the processor; and b. the step of determining heretofore secret information further comprises the first processor determining heretofore secret information stored in the cryptography device.
13. The method of claim 11, wherein the step of determining heretofore secret information further comprises the processor determining secret information q stored in the cryptography device using:
gcd(E-E, N)=q wherein N is a product of prime numbers, and one of the prime numbers is q.
14. A method for testing the security of a cryptography device performing cryptographic authentication algorithm, the method comprising the steps of:
a. receiving from the cryptography device a value mod N, wherein r is a random number and N is a secret value which is a product of prime numbers;
b. generating a subset of integers S and providing the subset S to the cryptography device;

c. receiving from the cryptography device in response to the subset S, wherein ~ is an erroneous value, s, is a secret exponent used to encrypt, and É is a value added to r due to an error;
d. a processor determining a value of É by computing:
wherein v,= s2 e. the processor determining a value of r by computing:
(r+É)2-r2=2Ér+E2 (mod N) and f. using the values of É and r, the processor determining s; by computing:
15. The method of claim 14, wherein the step of determining s, further includes the step of the cryptography device computing:

16. The method of claim 14, further comprising the step of verifying whether the value of É is correct.
17. The method of claim 16, wherein the step of verifying further includes the step of using the subset S to determine whether the value of É satisfies the relation (Y')2 = (r1)2 T2 wherein T is a guessed value for
18. The method of claim 14, further comprising the steps of:
a. the processor generating a plurality of subsets S;
b. the processor receiving a value in response to each subset S; and c. using known values and the response value to each subset S, the processor determining heretofore secret information.
19. The method of claim 18, wherein the step of generating the plurality of subsets S further comprises generating singleton sets.
20. A method for testing the security of a cryptography device performing a cryptographic authentication algorithm by determining secret information comprising a number of bits, the method comprising the steps of:
a. a processor obtaining an erroneous digital signature É;
b. the processor selecting a block length;
c. the processor determining a candidate vector w that matches all known bits of the secret information and is zero everywhere else;
d. the processor determining if the candidate vector w is correct;
e. if the candidate vector w is correct, the processor outputting a value for the selected block length; and f. if the candidate vector w is incorrect, the processor determining another candidate vector.
21. The method of claim 20, wherein steps (c) - (f) are performed for a plurality of block lengths.
22. The method of claim 20, wherein the step of determining the candidate vector w further comprises determining:
wherein k; is a time at which an error may have occurred; s, is a bit which may be incorrect; r is a possible blocklength; and a is a bit which may be incorrect.
23. The method of claim 20, wherein the step of determining it the candidate vector w is correct further comprises determining:
wherein e = a public exponent;
n = a number of bits in the secret information;
m j = is a message;
e i = is a public signature verification exponent; and N = a product of prime numbers.
24. A method for testing the security of a first cryptography device performing cryptographic authentication algorithm by using a second cryptography device to determine secret information comprising a number of bits stored in the first cryptography device, the method comprising the steps of:
a. the second cryptography device sending to the first cryptography device a challenge t;
b. the first cryptography device receiving t and generating a response u=r+ts mod p, wherein:
r is a random number selected by the first cryptography device;
s is the first cryptography device's secret key; and p is a large prime number;
c. the second cryptography device receiving u;

d. the first cryptography device receiving t again and generating a response ~=~+x mod p, wherein:
~ is an erroneous value of r and x is is mod p; and e. the second cryptography device receiving ~ and determining a location of the error.
25. The method of claim 24, wherein the step of determining the location of the error further comprises the steps of trying all possible locations of the error.
26. The method of claim 25, wherein the step of trying all possible locations further includes the step of determining which location for the error satisfies:
g0=g2i g r g x (mod p) wherein:
g is a generator of Z-p ; and i is a location of the error.
27. A cryptography device produced according to the steps of:
a. generating a faulty computation in the cryptography device;
b. receiving the faulty computation in a processor; and c. using the faulty computation, verifying that the processor cannot determine secret information stored in the cryptography device.
28. The device of claim 27, further comprising providing the cryptography device before generating the faulty computation.
29. The device of claim 27, wherein the faulty computation is intentionally generated during testing of the cryptography device.
30. The device of claim 29, wherein the faulty computation is intentionally generated during testing of the cryptography device by subjecting the cryptography device to a physical stress.
31. The device of claim 29, wherein the step of subjecting the cryptography device to physical stress further includes subjecting the cryptography device to at least one of radiation, an atypical voltage level, and a higher clock speed than the cryptography device was designed to operate on.
32. The device of claim 27, wherein the cryptography device performs a cryptographic algorithm which generates a digital signature which may be separated into linear components, wherein the step of verifying that the processor cannot determine secret information further comprises the processor verifying that an erroneous digital signature having the generated fault on a digital message cannot be compared with a correct signature on the same digital message.
33. The device of claim 27, wherein the faulty computation is generated by inverting at least one bit stored in a register of the cryptography device.
34. The device of claim 33, wherein the step of verifying that the processor cannot determine heretofore secret information further comprises verifying that the processor cannot compare a correct value and an erroneous value containing the induced fault to determine the secret information.
35. A cryptography device that is impervious to a hardware fault-based attack, which attack comprises the steps of:
a. generating a faulty computation in the cryptography device;
b. receiving the faulty computation in a processor; and c. using the faulty computation, the processor determining secret information stored in the cryptography device.
36. The device of claim 35, further comprising providing the cryptography device before generating the faulty computation.
37. The device of claim 35, wherein the faulty computation is intentionally generated during testing of the cryptography device.
38. The device of claim 37, wherein the faulty computation is intentionally generated during testing of the cryptography device by subjecting the cryptography device to a physical stress.
39. The device of claim 38, wherein the step of subjecting the cryptography device to physical stress further includes subjecting the cryptographic device to at least one of radiation, an atypical voltage level, and a higher clock speed than the cryptography device was designed to operate on.
CA002278754A 1997-02-07 1998-02-04 A method of using transient faults to verify the security of a cryptosystem Abandoned CA2278754A1 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US3692597P 1997-02-07 1997-02-07
US60/036,925 1997-02-07
PCT/US1998/002086 WO1998035467A1 (en) 1997-02-07 1998-02-04 A method of using transient faults to verify the security of a cryptosystem

Publications (1)

Publication Number Publication Date
CA2278754A1 true CA2278754A1 (en) 1998-08-13

Family

ID=21891441

Family Applications (1)

Application Number Title Priority Date Filing Date
CA002278754A Abandoned CA2278754A1 (en) 1997-02-07 1998-02-04 A method of using transient faults to verify the security of a cryptosystem

Country Status (5)

Country Link
EP (1) EP0958671A1 (en)
JP (1) JP2000509521A (en)
AU (1) AU6319098A (en)
CA (1) CA2278754A1 (en)
WO (1) WO1998035467A1 (en)

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
AU2002226515A1 (en) * 2001-12-28 2003-09-04 Gemplus Method for detection of attacks on cryptographic algorithms by trial and error
FR2838262B1 (en) * 2002-04-08 2004-07-30 Oberthur Card Syst Sa METHOD FOR SECURING ELECTRONICS WITH ENCRYPTED ACCESS
WO2008114310A1 (en) * 2007-03-16 2008-09-25 Fujitsu Limited Incorporating device having fault attack countermeasure function
FR3015080B1 (en) 2013-12-17 2016-01-22 Oberthur Technologies INTEGRITY VERIFICATION OF PAIR OF CRYPTOGRAPHIC KEYS
JP6262085B2 (en) * 2014-06-25 2018-01-17 ルネサスエレクトロニクス株式会社 Data processing apparatus and decryption processing method
JP6724829B2 (en) * 2017-03-16 2020-07-15 株式会社デンソー Control device

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5365591A (en) * 1993-10-29 1994-11-15 Motorola, Inc. Secure cryptographic logic arrangement

Also Published As

Publication number Publication date
JP2000509521A (en) 2000-07-25
AU6319098A (en) 1998-08-26
EP0958671A1 (en) 1999-11-24
WO1998035467A1 (en) 1998-08-13

Similar Documents

Publication Publication Date Title
US6965673B1 (en) Method of using transient faults to verify the security of a cryptosystem
US11797683B2 (en) Security chip with resistance to external monitoring attacks
Boneh et al. On the importance of eliminating errors in cryptographic computations
Boneh et al. On the importance of checking cryptographic protocols for faults
JP3659178B2 (en) Distributed digital signature creation method and apparatus, distributed digital signature-added digital document creation method and apparatus, distributed digital signature creation program, and storage medium storing distributed digital signature creation program
US7506165B2 (en) Leak-resistant cryptographic payment smartcard
EP1076952B1 (en) Private key validity and validation
US8654975B2 (en) Joint encryption of data
CN109818752B (en) Credit score generation method and device, computer equipment and storage medium
JP2011530093A (en) Solutions to protect power-based encryption
Fischer et al. A public randomness service
CA2278754A1 (en) A method of using transient faults to verify the security of a cryptosystem
US20080002825A1 (en) Method and a system for a quick verification rabin signature scheme
US6976169B1 (en) Undeniable digital signature scheme based on quadratic field
EP1691501B1 (en) Leak-resistant cryptography method an apparatus
TWI381696B (en) Authentication based on asymmetric cryptography utilizing rsa with personalized secret
Duc et al. DiAE: Re-rolling the DiSE
Nikodem DSA signature scheme immune to the fault cryptanalysis
JP2002072873A (en) Non-repudiation signing system based on quadratic field
Boneh et al. Cryptanalysis in the presence of hardware faults
Richard et al. On the Importance of Checking Cryptographic
Osborn Security aspects of the QCARD project.

Legal Events

Date Code Title Description
EEER Examination request
FZDE Discontinued