CA1258539A - High-performance trench capacitors for dram cells - Google Patents

High-performance trench capacitors for dram cells

Info

Publication number
CA1258539A
CA1258539A CA000564465A CA564465A CA1258539A CA 1258539 A CA1258539 A CA 1258539A CA 000564465 A CA000564465 A CA 000564465A CA 564465 A CA564465 A CA 564465A CA 1258539 A CA1258539 A CA 1258539A
Authority
CA
Canada
Prior art keywords
layer
trenches
trench
reaction
source layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
CA000564465A
Other languages
French (fr)
Inventor
Joseph Lebowitz
William T. Lynch
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
AT&T Corp
Original Assignee
American Telephone and Telegraph Co Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US06/676,677 external-priority patent/US4694561A/en
Application filed by American Telephone and Telegraph Co Inc filed Critical American Telephone and Telegraph Co Inc
Priority to CA000564465A priority Critical patent/CA1258539A/en
Application granted granted Critical
Publication of CA1258539A publication Critical patent/CA1258539A/en
Expired legal-status Critical Current

Links

Landscapes

  • Semiconductor Integrated Circuits (AREA)
  • Semiconductor Memories (AREA)

Abstract

Abstract:
The present invention relates to a method of making a VLSI DRAM device in a semiconductive member. The method is comprised of the steps of forming trenches in the member and doping the trenches to form shallow high-conductivity sub-surface trench layers by forming a high-concentration doped source layer in contact with the trenches. The method further includes heating the doped source layer at an appropriate temperature in the presence of an appropriate reactant to cause a reaction which completely consumes the source layer at a rate exceeding the rate at which the impurity diffuses in the member.
The reaction yields a reaction product and the impurity has a source-layer-material to reaction-product segregation coefficient significantly greater than unity whereby a shallow trench layer characterized by a high dopant concentration is formed in the member.

Description

12585;~t HIGH-PERFORMANCE TRENCH CAP~CITORS FOR DRAM CELLS

This is a division of copending Canadian Patent Application Serial No. 495,671 which was filed November 19, 1985.
Background of the Invention This invention relates to dynamic random-access-memory (DRAM) arrays made in very-large-scale-integrated (VLSI) form and, more particularly, to a high-performance VLSI DRAM cell that includes a trench capacitor of the high-capacitance (Hi-C) type.
As the trend toward further miniaturization of VLSI DRAM arrays continues, considerable efforts are being directed at trying to reduce the area of the basic memory cell from which the arrays are formed. One such common cell configuration known in the art comprises a single transistor and an associated capacitor, as described, for example in U.S. Patent No. 3,387,286.
In practice, the surface area of conventional planar-type capacitors included in VLSI DRAM memory cells has been reduced to the point where the charge capacity of such a small-area capacitor barely exceeds the charge levels produced by noise mechanisms such as those attributable to alpha particles. Even planar capacitors of the so-called Hi-C type do not satisfy some of the current design requirements specified for increasingly small-area VLSI
DRAM memory cells. (See, for example, "The Hi-C RAM Cell Concept" by A. F. Tasch et al, IEEE Transactions on Electron Devices, Vol. ED-25, No. 1, January 1978, pages 33-41, for a description of a planar ~i-C memory capacitor).
In order to realize specified values of capacitance in relatively small-surface-area capacitors, proposals have been recently made for fabricating each cell capacitor as a vertical structure that extends into the substrate of the semiconductor chip in which the VLSI
DRAM memory is formed. This so-called trench capacitor design has a major portion of its plates extending into rather than along the surface of the chip. The amount of surface area required per capacitor is only the area of the 12585;~
- 2 --trench at the surface of the chip. (An article entitled "Depletion Trench Capacitor Technology for Megabit Level MOS dRAM" by T. Morie et al, IEEE Electron Device Letters, Vol. EDL-4, No. 11, November 1983, pages 411-414, contains a description of a memory capacitor of the trench type.) Many motivations exist for desiring to make VLSI
DRAM trench capacitors in Hi-C form analogous to the Hi-C
capacitors used in planar structures. The capacitance-~o-chip surface area ratio of a Hi-C trench capacitor is high. Additionally, the relatively high capacitance values that are thereby achievable in a VLSI chip minimize the chances of alpha-particle-induced errors occurring therein. Also, since a H~-C capacitor can operate with its upper plate at the potential of the chip substrate, it is not necessary in such an arrangement to provide isolation between memory cells ~beyond satisfying a minimum spacing criterion set by depletion width encountered). All of these advantages of a memory cell that include a Hi-C
trench capacitor make it possible to achieve high-density cell packing in a high-performance memory array characterized, for example, by relatively low leakage currents, relatively low parasitic capacitances, relatively low fiheet resistance and relatively high cell capacitance per unit area.
In principle, the concept of making the aforementioned memory trench capacitors in Hi-C form is therefore extremely attractive. But the attainment of such a Hi-C structure re~uires controlled doping of steeply sloped trench walls and, heretofore, no completely effective practical procedure for achieving this has been disclosed. Nor has a simple and reliable procedure been devised heretofore for interconnecting the Hi-C trench capacitor of a memory cell with its associated adjacent transistor. It was apparent that such a fabrication procedure, if developed, would constitute a siqnificant contribution to the realization of very-high-bit-capacity VLSI DRAM arrays.

_ 3 _ ~Z58539 Summary of the Invention In accordance with an aspect of the invention there is ~rovided a method of making a VLSI DRAM device in a semiconductive member, said method comprising the steps of forming trenches in said member, and doping said trenches to form shallow high-conductivity sub-surface trench layers by forming a high-concentration doped source layer in contact with said trenches, and heating the doped source layer at an appropriate temperature in the presence of an appropriate reactant to cause a reaction which completely consumes the source layer at a rate exceeding the rate at which the impurity diffuses in said member, the reaction yielding a reaction product and the impurity having a source-layer-material to reaction-product segregation coefficient significantly greater than unity, whereby a shallow trench layer characterized by a high dopant concentration is formed in said member.
A Hi-C trench capacitor is formed in a silicon substrate. In one particular version, one plate of the trench capacitor comprises a shallow highly doped n region directly underlying the walls of the trench.
Advantageously, doping of this n+ region is accomplished by rapidly oxidizing a doped polycrystalline silicon layer previously formed on the trench walls.
Prior to the indicated trench doping, a selected portion of the silicon surface immediately adjacent the trench is purposely exposed. As a result, laterally extending surface portiGns of the silicon are also doped to form n+ regions during the aforementioned plate formation step. These regions, which constitute conductive lateral extensions of the n+ capacitor plate, allow direct contact to be easily made between this plate of the trench capacitor and a subsequently fabricated adjacent transistor.
Hi-C trench capacitors fabricated in accordance with a process sequence that includes the aforespecified 4 ~2585~

unique steps constitu~e advantageous components of a VLSI
DRAM array. Such capacitors permit the realization of high-performance extremely small-cell size memories.
Brief Description of the Drawing The present invention taken in conjunction with the invention disclosed in copending Canadian Patent Application Serial No. 495,671 which was filed on November 19, 1985 will be described in detail hereinbelow with the aid of the accompanying drawings, in which:
FIGS. 1 through 11 are schematic representations of a portion of a VLSI DR~M memory array at successive stages of a specific illustrative fabrication sequence that embodies the principles of the present invention.
Detailed Description , By way of example, the particular VLSI DRAM array to be described below includes memory cells each comprising a single n-channel metal-oxide-semiconductor (NMOS) transistor and an associated Hi-C trench capacitor. For one-micrometer (~m) design rules, with approximately 0.25-~m alignment tolerances, each cell measures only about 4.25 ~m by 2.5 ~m on the surface of a silicon chip whose total memory array surface area approximates 0.425 square ~2585~

centimeters. A chip area of this size is thus capable of having defined therein a 4-megabit memory array composed of such small-area cells.
Although emphasis in the description below will be primarily on making ~i-C trench capacitors in a p-doped region for connection to associated ~MOS transistors, it is to be understood that the described fabrication procedure is also applicable to making Hi-C trench capacitors in an n-doped region for connection to associated PMOS
transistors. Additionally, if desired, memory arrays of the general type specified below may also therefore be fabricated in complementary-MOS (CMOS) technology.
FIG. 1 is a cross-sectional representation of a portion of a VLSI DRAM silicon chip. Illustratively, a p-doped (for example, boron-doped) tub 12 designated by dashed line 14 is shown formed in a p-type bulk substrate 16. (Alternatively, the p-tub 12 may be formed to extend vertically through a surface p-type epi layer into an underlying p~ substrate.) The dimensions _ and b of the indicated tub 12 are. for example, about 3.5 ~m and 5-to-7 ~m, respectively. The concentration Ns of impurities at the surface of the p-tub 12 is given approximately by: 15et6~Ns<2e17. At the depth b, the concentration Nb of impurities in the tub region is about > 1e16. As indicated in detail below, two Hi-C trench capacitors each having a capacitance of about 40-to-55 femtofarards will be formed in the tub 12.
In a series of standard processing steps, a three-layer masking pattern de~initive of the trenches to be etched in the tub 12 is formed on the top surface of the depicted structure, as indicated in FIG. 2. Layers 18, 20 and 22 respectively compriset for example: a 10,000-Angstrom-unit (g)-thick layer of tetraethylorthosilicate (TEOS~, a 1200-A-thick layer of silicon nitride (Si3N4) and a 3400-A-thick layer of silicon dioxide (SiO2). Illustratively, the dimensions c, d and e shown in FIG. 2 are each - 6 - lZ585~

approximately 1 ~m. In practice, the alignment tolerance f represented in FIG. 2 is, for example~ about 0.25 ~m.
Next, as represented in FIG. 3, two trenches are formed in unmasked portions of the p-tub 12. By way of example, each trench is square (1 ~m by 1 ~m) in cross-section at the surface of the substrate 16 and is about 4-to-6 ~m deep (dimension gJ. ~he width h at the bottom of each trench isr for example, approximately 0-to-0.5 ~m.
Illustratively, the trenches shown in FIG. 3 are formed in a standard reactive isn (or sputter~ etching (RIE) step utilizing a plasma derived from a reactive chlorine speciesO Subsequently, any remaining portion of the TEOS layer 18 (FIG. 2) is removed from the structure in another standard RIE step utilizing a plasma derived from CHF3. The resulting structure~ including only the masking layers 20 and 22, is depicted in FIG. 3.
To achieve good ~uality capacitors, it is advantageous to clean the surfaces of the walls of the trenches shown in FIG. 3. This is done, for example, in a sequence that includes thermally growing a so called sacrificial layer of silicon dioxide about 400 ~
thick on the trench surfaces. The silicon nitride layer 20 is then removed from the device structure in a standard etching step employing, for example, hot phosphoric acid.
At that point in the processing sequence, the structure appears as shown in FIG. 4. The aforementioned sacrificial oxide layers formed on the surfaces of the left- and right-hand trenches of FIG. 4 are respectively designated by reference numerals 24 and 25. The depicted structure also includes the previously formed relatively thick silicon dioxide layer 22.
In accordance with the principles of the present invention, the device structure shown in FIG. 4 is then etched. This is done in. for example, a standard wet etching step utilizing a buffered hydrofluoric acid ~olution. In this 6tep, the ~acrificial oxide layers 24 and 25 are totally removed thereby exposing clean trench 12585~

surfaces. In addition, the oxide layer 22 is selectively modified. In particular, the layer 22 is both thinned and etched back a prescribed amount from the edges of the trenches. The etch-back process exposes surface portions of the chip for subsequent doping.
FIG. 5 shows the structure after the aforedescribed etching step. Illustratively/ the amount i of the etch-back from the edges of the trenches is approximately 3000 A and the remaining thickness 3 of the oxide layer 22 is about 400 A. In particular, the remaining thickness of the layer 22 is selected to be sufficient to block subsequently introduced dopants from penetrating into the underlying silicon.
The etch-bac~ step exposes specified surface regions of the chip depicted in FIG. 5. In subsequent steps, these exposed surface regions are doped to provide laterally extending conductive portions designed to establish contact with adjacent transistors, as set forth in detail later below.
Next, capacitor plates comprising doped trench re~ions are formed in the herein-described device structure. At the same time, the aforementioned laterally extending conductive contact portions are formed in exposed surface regions of the structure. Advantageously, these 2~ doped regions are formed in accordance with the unique procedure described in U. S. Patent Nos. 4.471,524 and 4,472,212.
In accordance with the procedure described in the aforecited patents, extremely shallow highly doped regions are established in the structure specified herein.
Illustratively. this is done, as will be set for~h in more detail below. by forminq a doped polysilicon layer in contact with preselected areas of the silicon surface.
This layer is then completely oxidized at a rate that exceeds the rate at which the dopant diffuses in the underlying silicon. As a result, the dopant is driven into the silicon to form an extremely shallow layer l~S~539 characterized by a high dopant concentration. Within each trench this doped layer constitutes one plate of a so-called Hi-C capacitor.
More specifically, the first step in the aforementioned doping process comprises depositin~ a layer 24 of polysilicon about 500 A thick on the entire top surface of the structure depicted in FI~. 6.
~his is done, for example, in a conventional low-pressure chemical-vapor-deposition step. Doping of the polysilicon layer 24 with a suitable n-type impurity such as arsenic can be done either in-situ at ~he time of deposition or after the polysilicon has been deposited. In-situ doping typically involves the use of a highly toxic gas.
Therefore, for illustrative purposes, doping after deposition will be emphasized herein.
Doping of the deposited polysilicon layer ~4 (FIG. 6) is carried out, for example, in a standard ion implantation step. Arsenic ions, represented by arrows 26, are directed at the entire top surface of the FIG. 6 structure at an energy of about 30 kilo-electron-volts and at a dose of approximately 3e15 ions per square centimeter. Arsenic ions thereby introduced into the layer 24 are denoted by minus signs.
In practice, the arsenic ions implanted into the polysilicon layer 24 of FIG. 6 are not evenly distributed in the steeply inclined portions of this layer on the trench sidew~lls. But, since the lateral diffusivity of arsenic in polysilicon is relatively high, an anneal for about S0-to-60 minutes at 950-to-1050 degrees Celsius is typically effective to achieve substantially uniform distribution of the arsenic ions within the entire extent of the layer 24. To further enhance the diffusivity of arsenic, it is advantageous in some cases to form a silicide (for example, a 200-~-thick film of tantalum silicide) on the polysilicon layer 24 before carrying out the annealing step.
Next, in accordance with the procedure described 1;~585~3 in the aforecited patents, the doped polysilicon layer 24 is oxidized in a wet ambient such as steam. (If an overlying metallic silicide layer was formed on the layer 24, it may be necessary in some cases to remove the silicide layer prior to this oxidation step. For certain silicides, however, such removal prior to the oxidation step is not necessary.) The oxidation step converts the layer 24 to silicon dioxide and transfers dopant from the layer 24 into shallow underlying portions of the silicon substrate. Illustratively~ this conversion and transfer step is carried out at about 950 degrees Celsius for approximately 20 minutes. Consequently, the doped polysilicon layer 24 is converted to a silicon dioxide layer 27, which is shown in FIG. 7.
As a result of the aforedescribed step, shallow highly doped n~ layers 28 and 29 (FIG. 7) are formed in the herein-specified device structure. Initially, the thickness k of these layers i5, for example, only about 500 A. After subsequent standard heating steps carried out in the device fabrication sequence, the layer thickness is typically approximately 1000 A.
Significantly, the sheet resistance of the layers 28 and 29 as finally defined is relatively low, for example, only about 100 ohms per square or less.
Major portions of the extents of the n+
layers 28 and 29 (FIG. 7) exis~ in the p-tub 14. These major portions each constitute an n+ capacitor plate bounded by the above-specified p-doped tub regions. Such a configuration provides a basis for high-capacitance trench capacitors and enables the spacing between such capacitors to be relatively small. Moreover, as noted above, the highly doped layers 28 and 29 exhibit an advantageously low sheet resistance.
Other portions 30 and 32 of the n+ layers extend to the edges of the previously etched-back oxide layer 22, as ~hown in FIG. 7. These conductive portions provide accessible contact regions for connection to 5~

associated adjacent transistors, as will be described in detail later below.
Subsequently, the silicon dioxide layers 22 and 27 shown in FIG. 7 are removed. This is done, for example.
in a standard wet etching step utilizing hydrofluoric acid. Next, as shown in FIG. 8, a dielectric layer 34 is formed. The layer 34 constitutes the dielectric of the herein-described trench capacitors. Illustratively, the layer 34 comprises thermally grown silicon dioxide about 150-to 1/5 ~ thick. Alternatively, the layer 34 may be made of another suitable dielectric or may be a composite dielectric comprising plural layers made, for example, of silicon dioxide and silicon nitride.
Next, a conducting layer 36 constituting a so-called b as plate of the herein-described Hi-C trench capacitors is formed overlying the entirety of the previously specified dielectric layer 34, as indicated in FIG. 9. In practice, the layer 36 is intended to be electrically connected to the substrate 16 which in a typical memory is connected to a point of reference potential such as ground.
Illustratively, the conductive layer 36 of FIG. 9 comprises a 1000-to-2000-A-thick layer of p+-doped polysilicon. Doping of the polysilicon layer 36 with a suitable p-type impurity such as boron can be done either in-situ at the time of deposition or by ion implantation after the polysilicon has been deposited. In the latter case, it is advantageous to anneal the doped layer 36 to achieve substantially uniform distribution of the impurity within the entire extent of the layer 36, in the same manner described above for the doped polysilicon layer 24.
And, as also described above for the layer 24, it may additionally be advantageous to form a silicide layer on the layer 36 to facilitate distribution of the implanted impurity within the layer 36.
In a conventional manner, the trenches shown in FIG. 9 are then filled with an appropriate dielectric 85~3 material to the level of the top surface of the doped polysilicon layer 36, as indicated by the fill portions 38. This is done, for example, by forming a thin oxide film (not shown) on the doped polysilicon layer 36, overfilling the trenches by depositing a thick (for example, 1.5-to-2 ~m) undoped polysilicon layer overlying the entire extent of the oxide film and then RIE etching the undoped layer to the level of the top surface of the oxide film. Alternatively, the trenches may be overfilled with a thick layer of a suitable dielectric such as TEOS
which is then planarized by etching to form the portions 38.
Subsequently, as shown in FIG. 9, a field-oxide layer 40 of a suitable dielectric material such as TEOS is deposited on top of the doped polysilicon layer 36 and the fill portions 38. By way of example, the layer 40 is typically approximately 3000-to-3500 A thick.
Next, gate-and-source-and-drain (GASAD) regions are defined in the herein-described device structure. MOS
transistors desi~ned to be connected to immediately adjacent Hi-C trench capacitors are formed in these regions.
In particular, as shown in FIG. 10, the layers 40, 36 and 34 are anisotropically etched to define vertical sides 42 and 44 of GASAD regions adjacent to the tw~ herein-specified Hi-C trench capacitors. Importantly, the alignment tolerance between these defined GASAD regions and the indicated trenches is sufficiently precise to ensure that subsequently formed n+ source/drain regions of adjacent transistors will contact the laterally extending n+ contact portions 30 and 32 shown in FIG. 10.
~ore specifically, n one specific illustrative embodiment made in accordance with the principles of applicant's invention, the distance between the side 42 and the left-3s most extent of the portion 30 and the distance between theside 44 and the right-most extent of the portion 32 are each designed to be greater than zero but typically less - 12 - ~2585 than 500 ~. (Even if these distances are each zero, lateral diffusion of dopants during subsequent processing will ensure good electrical contact between the source/drain regions and the laterally extending surface portions 30 and 32.) In subsequent processing steps, standard MOS
transistors, each designed to be a component of a memory cell comprising a single transistor and an associated Hi-C
trench capacitor. are formed in the substrate 16. Several representative such transistors are schematically indicated in FIG. t1 which shows two complete memory cells of a VLSI
array.
The left-hand memory cell shown in FIG. 11 comprises an MOS transistor that includes n+ source/drain regions 46 and 48, gate oxide layer 50, gate electrode 52 and sidewall oxide layers 54 and S6. Si~nificantly, the n+ region 48 is easily formed to overlap and encompass a substantial part of the laterally extending conductive portion 30. In that way, a reliable electrical connection is made between the n+ region 48 and the n+ layer 28 that constitutes one plate of the left-hand Hi-C capacitor included in the tub 14.
The right-hand memory cell shown in FIG. 11 is identical to the aforedescribed left-hand one. As indicated in FIG. 11, the right-hand MOS transistor includes n+ source~drain region 58. This region is connected via laterally extending conductive portion 32 to the n~ layer 29 of the right-hand Hi-C trench capacitor formed in the tub 14. In that way, the MOS transistor of the right-hand memory cell is electrically connected to one plate of its associated Hi-C trench capacitor.
The specific illustrative memory array schematically represented in FIG. 11 also includes sidewall oxide layers 63 and 62, dielectric layer 64 and conductive layer 66. In this array, the gate elec~rode 52 and other depicted gate electrodes 67 through 69 are each made of standard gate electrode material(s) utilized in fabricatinq 1~85~

integrated-circuit devices. Illustratively, each gate electrode is a composite structure comprising doped polysilicon having an overlying layer of a metallic silicide. These gate electrodes constitute word lines.
AdditIonally, the layer 66 is, for example, made of aluminum and constitutes a bit line of the array. In this particular arrangement, each cell shares a bit-line contact with a neighboring cell. And, of course, as previously described, each p-tub of the array is shared by two trench capacitors.
Each of the herein-specified trench capacitors included in a single memory cell comprises in effect two capacitors connected in parallel. Thus, for example, one of the capacitors connected to the n+ region 48 of FIG. 11 comprises the n+ layer 28, the dielectric layer 34 and the p+ layer 36 which is connected to the substrate 16. The other capacitor connected to the n+
region 48 comprises the effective capacitance of the n+-p junction formed by the n+ layer 28 and the p-tub 12 which, of course, is also electrically connected tothe substrate 16. In turn, the substrate is connected to a point of reference potential such as ground.
Illustratively, the p+ bias plate or layer 36 of the array shown in FIG. 11 comprises a continuous layer with GASAD openings. By way of example, the aforementioned electrical connection between the layer 36 and the substrate 16 is made at some suitable point of the device structure physically removed from the trench capacitors of the array. Significantly, because the layer 36 is electrically connected to the substrate, there is no need in the depicted array for isolation between adjacent cells (other than satisfying the minimum dimension set by depletion widths, as discussed earlier above). And, of course, the possibility of shorts between the plate 36 and the substrate, which constitutes a problem in so-called in~ersion-mode capacitors, is nonexistent in the depicted structure.

Claims (3)

Claims:
1. A method of making a VLSI DRAM device in a semiconductive member, said method comprising the steps of forming trenches in said member, and doping said trenches to form shallow high-conductivity sub-surface trench layers by forming a high-concentration doped source layer in contact with said trenches, and heating the doped source layer at an appropriate temperature in the presence of an appropriate reactant to cause a reaction which completely consumes the source layer at a rate exceeding the rate at which the impurity diffuses in said member, the reaction yielding a reaction product and the impurity having a source-layer-material to reaction-product segregation coefficient significantly greater than unity, whereby a shallow trench layer characterized by a high dopant concentration is formed in said member.
2. The method as in claim 1 wherein said doped source layer is also formed in contact with laterally extending surface portions of said member adjacent the edges of said trenches, whereby conductive laterally extending extensions of said trench layers are formed during said heating step.
3. The method as in claim 2 further including the step of forming a transistor in said device adjacent each of said trenches in electrical contact with the conductive extension of the trench layer.
CA000564465A 1984-11-30 1988-04-19 High-performance trench capacitors for dram cells Expired CA1258539A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CA000564465A CA1258539A (en) 1984-11-30 1988-04-19 High-performance trench capacitors for dram cells

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US06/676,677 US4694561A (en) 1984-11-30 1984-11-30 Method of making high-performance trench capacitors for DRAM cells
US676,677 1984-11-30
CA000495671A CA1244143A (en) 1984-11-30 1985-11-19 High-performance trench capacitors for dram cells
CA000564465A CA1258539A (en) 1984-11-30 1988-04-19 High-performance trench capacitors for dram cells

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
CA000495671A Division CA1244143A (en) 1984-11-30 1985-11-19 High-performance trench capacitors for dram cells

Publications (1)

Publication Number Publication Date
CA1258539A true CA1258539A (en) 1989-08-15

Family

ID=25670842

Family Applications (1)

Application Number Title Priority Date Filing Date
CA000564465A Expired CA1258539A (en) 1984-11-30 1988-04-19 High-performance trench capacitors for dram cells

Country Status (1)

Country Link
CA (1) CA1258539A (en)

Similar Documents

Publication Publication Date Title
US5843820A (en) Method of fabricating a new dynamic random access memory (DRAM) cell having a buried horizontal trench capacitor
US5406515A (en) Method for fabricating low leakage substrate plate trench DRAM cells and devices formed thereby
US5065273A (en) High capacity DRAM trench capacitor and methods of fabricating same
EP0302204B1 (en) Vertical trench transistor/capacitor memory cell structure and fabrication method therefor
US6262449B1 (en) High density dynamic random access memory cell structure having a polysilicon pillar capacitor
US4742018A (en) Process for producing memory cell having stacked capacitor
US5384474A (en) Double grid substrate plate trench
EP0300157B1 (en) Vertical transistor capacitor memory cell structure and fabrication method therefor
US5627393A (en) Vertical channel device having buried source
EP0186875B1 (en) Semiconductor memory device
US6780728B2 (en) Semiconductor constructions, and methods of forming semiconductor constructions
US5395784A (en) Method of manufacturing low leakage and long retention time DRAM
US6242809B1 (en) Integrated circuit memory devices including titanium nitride bit lines
US6309924B1 (en) Method of forming self-limiting polysilicon LOCOS for DRAM cell
US5027172A (en) Dynamic random access memory cell and method of making thereof
US4250519A (en) Semiconductor devices having VMOS transistors and VMOS dynamic memory cells
US5665624A (en) Method for fabricating trench/stacked capacitors on DRAM cells with increased capacitance
US5354701A (en) Doubled stacked trench capacitor DRAM and method of fabricating
US4694561A (en) Method of making high-performance trench capacitors for DRAM cells
US6489646B1 (en) DRAM cells with buried trench capacitors
US20030109140A1 (en) Buried strap formation method for sub-150 nm best DRAM devices
EP0550894B1 (en) Trench DRAM cell array
US5534457A (en) Method of forming a stacked capacitor with an &#34;I&#34; shaped storage node
JP3364244B2 (en) Method for manufacturing semiconductor memory device
CA1258539A (en) High-performance trench capacitors for dram cells

Legal Events

Date Code Title Description
MKEX Expiry